aboutsummaryrefslogtreecommitdiffstats
path: root/techlibs/xilinx/xc7_brams_map.v
diff options
context:
space:
mode:
authorMarcin Koƛcielnicki <mwk@0x04.net>2020-02-04 15:35:47 +0100
committerMarcelina Koƛcielnicka <mwk@0x04.net>2020-02-07 01:00:29 +0100
commit30854b9c7f23e2817a445761022668d6b0f7c0ef (patch)
tree83471ee10f31862015bab189c3684ade82e23c47 /techlibs/xilinx/xc7_brams_map.v
parent95c46ccc555769cd9d24bae27e0b7264f06e3d66 (diff)
downloadyosys-30854b9c7f23e2817a445761022668d6b0f7c0ef.tar.gz
yosys-30854b9c7f23e2817a445761022668d6b0f7c0ef.tar.bz2
yosys-30854b9c7f23e2817a445761022668d6b0f7c0ef.zip
xilinx: Add block RAM mapping for Virtex 2* and Spartan 3*.
Diffstat (limited to 'techlibs/xilinx/xc7_brams_map.v')
-rw-r--r--techlibs/xilinx/xc7_brams_map.v2
1 files changed, 2 insertions, 0 deletions
diff --git a/techlibs/xilinx/xc7_brams_map.v b/techlibs/xilinx/xc7_brams_map.v
index 7ea49158d..2b6ad0da6 100644
--- a/techlibs/xilinx/xc7_brams_map.v
+++ b/techlibs/xilinx/xc7_brams_map.v
@@ -1,3 +1,5 @@
+// Virtex 6 and Series 7 block RAM mapping.
+
module \$__XILINX_RAMB36_SDP (CLK2, CLK3, A1ADDR, A1DATA, A1EN, B1ADDR, B1DATA, B1EN);
parameter CLKPOL2 = 1;
parameter CLKPOL3 = 1;