diff options
author | Marcin KoĆcielnicki <mwk@0x04.net> | 2020-02-04 15:35:47 +0100 |
---|---|---|
committer | Marcelina KoĆcielnicka <mwk@0x04.net> | 2020-02-07 01:00:29 +0100 |
commit | 30854b9c7f23e2817a445761022668d6b0f7c0ef (patch) | |
tree | 83471ee10f31862015bab189c3684ade82e23c47 /techlibs/xilinx/xc3sda_brams.txt | |
parent | 95c46ccc555769cd9d24bae27e0b7264f06e3d66 (diff) | |
download | yosys-30854b9c7f23e2817a445761022668d6b0f7c0ef.tar.gz yosys-30854b9c7f23e2817a445761022668d6b0f7c0ef.tar.bz2 yosys-30854b9c7f23e2817a445761022668d6b0f7c0ef.zip |
xilinx: Add block RAM mapping for Virtex 2* and Spartan 3*.
Diffstat (limited to 'techlibs/xilinx/xc3sda_brams.txt')
-rw-r--r-- | techlibs/xilinx/xc3sda_brams.txt | 1 |
1 files changed, 1 insertions, 0 deletions
diff --git a/techlibs/xilinx/xc3sda_brams.txt b/techlibs/xilinx/xc3sda_brams.txt index fd53a94bf..12c68ffd5 100644 --- a/techlibs/xilinx/xc3sda_brams.txt +++ b/techlibs/xilinx/xc3sda_brams.txt @@ -1,3 +1,4 @@ +# Spartan 3A DSP block RAM rules. bram $__XILINX_RAMB16BWER_TDP init 1 |