aboutsummaryrefslogtreecommitdiffstats
path: root/passes/cmds/show.cc
diff options
context:
space:
mode:
authorwhitequark <whitequark@whitequark.org>2020-08-27 11:24:06 +0000
committerGitHub <noreply@github.com>2020-08-27 11:24:06 +0000
commit702f7c0253dcf9410050586a5e56da044e3277a3 (patch)
treeab94c9121ceb78152a538843e82f69228e938dde /passes/cmds/show.cc
parent880df4c89763464b471b1e2044f3f296bb3332b4 (diff)
parent00e7dec7f54eb2e4f18112e5c0007a55287fdf8e (diff)
downloadyosys-702f7c0253dcf9410050586a5e56da044e3277a3.tar.gz
yosys-702f7c0253dcf9410050586a5e56da044e3277a3.tar.bz2
yosys-702f7c0253dcf9410050586a5e56da044e3277a3.zip
Merge pull request #2358 from whitequark/rename-ilang-to-rtlil
Replace "ILANG" with "RTLIL" everywhere
Diffstat (limited to 'passes/cmds/show.cc')
-rw-r--r--passes/cmds/show.cc4
1 files changed, 2 insertions, 2 deletions
diff --git a/passes/cmds/show.cc b/passes/cmds/show.cc
index cbed08a3f..a4ad861f6 100644
--- a/passes/cmds/show.cc
+++ b/passes/cmds/show.cc
@@ -605,7 +605,7 @@ struct ShowPass : public Pass {
log(" generate a .dot file, or other <format> strings such as 'svg' or 'ps'\n");
log(" to generate files in other formats (this calls the 'dot' command).\n");
log("\n");
- log(" -lib <verilog_or_ilang_file>\n");
+ log(" -lib <verilog_or_rtlil_file>\n");
log(" Use the specified library file for determining whether cell ports are\n");
log(" inputs or outputs. This option can be used multiple times to specify\n");
log(" more than one library.\n");
@@ -811,7 +811,7 @@ struct ShowPass : public Pass {
if (f.fail())
log_error("Can't open lib file `%s'.\n", filename.c_str());
RTLIL::Design *lib = new RTLIL::Design;
- Frontend::frontend_call(lib, &f, filename, (filename.size() > 3 && filename.compare(filename.size()-3, std::string::npos, ".il") == 0 ? "ilang" : "verilog"));
+ Frontend::frontend_call(lib, &f, filename, (filename.size() > 3 && filename.compare(filename.size()-3, std::string::npos, ".il") == 0 ? "rtlil" : "verilog"));
libs.push_back(lib);
}