aboutsummaryrefslogtreecommitdiffstats
path: root/testsuite/vests/vhdl-93/billowitch/non_compliant/analyzer_failure/tc2886.vhd
blob: 7c64a62b1a394732c592739b745673040d16dc74 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
-- Copyright (C) 2001 Bill Billowitch.

-- Some of the work to develop this test suite was done with Air Force
-- support.  The Air Force and Bill Billowitch assume no
-- responsibilities for this software.

-- This file is part of VESTs (Vhdl tESTs).

-- VESTs is free software; you can redistribute it and/or modify it
-- under the terms of the GNU General Public License as published by the
-- Free Software Foundation; either version 2 of the License, or (at
-- your option) any later version. 

-- VESTs is distributed in the hope that it will be useful, but WITHOUT
-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
-- FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
-- for more details. 

-- You should have received a copy of the GNU General Public License
-- along with VESTs; if not, write to the Free Software Foundation,
-- Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA 

-- ---------------------------------------------------------------------
--
-- $Id: tc2886.vhd,v 1.2 2001-10-26 16:30:23 paw Exp $
-- $Revision: 1.2 $
--
-- ---------------------------------------------------------------------

ENTITY ch020101_p00401_01_ent IS
  PORT ( d  : IN  bit;
         q  : OUT bit);
END ch020101_p00401_01_ent;

ARCHITECTURE ch020101_p00401_01_arch OF ch020101_p00401_01_ent IS
  procedure proc1 (signal p1 : inout bit);
  procedure proc2 (signal p1 : buffer bit);

  procedure proc1 (signal p1 : inout bit) is
    variable v1 : bit;
  begin
    v1 := p1;
  end;

  procedure proc2 (signal p1 : buffer bit) is
    variable v1 : bit;
  begin
    v1 := p1;
  end;
BEGIN
  proc1 (d);
  q <= d;

  TESTING: PROCESS
  BEGIN
    assert FALSE
      report "***FAILED TEST: /src/ch02/sc01/sb01/p004/s010101.vhd - Buffer is not an allowed mode for formal parameter of a procedure."
      severity ERROR;
    wait;
  END PROCESS TESTING;

END ch020101_p00401_01_arch;