aboutsummaryrefslogtreecommitdiffstats
path: root/testsuite/vests/vhdl-93/billowitch/compliant/tc900.vhd
blob: 5afadc7136402c3c5e50c7d79901f85c0ee9161f (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
-- Copyright (C) 2001 Bill Billowitch.

-- Some of the work to develop this test suite was done with Air Force
-- support.  The Air Force and Bill Billowitch assume no
-- responsibilities for this software.

-- This file is part of VESTs (Vhdl tESTs).

-- VESTs is free software; you can redistribute it and/or modify it
-- under the terms of the GNU General Public License as published by the
-- Free Software Foundation; either version 2 of the License, or (at
-- your option) any later version. 

-- VESTs is distributed in the hope that it will be useful, but WITHOUT
-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
-- FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
-- for more details. 

-- You should have received a copy of the GNU General Public License
-- along with VESTs; if not, write to the Free Software Foundation,
-- Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA 

-- ---------------------------------------------------------------------
--
-- $Id: tc900.vhd,v 1.2 2001-10-26 16:30:02 paw Exp $
-- $Revision: 1.2 $
--
-- ---------------------------------------------------------------------

package c10s03b00x00p04n01i00900pkg_1 is
  type MVL1 is (LOW,HIGH,RISING);
  type MVL2 is (LOW,HIGH,RISING,FALLING,AMBIGUOUS);
end c10s03b00x00p04n01i00900pkg_1;

use work.c10s03b00x00p04n01i00900pkg_1.all;
ENTITY c10s03b00x00p04n01i00900ent IS
END c10s03b00x00p04n01i00900ent;

ARCHITECTURE c10s03b00x00p04n01i00900arch OF c10s03b00x00p04n01i00900ent IS
  signal S1 : MVL2;
  signal S2 : MVL2;
  signal S3 : MVL2;
BEGIN
  TESTING: PROCESS
  BEGIN
    S1 <= LOW;           -- No_failure_here
    S2 <= HIGH;        -- No_failure_here
    S3 <= RISING;        -- No_failure_here
    wait for 5 ns;
    assert NOT(S1 = LOW and S2 = HIGH and S3 = RISING)
      report "***PASSED TEST: c10s03b00x00p04n01i00900" 
      severity NOTE;
    assert (S1 = LOW and S2 = HIGH and S3 = RISING)
      report "***FAILED TEST: c10s03b00x00p04n01i00900 - The occurence of the identifier is legal if and only if exactly one visible declaration is acceptable for the overloading rules in the given context."
      severity ERROR;
    wait;
  END PROCESS TESTING;

END c10s03b00x00p04n01i00900arch;