aboutsummaryrefslogtreecommitdiffstats
path: root/testsuite/vests/vhdl-93/billowitch/compliant/tc1677.vhd
blob: 3d2b300b2aa2a723014b57b412735699f6c9fbb4 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
-- Copyright (C) 2001 Bill Billowitch.

-- Some of the work to develop this test suite was done with Air Force
-- support.  The Air Force and Bill Billowitch assume no
-- responsibilities for this software.

-- This file is part of VESTs (Vhdl tESTs).

-- VESTs is free software; you can redistribute it and/or modify it
-- under the terms of the GNU General Public License as published by the
-- Free Software Foundation; either version 2 of the License, or (at
-- your option) any later version. 

-- VESTs is distributed in the hope that it will be useful, but WITHOUT
-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
-- FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
-- for more details. 

-- You should have received a copy of the GNU General Public License
-- along with VESTs; if not, write to the Free Software Foundation,
-- Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA 

-- ---------------------------------------------------------------------
--
-- $Id: tc1677.vhd,v 1.2 2001-10-26 16:29:42 paw Exp $
-- $Revision: 1.2 $
--
-- ---------------------------------------------------------------------

ENTITY c09s01b00x00p08n01i01677ent IS
END c09s01b00x00p08n01i01677ent;

ARCHITECTURE c09s01b00x00p08n01i01677arch OF c09s01b00x00p08n01i01677ent IS

  SUBTYPE    bit_vector_4 is bit_vector ( 0 to 3 );
  SUBTYPE    bit_vector_8 is bit_vector ( 0 to 7 );
  SIGNAL     v_slice : bit_vector_8 := B"1010_1100";

BEGIN

  labeled : block
    port ( v : OUT bit_vector_4 := "1010");
    port map ( v_slice ( 0 to 3 ));
  begin
    v <= B"0101" after 10 ns; -- only driver created ..
  end block;

  TESTING: PROCESS
  BEGIN

    assert (v_slice = B"1010_1100")
      report "Condition error: value of signal V_SLICE incorrect"
      severity failure;

    wait for 10 ns;

    assert NOT(v_slice = B"0101_1100")
      report "***PASSED TEST: c09s01b00x00p08n01i01677"
      severity NOTE;
    assert (v_slice = B"0101_1100")
      report "***FAILED TEST: c09s01b00x00p08n01i01677 - The value of signal V_SLICE was not properly updated."
      severity ERROR;
    wait;
  END PROCESS TESTING;

END c09s01b00x00p08n01i01677arch;