aboutsummaryrefslogtreecommitdiffstats
path: root/testsuite/vests/vhdl-93/ashenden/compliant/ap_a_ap_a_10.vhd
blob: 198029e7a6a4468600afe6c2ea064a2fc5b2d9a8 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
-- Copyright (C) 1996 Morgan Kaufmann Publishers, Inc

-- This file is part of VESTs (Vhdl tESTs).

-- VESTs is free software; you can redistribute it and/or modify it
-- under the terms of the GNU General Public License as published by the
-- Free Software Foundation; either version 2 of the License, or (at
-- your option) any later version. 

-- VESTs is distributed in the hope that it will be useful, but WITHOUT
-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
-- FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
-- for more details. 

-- You should have received a copy of the GNU General Public License
-- along with VESTs; if not, write to the Free Software Foundation,
-- Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA 

-- ---------------------------------------------------------------------
--
-- $Id: ap_a_ap_a_10.vhd,v 1.3 2001-10-26 16:29:33 paw Exp $
-- $Revision: 1.3 $
--
-- ---------------------------------------------------------------------

entity ap_a_10 is
end entity ap_a_10;

library ieee;  
use ieee.std_logic_1164.all;

library stimulus;  
use stimulus.stimulus_generators.all;

architecture test of ap_a_10 is

  signal a, b, c, d : std_ulogic;
  signal test_vector : std_ulogic_vector(1 to 4);

begin

  b1 : block is
               signal y : std_ulogic;
  begin
    -- code from book

    y <= a or b or c or d;

    -- end code from book
  end block b1;

  b2 : block is
               signal y : std_ulogic;
  begin
    -- code from book

    y <= ( a or b ) or ( c or d );

    -- end code from book
  end block b2;

  b3 : block is
               signal y : std_ulogic;
  begin
    -- code from book (syntax error)

    -- y <= a or b or c and d;

    -- end code from book
  end block b3;

  b4 : block is
               signal y : std_ulogic;
  begin
    -- code from book

    y <= ( a or b ) or ( c and d );

    -- end code from book
  end block b4;

  stimulus : all_possible_values(test_vector, 10 ns);

  (a, b, c, d) <= test_vector;

end architecture test;