blob: 3712f1d8bc381bf0fda3f51bb51cc85fc6b0b12e (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
|
entity tb_var01a is
end tb_var01a;
library ieee;
use ieee.std_logic_1164.all;
architecture behav of tb_var01a is
signal clk : std_logic;
signal mask : std_logic_vector (1 downto 0);
signal val : std_logic_vector (7 downto 0);
signal res : std_logic_vector (7 downto 0);
begin
dut: entity work.var01a
port map (
clk => clk,
mask => mask,
val => val,
res => res);
process
procedure pulse is
begin
clk <= '0';
wait for 1 ns;
clk <= '1';
wait for 1 ns;
end pulse;
begin
mask <= "11";
val <= x"12";
pulse;
assert res = x"12" report "res=" & to_hstring (res) severity failure;
mask <= "10";
val <= x"9a";
pulse;
assert res = x"92" severity failure;
mask <= "00";
val <= x"00";
pulse;
assert res = x"92" severity failure;
mask <= "01";
val <= x"de";
pulse;
assert res = x"9e" severity failure;
wait;
end process;
end behav;
|