aboutsummaryrefslogtreecommitdiffstats
path: root/testsuite/synth/synth34/tb_repro_rng1.vhdl
blob: 09f385a58b2552dfdfac48b285a1cd19263082c3 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
entity tb_repro_rng1 is
end tb_repro_rng1;

library ieee;
use ieee.std_logic_1164.all;

architecture behav of tb_repro_rng1 is
  signal clk : std_logic;
  signal a : natural range 0 to 7;
  signal b : natural range 0 to 7;
begin
  dut: entity work.repro_rng1
    port map (
      clk => clk, a => a, b => b);

  process
    procedure pulse is
    begin
      clk <= '0';
      wait for 1 ns;
      clk <= '1';
      wait for 1 ns;
    end pulse;
  begin
    a <= 1;
    pulse;
    assert b = 1 severity failure;

    a <= 6;
    pulse;
    assert b = 6 severity failure;
    wait;
  end process;
end behav;