blob: f96a0b0f1a4b2dd2544a29c0f31f6522c707ef2a (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
|
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_arith.all;
entity tb_muls is
end;
architecture behav of tb_muls is
type sl_map_type is array (std_ulogic) of character;
constant sl_map : sl_map_type := "UX01ZWLH-";
function to_string(v : std_logic_vector) return string
is
alias av : std_logic_vector(1 to v'length) is v;
variable res : string (1 to v'length);
begin
for i in res'range loop
res (i) := sl_map (av (i));
end loop;
return res;
end to_string;
signal li : integer := 0;
signal ri : integer := 0;
signal l3 : std_logic_vector (2 downto 0) := "000";
signal r4 : std_logic_vector (3 downto 0) := "0000";
signal mul_v3v4 : std_logic_vector (6 downto 0);
begin
dut: entity work.muls
port map (
l3 => l3,
r4 => r4,
mul_v3v4 => mul_v3v4);
process
begin
for i in -4 to 3 loop
li <= i;
l3 <= conv_std_logic_vector (i, 3);
for j in 0 to 5 loop
r4 <= conv_std_logic_vector (j, 4);
ri <= j;
wait for 1 ns;
report "v3v4: " & integer'image(i) & " mul " & integer'image(j) & " = "
& to_string(mul_v3v4);
end loop;
end loop;
wait;
end process;
end behav;
|