blob: 0bf60bf5dff19629a36c55d05d48096fd9fab381 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
|
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
entity tb_psl_onehot is
end entity tb_psl_onehot;
architecture psl of tb_psl_onehot is
procedure seq (s : string; signal clk : std_logic; signal o : out std_logic)
is
begin
for i in s'range loop
wait until rising_edge(clk);
case s(i) is
when '0' | '_' => o <= '0';
when '1' | '-' => o <= '1';
when others => o <= 'X';
end case;
end loop;
wait;
end seq;
procedure hseq (s : string; signal clk : std_logic; signal o : out std_logic_vector(3 downto 0))
is
begin
for i in s'range loop
wait until rising_edge(clk);
case s(i) is
when '0' | '_' => o <= x"0";
when '1' => o <= x"1";
when '2' => o <= x"2";
when '3' => o <= x"3";
when '4' => o <= x"4";
when '5' => o <= x"5";
when '6' => o <= x"6";
when '7' => o <= x"7";
when '8' => o <= x"8";
when '9' => o <= x"9";
when 'a' | 'A' => o <= x"A";
when 'b' | 'B' => o <= x"B";
when 'c' | 'C' => o <= x"C";
when 'd' | 'D' => o <= x"D";
when 'e' | 'E' => o <= x"E";
when 'f' | 'F' | '-' => o <= x"F";
when others => o <= x"X";
end case;
end loop;
wait;
end hseq;
signal a, b : std_logic_vector(3 downto 0) := x"0";
signal clk : std_logic := '1';
begin
dut: entity work.psl_onehot port map (clk, a, b);
clk <= not clk after 500 ps;
-- 012345678901234
SEQ_A : hseq ("111222444888888", clk, a);
SEQ_B : hseq ("111222444888999", clk, b);
end architecture psl;
|