blob: 9c1d9162fc4bd44de885ce57401870b9104351ba (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
|
entity tb_assert5 is
generic (with_err : boolean := False);
end tb_assert5;
library ieee;
use ieee.std_logic_1164.all;
architecture behav of tb_assert5 is
signal v : std_logic_Vector (7 downto 0);
signal en : std_logic := '0';
signal rst : std_logic;
signal clk : std_logic;
signal res : std_logic;
begin
dut: entity work.assert5
port map (v, en, clk, rst, res);
process
procedure pulse is
begin
clk <= '0';
wait for 1 ns;
clk <= '1';
wait for 1 ns;
end pulse;
begin
rst <= '1';
pulse;
rst <= '0';
en <= '1';
v <= b"0010_0000";
pulse;
assert res = '0' severity failure;
v <= b"0010_0001";
pulse;
assert res = '1' severity failure;
v <= b"0010_0011";
pulse;
assert res = '0' severity failure;
v <= b"0010_0010";
pulse;
assert res = '1' severity failure;
en <= '0';
v <= x"05";
pulse;
assert res = '1' severity failure;
rst <= '1';
wait for 1 ns;
assert res = '0' severity failure;
-- Trigger an error.
if with_err then
en <= '1';
rst <= '0';
pulse;
end if;
wait;
end process;
end behav;
|