aboutsummaryrefslogtreecommitdiffstats
path: root/testsuite/vests/vhdl-93/billowitch/compliant/tc661.vhd
diff options
context:
space:
mode:
Diffstat (limited to 'testsuite/vests/vhdl-93/billowitch/compliant/tc661.vhd')
-rw-r--r--testsuite/vests/vhdl-93/billowitch/compliant/tc661.vhd87
1 files changed, 87 insertions, 0 deletions
diff --git a/testsuite/vests/vhdl-93/billowitch/compliant/tc661.vhd b/testsuite/vests/vhdl-93/billowitch/compliant/tc661.vhd
new file mode 100644
index 000000000..de13b1272
--- /dev/null
+++ b/testsuite/vests/vhdl-93/billowitch/compliant/tc661.vhd
@@ -0,0 +1,87 @@
+
+-- Copyright (C) 2001 Bill Billowitch.
+
+-- Some of the work to develop this test suite was done with Air Force
+-- support. The Air Force and Bill Billowitch assume no
+-- responsibilities for this software.
+
+-- This file is part of VESTs (Vhdl tESTs).
+
+-- VESTs is free software; you can redistribute it and/or modify it
+-- under the terms of the GNU General Public License as published by the
+-- Free Software Foundation; either version 2 of the License, or (at
+-- your option) any later version.
+
+-- VESTs is distributed in the hope that it will be useful, but WITHOUT
+-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
+-- FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
+-- for more details.
+
+-- You should have received a copy of the GNU General Public License
+-- along with VESTs; if not, write to the Free Software Foundation,
+-- Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
+
+-- ---------------------------------------------------------------------
+--
+-- $Id: tc661.vhd,v 1.3 2001-10-29 02:12:46 paw Exp $
+-- $Revision: 1.3 $
+--
+-- ---------------------------------------------------------------------
+
+
+-- **************************** --
+-- Ported to VHDL 93 by port93.pl - Tue Nov 5 16:37:56 1996 --
+-- **************************** --
+
+
+
+-- **************************** --
+-- Reversed to VHDL 87 by reverse87.pl - Tue Nov 5 11:26:24 1996 --
+-- **************************** --
+
+
+
+-- **************************** --
+-- Ported to VHDL 93 by port93.pl - Mon Nov 4 17:36:35 1996 --
+-- **************************** --
+
+
+
+ENTITY c03s04b01x00p01n01i00661ent IS
+END c03s04b01x00p01n01i00661ent;
+
+ARCHITECTURE c03s04b01x00p01n01i00661arch OF c03s04b01x00p01n01i00661ent IS
+
+ constant low_number : integer := 0;
+ constant hi_number : integer := 7;
+ subtype hi_to_low_range is integer range low_number to hi_number;
+
+ type natural_vector is array (natural range <>) of natural;
+ subtype natural_vector_range is natural_vector(hi_to_low_range);
+ constant C1 : natural_vector_range := (others => 3);
+
+ type natural_vector_range_file is file of natural_vector_range;
+ signal k : integer := 0;
+BEGIN
+ TESTING: PROCESS
+ file filein : natural_vector_range_file open read_mode is "iofile.03";
+ variable v : natural_vector_range := C1;
+ BEGIN
+ for i in 1 to 100 loop
+ assert(endfile(filein) = false) report"end of file reached before expected";
+ read(filein,v);
+ if (v /= C1) then
+ k <= 1;
+ end if;
+ end loop;
+ wait for 1 ns;
+ assert NOT(k = 0)
+ report "***PASSED TEST: c03s04b01x00p01n01i00661"
+ severity NOTE;
+ assert (k = 0)
+ report "***FAILED TEST: c03s04b01x00p01n01i00661 - File reading of natural_vector_range_file operation failed."
+ severity ERROR;
+ wait;
+ END PROCESS TESTING;
+
+END c03s04b01x00p01n01i00661arch;