diff options
author | Tristan Gingold <tgingold@free.fr> | 2019-11-12 20:40:47 +0100 |
---|---|---|
committer | Tristan Gingold <tgingold@free.fr> | 2019-11-12 20:40:47 +0100 |
commit | 1b2a14b3f7cf9adbd600e36b1a581dc137316af7 (patch) | |
tree | fd57b003373bb1b181b6db32842b3fd4f54a6f39 /testsuite | |
parent | 329df90440cc4bf53229afe16f84ec4caa50e8bf (diff) | |
download | ghdl-1b2a14b3f7cf9adbd600e36b1a581dc137316af7.tar.gz ghdl-1b2a14b3f7cf9adbd600e36b1a581dc137316af7.tar.bz2 ghdl-1b2a14b3f7cf9adbd600e36b1a581dc137316af7.zip |
testsuite/synth: add testcase for #1008
Diffstat (limited to 'testsuite')
-rw-r--r-- | testsuite/synth/issue1008/test.vhdl | 19 | ||||
-rw-r--r-- | testsuite/synth/issue1008/test_orig.vhdl | 17 | ||||
-rwxr-xr-x | testsuite/synth/issue1008/testsuite.sh | 12 |
3 files changed, 48 insertions, 0 deletions
diff --git a/testsuite/synth/issue1008/test.vhdl b/testsuite/synth/issue1008/test.vhdl new file mode 100644 index 000000000..b84ebb3af --- /dev/null +++ b/testsuite/synth/issue1008/test.vhdl @@ -0,0 +1,19 @@ +library ieee; +use ieee.std_logic_1164.all; +use ieee.numeric_std.all; + +entity test is + port( + addr_in : in std_logic_vector(11 downto 0); + dat_out : out std_logic_vector(63 downto 0) + ); +end entity test; + +architecture behaviour of test is + type ram_t is array(0 to (4096 / 8) - 1) of std_logic_vector(63 downto 0); + signal memory : ram_t := (others => (others => '0')); + signal idx : natural := 0; +begin + idx <= to_integer(unsigned(addr_in(11 downto 3))); + dat_out <= memory(idx); +end architecture behaviour; diff --git a/testsuite/synth/issue1008/test_orig.vhdl b/testsuite/synth/issue1008/test_orig.vhdl new file mode 100644 index 000000000..c568a0530 --- /dev/null +++ b/testsuite/synth/issue1008/test_orig.vhdl @@ -0,0 +1,17 @@ +library ieee; +use ieee.std_logic_1164.all; +use ieee.numeric_std.all; + +entity test is + port( + addr_in : in std_logic_vector(11 downto 0); + dat_out : out std_ulogic_vector(63 downto 0) + ); +end entity test; + +architecture behaviour of test is + type ram_t is array(0 to (4096 / 8) - 1) of std_logic_vector(63 downto 0); + signal memory : ram_t := (others => (others => '0')); +begin + dat_out <= memory(to_integer(unsigned(addr_in(11 downto 3)))); +end architecture behaviour; diff --git a/testsuite/synth/issue1008/testsuite.sh b/testsuite/synth/issue1008/testsuite.sh new file mode 100755 index 000000000..a57680e9c --- /dev/null +++ b/testsuite/synth/issue1008/testsuite.sh @@ -0,0 +1,12 @@ +#! /bin/sh + +. ../../testenv.sh + +GHDL_STD_FLAGS=--std=08 +for t in test test_orig; do + synth -de $t.vhdl -e > syn_$t.vhdl + analyze syn_$t.vhdl + clean +done + +echo "Test successful" |