aboutsummaryrefslogtreecommitdiffstats
path: root/testsuite/synth/synth34/submodule.vhdl
diff options
context:
space:
mode:
authorTristan Gingold <tgingold@free.fr>2019-09-25 20:39:46 +0200
committerTristan Gingold <tgingold@free.fr>2019-09-25 20:39:46 +0200
commit6e9336d11dfc4f53dba234e1f02a2b0172461e0c (patch)
tree12f93ed2cbbb62c0e8e2fb6b7124201fe0a216bd /testsuite/synth/synth34/submodule.vhdl
parentdcc353b07b82a84f2aa598de3884c58f406e0652 (diff)
downloadghdl-6e9336d11dfc4f53dba234e1f02a2b0172461e0c.tar.gz
ghdl-6e9336d11dfc4f53dba234e1f02a2b0172461e0c.tar.bz2
ghdl-6e9336d11dfc4f53dba234e1f02a2b0172461e0c.zip
testsuite/synth: rename issueXX to synthXX for ghdlsynth-beta issues.
Diffstat (limited to 'testsuite/synth/synth34/submodule.vhdl')
-rw-r--r--testsuite/synth/synth34/submodule.vhdl20
1 files changed, 20 insertions, 0 deletions
diff --git a/testsuite/synth/synth34/submodule.vhdl b/testsuite/synth/synth34/submodule.vhdl
new file mode 100644
index 000000000..bc282985a
--- /dev/null
+++ b/testsuite/synth/synth34/submodule.vhdl
@@ -0,0 +1,20 @@
+library ieee;
+ use ieee.std_logic_1164.all;
+
+entity submodule is
+ port (
+ clk : in std_logic;
+ a : in std_logic_vector(7 downto 0);
+ b : out std_logic_vector(7 downto 0)
+ );
+end submodule;
+
+architecture rtl of submodule is
+begin
+ process(clk)
+ begin
+ if rising_edge(clk) then
+ b <= a;
+ end if;
+ end process;
+end rtl;