diff options
author | Tristan Gingold <tgingold@free.fr> | 2018-04-23 04:44:37 +0200 |
---|---|---|
committer | Tristan Gingold <tgingold@free.fr> | 2018-04-23 04:44:37 +0200 |
commit | cc58394a9711a0f32232988645563cb7d27a6c6d (patch) | |
tree | 27651f96acb6064da044b204160be72bb8598821 /testsuite/gna | |
parent | e501fff275b91610a202ce029cd3c0de416fa153 (diff) | |
download | ghdl-cc58394a9711a0f32232988645563cb7d27a6c6d.tar.gz ghdl-cc58394a9711a0f32232988645563cb7d27a6c6d.tar.bz2 ghdl-cc58394a9711a0f32232988645563cb7d27a6c6d.zip |
Complete testcase.
Diffstat (limited to 'testsuite/gna')
-rw-r--r-- | testsuite/gna/bug088/assemble2.vhdl | 70 | ||||
-rwxr-xr-x | testsuite/gna/bug088/testsuite.sh | 1 |
2 files changed, 71 insertions, 0 deletions
diff --git a/testsuite/gna/bug088/assemble2.vhdl b/testsuite/gna/bug088/assemble2.vhdl new file mode 100644 index 000000000..ec184daa1 --- /dev/null +++ b/testsuite/gna/bug088/assemble2.vhdl @@ -0,0 +1,70 @@ +library ieee; +use ieee.std_logic_1164.all; + +entity assemble is + port ( + A: in std_logic_vector(31 downto 0); + B: in std_logic_vector(31 downto 0); + C: in std_logic_vector(31 downto 0); + F: out std_logic_vector(31 downto 0) + ); +end entity; + +architecture fum of assemble is + + type std_logic_2d is array + (integer range <>, integer range <>) of std_logic; + + type column is array (31 downto 0) of std_logic; + type row is array (2 downto 0) of std_logic; + + signal data: std_logic_2d (column'range, row'range); + + function to_std_logic_2d (i0,i1,i2: std_logic_vector (column'range)) + return std_logic_2d is + variable retdat: std_logic_2d (column'range, row'range); + begin + for i in column'range loop + retdat(i, 0) := i0(i); + retdat(i, 1) := i1(i); + retdat(i, 2) := i2(i); + end loop; + return retdat; + end function; + +begin + + data <= to_std_logic_2d(A, B, C); + F <= (others => data (15, 1)); -- B(15) + +end architecture; + +architecture fie of assemble is + + type std_logic_2d is array + (integer range <>, integer range <>) of std_logic; + + subtype column is std_logic_vector (31 downto 0); + subtype row is std_logic_vector (2 downto 0); + + signal data: std_logic_2d (column'range, row'range); + + function to_std_logic_2d (i0,i1,i2: std_logic_vector (column'range)) + return std_logic_2d is + variable retdat: std_logic_2d (column'range, row'range); + begin + for i in retdat'range(1) loop + retdat(i, 0) := i0(i); + retdat(i, 1) := i1(i); + retdat(i, 2) := i2(i); + end loop; + return retdat; + end function; + +begin + + data <= to_std_logic_2d(A, B, C); + F <= (others => data (15, 1)); -- B(15) + +end architecture; + diff --git a/testsuite/gna/bug088/testsuite.sh b/testsuite/gna/bug088/testsuite.sh index 8d75b885c..34652985f 100755 --- a/testsuite/gna/bug088/testsuite.sh +++ b/testsuite/gna/bug088/testsuite.sh @@ -3,6 +3,7 @@ . ../../testenv.sh analyze_failure assemble.vhdl +analyze assemble2.vhdl clean |