aboutsummaryrefslogtreecommitdiffstats
path: root/Projects/XPLAINBridge
diff options
context:
space:
mode:
authorDean Camera <dean@fourwalledcubicle.com>2010-07-12 02:23:11 +0000
committerDean Camera <dean@fourwalledcubicle.com>2010-07-12 02:23:11 +0000
commit3fd246041b10609a204a6352aa1b86d7000171d4 (patch)
tree4aecc6dd41304dfc82df5b884ed66f8e1143c2a8 /Projects/XPLAINBridge
parent229935184b3ca7eda9edd6b7d7851f53b2441a65 (diff)
downloadlufa-3fd246041b10609a204a6352aa1b86d7000171d4.tar.gz
lufa-3fd246041b10609a204a6352aa1b86d7000171d4.tar.bz2
lufa-3fd246041b10609a204a6352aa1b86d7000171d4.zip
Add glitch protection to the software UART in the XPLAINBridge project code, so that very short glitches on the RX line don't cause a frame reception to occur.
Diffstat (limited to 'Projects/XPLAINBridge')
-rw-r--r--Projects/XPLAINBridge/Lib/SoftUART.c20
-rw-r--r--Projects/XPLAINBridge/XPLAINBridge.c2
2 files changed, 14 insertions, 8 deletions
diff --git a/Projects/XPLAINBridge/Lib/SoftUART.c b/Projects/XPLAINBridge/Lib/SoftUART.c
index 458a505cd..90c23b71d 100644
--- a/Projects/XPLAINBridge/Lib/SoftUART.c
+++ b/Projects/XPLAINBridge/Lib/SoftUART.c
@@ -76,15 +76,21 @@ void SoftUART_Init(void)
/** ISR to detect the start of a bit being sent to the software UART. */
ISR(INT0_vect, ISR_BLOCK)
{
- /* Reset and start the reception timer */
- TCNT1 = 0;
- TCCR1B = ((1 << CS10) | (1 << WGM12));
-
/* Reset the number of reception bits remaining counter */
RX_BitsRemaining = 8;
+
+ /* Reset the bit reception timer */
+ TCNT1 = 0;
+
+ /* Check to see that the pin is still low (prevents glitches from starting a frame reception) */
+ if (!(SRXPIN & (1 << SRX)))
+ {
+ /* Disable start bit detection ISR while the next byte is received */
+ EIMSK = 0;
- /* Disable start bit detection ISR while the next byte is received */
- EIMSK = 0;
+ /* Start the reception timer */
+ TCCR1B = ((1 << CS10) | (1 << WGM12));
+ }
}
/** ISR to manage the reception of bits to the software UART. */
@@ -133,7 +139,7 @@ ISR(TIMER3_COMPA_vect, ISR_NOBLOCK)
TX_Data >>= 1;
TX_BitsRemaining--;
}
- else if (USBtoUART_Buffer.Count)
+ else if (USBtoUART_Buffer.Count && !(RX_BitsRemaining))
{
/* Start bit - TX line low */
STXPORT &= ~(1 << STX);
diff --git a/Projects/XPLAINBridge/XPLAINBridge.c b/Projects/XPLAINBridge/XPLAINBridge.c
index c08dfe980..1f0070319 100644
--- a/Projects/XPLAINBridge/XPLAINBridge.c
+++ b/Projects/XPLAINBridge/XPLAINBridge.c
@@ -180,7 +180,7 @@ void EVENT_USB_Device_ConfigurationChanged(void)
{
EndpointConfigSuccess &= CDC_Device_ConfigureEndpoints(&VirtualSerial_CDC_Interface);
- /* Configure the UART flush timer */
+ /* Configure the UART flush timer - run at FCPU/1024 for maximum interval before overflow */
TCCR0B = ((1 << CS02) | (1 << CS00));
}
else