aboutsummaryrefslogtreecommitdiffstats
path: root/os/hal/platforms/SPC56ELxx/spc56el_registry.h
diff options
context:
space:
mode:
Diffstat (limited to 'os/hal/platforms/SPC56ELxx/spc56el_registry.h')
-rw-r--r--os/hal/platforms/SPC56ELxx/spc56el_registry.h292
1 files changed, 0 insertions, 292 deletions
diff --git a/os/hal/platforms/SPC56ELxx/spc56el_registry.h b/os/hal/platforms/SPC56ELxx/spc56el_registry.h
deleted file mode 100644
index 6ab0ae2e2..000000000
--- a/os/hal/platforms/SPC56ELxx/spc56el_registry.h
+++ /dev/null
@@ -1,292 +0,0 @@
-/*
- SPC5 HAL - Copyright (C) 2013 STMicroelectronics
-
- Licensed under the Apache License, Version 2.0 (the "License");
- you may not use this file except in compliance with the License.
- You may obtain a copy of the License at
-
- http://www.apache.org/licenses/LICENSE-2.0
-
- Unless required by applicable law or agreed to in writing, software
- distributed under the License is distributed on an "AS IS" BASIS,
- WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
- See the License for the specific language governing permissions and
- limitations under the License.
-*/
-
-/**
- * @file SPC56ELxx/spc56el_registry.h
- * @brief SPC56ELxx capabilities registry.
- *
- * @addtogroup HAL
- * @{
- */
-
-#ifndef _SPC56EL_REGISTRY_H_
-#define _SPC56EL_REGISTRY_H_
-
-/*===========================================================================*/
-/* Platform capabilities. */
-/*===========================================================================*/
-
-/**
- * @name SPC56ELxx capabilities
- * @{
- */
-/* eDMA attributes.*/
-#define SPC5_HAS_EDMA TRUE
-#define SPC5_EDMA_NCHANNELS 16
-#define SPC5_EDMA_HAS_MUX TRUE
-
-/* DSPI attribures.*/
-#define SPC5_HAS_DSPI0 TRUE
-#define SPC5_HAS_DSPI1 TRUE
-#define SPC5_HAS_DSPI2 TRUE
-#define SPC5_HAS_DSPI3 FALSE
-#define SPC5_HAS_DSPI4 FALSE
-#define SPC5_DSPI_FIFO_DEPTH 5
-#define SPC5_DSPI0_PCTL 4
-#define SPC5_DSPI1_PCTL 5
-#define SPC5_DSPI2_PCTL 6
-#define SPC5_DSPI0_TX1_DMA_CH_ID 4
-#define SPC5_DSPI0_TX2_DMA_CH_ID 5
-#define SPC5_DSPI0_RX_DMA_CH_ID 6
-#define SPC5_DSPI1_TX1_DMA_CH_ID 7
-#define SPC5_DSPI1_TX2_DMA_CH_ID 8
-#define SPC5_DSPI1_RX_DMA_CH_ID 9
-#define SPC5_DSPI2_TX1_DMA_CH_ID 10
-#define SPC5_DSPI2_TX2_DMA_CH_ID 11
-#define SPC5_DSPI2_RX_DMA_CH_ID 12
-#define SPC5_DSPI0_TX1_DMA_DEV_ID 1
-#define SPC5_DSPI0_TX2_DMA_DEV_ID 0
-#define SPC5_DSPI0_RX_DMA_DEV_ID 2
-#define SPC5_DSPI1_TX1_DMA_DEV_ID 3
-#define SPC5_DSPI1_TX2_DMA_DEV_ID 0
-#define SPC5_DSPI1_RX_DMA_DEV_ID 4
-#define SPC5_DSPI2_TX1_DMA_DEV_ID 5
-#define SPC5_DSPI2_TX2_DMA_DEV_ID 0
-#define SPC5_DSPI2_RX_DMA_DEV_ID 6
-#define SPC5_DSPI0_TFFF_HANDLER vector76
-#define SPC5_DSPI0_TFFF_NUMBER 76
-#define SPC5_DSPI1_TFFF_HANDLER vector96
-#define SPC5_DSPI1_TFFF_NUMBER 96
-#define SPC5_DSPI2_TFFF_HANDLER vector116
-#define SPC5_DSPI2_TFFF_NUMBER 116
-#define SPC5_DSPI0_ENABLE_CLOCK() \
- halSPCSetPeripheralClockMode(SPC5_DSPI0_PCTL, SPC5_SPI_DSPI0_START_PCTL)
-#define SPC5_DSPI0_DISABLE_CLOCK() \
- halSPCSetPeripheralClockMode(SPC5_DSPI0_PCTL, SPC5_SPI_DSPI0_STOP_PCTL)
-#define SPC5_DSPI1_ENABLE_CLOCK() \
- halSPCSetPeripheralClockMode(SPC5_DSPI1_PCTL, SPC5_SPI_DSPI1_START_PCTL)
-#define SPC5_DSPI1_DISABLE_CLOCK() \
- halSPCSetPeripheralClockMode(SPC5_DSPI1_PCTL, SPC5_SPI_DSPI1_STOP_PCTL)
-#define SPC5_DSPI2_ENABLE_CLOCK() \
- halSPCSetPeripheralClockMode(SPC5_DSPI2_PCTL, SPC5_SPI_DSPI2_START_PCTL)
-#define SPC5_DSPI2_DISABLE_CLOCK() \
- halSPCSetPeripheralClockMode(SPC5_DSPI2_PCTL, SPC5_SPI_DSPI2_STOP_PCTL)
-
-/* LINFlex attributes.*/
-#define SPC5_HAS_LINFLEX0 TRUE
-#define SPC5_LINFLEX0_PCTL 48
-#define SPC5_LINFLEX0_RXI_HANDLER vector79
-#define SPC5_LINFLEX0_TXI_HANDLER vector80
-#define SPC5_LINFLEX0_ERR_HANDLER vector81
-#define SPC5_LINFLEX0_RXI_NUMBER 79
-#define SPC5_LINFLEX0_TXI_NUMBER 80
-#define SPC5_LINFLEX0_ERR_NUMBER 81
-#define SPC5_LINFLEX0_CLK (halSPCGetSystemClock() / \
- SPC5_SYSCLK_DIVIDER_VALUE)
-
-#define SPC5_HAS_LINFLEX1 TRUE
-#define SPC5_LINFLEX1_PCTL 49
-#define SPC5_LINFLEX1_RXI_HANDLER vector99
-#define SPC5_LINFLEX1_TXI_HANDLER vector100
-#define SPC5_LINFLEX1_ERR_HANDLER vector101
-#define SPC5_LINFLEX1_RXI_NUMBER 99
-#define SPC5_LINFLEX1_TXI_NUMBER 100
-#define SPC5_LINFLEX1_ERR_NUMBER 101
-#define SPC5_LINFLEX1_CLK (halSPCGetSystemClock() / \
- SPC5_SYSCLK_DIVIDER_VALUE)
-
-#define SPC5_HAS_LINFLEX2 FALSE
-
-#define SPC5_HAS_LINFLEX3 FALSE
-
-/* SIUL attributes.*/
-#define SPC5_HAS_SIUL TRUE
-#define SPC5_SIUL_NUM_PORTS 8
-#define SPC5_SIUL_NUM_PCRS 133
-#define SPC5_SIUL_NUM_PADSELS 44
-/** @} */
-
-/* FlexPWM attributes.*/
-#define SPC5_HAS_FLEXPWM0 TRUE
-#define SPC5_FLEXPWM0_PCTL 41
-#define SPC5_FLEXPWM0_RF0_HANDLER vector179
-#define SPC5_FLEXPWM0_COF0_HANDLER vector180
-#define SPC5_FLEXPWM0_CAF0_HANDLER vector181
-#define SPC5_FLEXPWM0_RF1_HANDLER vector182
-#define SPC5_FLEXPWM0_COF1_HANDLER vector183
-#define SPC5_FLEXPWM0_CAF1_HANDLER vector184
-#define SPC5_FLEXPWM0_RF2_HANDLER vector185
-#define SPC5_FLEXPWM0_COF2_HANDLER vector186
-#define SPC5_FLEXPWM0_CAF2_HANDLER vector187
-#define SPC5_FLEXPWM0_RF3_HANDLER vector188
-#define SPC5_FLEXPWM0_COF3_HANDLER vector189
-#define SPC5_FLEXPWM0_CAF3_HANDLER vector190
-#define SPC5_FLEXPWM0_FFLAG_HANDLER vector191
-#define SPC5_FLEXPWM0_REF_HANDLER vector192
-#define SPC5_FLEXPWM0_RF0_NUMBER 179
-#define SPC5_FLEXPWM0_COF0_NUMBER 180
-#define SPC5_FLEXPWM0_CAF0_NUMBER 181
-#define SPC5_FLEXPWM0_RF1_NUMBER 182
-#define SPC5_FLEXPWM0_COF1_NUMBER 183
-#define SPC5_FLEXPWM0_CAF1_NUMBER 184
-#define SPC5_FLEXPWM0_RF2_NUMBER 185
-#define SPC5_FLEXPWM0_COF2_NUMBER 186
-#define SPC5_FLEXPWM0_CAF2_NUMBER 187
-#define SPC5_FLEXPWM0_RF3_NUMBER 188
-#define SPC5_FLEXPWM0_COF3_NUMBER 189
-#define SPC5_FLEXPWM0_CAF3_NUMBER 190
-#define SPC5_FLEXPWM0_FFLAG_NUMBER 191
-#define SPC5_FLEXPWM0_REF_NUMBER 192
-#define SPC5_FLEXPWM0_CLK SPC5_MCONTROL_CLK
-
-#define SPC5_HAS_FLEXPWM1 TRUE
-#define SPC5_FLEXPWM1_PCTL 42
-#define SPC5_FLEXPWM1_RF0_HANDLER vector233
-#define SPC5_FLEXPWM1_COF0_HANDLER vector234
-#define SPC5_FLEXPWM1_CAF0_HANDLER vector235
-#define SPC5_FLEXPWM1_RF1_HANDLER vector236
-#define SPC5_FLEXPWM1_COF1_HANDLER vector237
-#define SPC5_FLEXPWM1_CAF1_HANDLER vector238
-#define SPC5_FLEXPWM1_RF2_HANDLER vector239
-#define SPC5_FLEXPWM1_COF2_HANDLER vector240
-#define SPC5_FLEXPWM1_CAF2_HANDLER vector241
-#define SPC5_FLEXPWM1_RF3_HANDLER vector242
-#define SPC5_FLEXPWM1_COF3_HANDLER vector243
-#define SPC5_FLEXPWM1_CAF3_HANDLER vector244
-#define SPC5_FLEXPWM1_FFLAG_HANDLER vector245
-#define SPC5_FLEXPWM1_REF_HANDLER vector246
-#define SPC5_FLEXPWM1_RF0_NUMBER 233
-#define SPC5_FLEXPWM1_COF0_NUMBER 234
-#define SPC5_FLEXPWM1_CAF0_NUMBER 235
-#define SPC5_FLEXPWM1_RF1_NUMBER 236
-#define SPC5_FLEXPWM1_COF1_NUMBER 237
-#define SPC5_FLEXPWM1_CAF1_NUMBER 238
-#define SPC5_FLEXPWM1_RF2_NUMBER 239
-#define SPC5_FLEXPWM1_COF2_NUMBER 240
-#define SPC5_FLEXPWM1_CAF2_NUMBER 241
-#define SPC5_FLEXPWM1_RF3_NUMBER 242
-#define SPC5_FLEXPWM1_COF3_NUMBER 243
-#define SPC5_FLEXPWM1_CAF3_NUMBER 244
-#define SPC5_FLEXPWM1_FFLAG_NUMBER 245
-#define SPC5_FLEXPWM1_REF_NUMBER 246
-#define SPC5_FLEXPWM1_CLK SPC5_MCONTROL_CLK
-
-/* eTimer attributes.*/
-#define SPC5_HAS_ETIMER0 TRUE
-#define SPC5_ETIMER0_PCTL 38
-#define SPC5_ETIMER0_TC0IR_HANDLER vector157
-#define SPC5_ETIMER0_TC1IR_HANDLER vector158
-#define SPC5_ETIMER0_TC2IR_HANDLER vector159
-#define SPC5_ETIMER0_TC3IR_HANDLER vector160
-#define SPC5_ETIMER0_TC4IR_HANDLER vector161
-#define SPC5_ETIMER0_TC5IR_HANDLER vector162
-#define SPC5_ETIMER0_WTIF_HANDLER vector165
-#define SPC5_ETIMER0_RCF_HANDLER vector167
-#define SPC5_ETIMER0_TC0IR_NUMBER 157
-#define SPC5_ETIMER0_TC1IR_NUMBER 158
-#define SPC5_ETIMER0_TC2IR_NUMBER 159
-#define SPC5_ETIMER0_TC3IR_NUMBER 160
-#define SPC5_ETIMER0_TC4IR_NUMBER 161
-#define SPC5_ETIMER0_TC5IR_NUMBER 162
-#define SPC5_ETIMER0_WTIF_NUMBER 165
-#define SPC5_ETIMER0_RCF_NUMBER 167
-#define SPC5_ETIMER0_CLK SPC5_MCONTROL_CLK
-
-#define SPC5_HAS_ETIMER1 TRUE
-#define SPC5_ETIMER1_PCTL 39
-#define SPC5_ETIMER1_TC0IR_HANDLER vector168
-#define SPC5_ETIMER1_TC1IR_HANDLER vector169
-#define SPC5_ETIMER1_TC2IR_HANDLER vector170
-#define SPC5_ETIMER1_TC3IR_HANDLER vector171
-#define SPC5_ETIMER1_TC4IR_HANDLER vector172
-#define SPC5_ETIMER1_TC5IR_HANDLER vector173
-#define SPC5_ETIMER1_RCF_HANDLER vector178
-#define SPC5_ETIMER1_TC0IR_NUMBER 168
-#define SPC5_ETIMER1_TC1IR_NUMBER 169
-#define SPC5_ETIMER1_TC2IR_NUMBER 170
-#define SPC5_ETIMER1_TC3IR_NUMBER 171
-#define SPC5_ETIMER1_TC4IR_NUMBER 172
-#define SPC5_ETIMER1_TC5IR_NUMBER 173
-#define SPC5_ETIMER1_RCF_NUMBER 178
-#define SPC5_ETIMER1_CLK SPC5_MCONTROL_CLK
-
-#define SPC5_HAS_ETIMER2 TRUE
-#define SPC5_ETIMER2_PCTL 40
-#define SPC5_ETIMER2_TC0IR_HANDLER vector222
-#define SPC5_ETIMER2_TC1IR_HANDLER vector223
-#define SPC5_ETIMER2_TC2IR_HANDLER vector224
-#define SPC5_ETIMER2_TC3IR_HANDLER vector225
-#define SPC5_ETIMER2_TC4IR_HANDLER vector226
-#define SPC5_ETIMER2_TC5IR_HANDLER vector227
-#define SPC5_ETIMER2_RCF_HANDLER vector232
-#define SPC5_ETIMER2_TC0IR_NUMBER 222
-#define SPC5_ETIMER2_TC1IR_NUMBER 223
-#define SPC5_ETIMER2_TC2IR_NUMBER 224
-#define SPC5_ETIMER2_TC3IR_NUMBER 225
-#define SPC5_ETIMER2_TC4IR_NUMBER 226
-#define SPC5_ETIMER2_TC5IR_NUMBER 227
-#define SPC5_ETIMER2_RCF_NUMBER 232
-#define SPC5_ETIMER2_CLK SPC5_MCONTROL_CLK
-
-/* FlexCAN attributes.*/
-#define SPC5_HAS_FLEXCAN0 TRUE
-#define SPC5_FLEXCAN0_PCTL 16
-#define SPC5_FLEXCAN0_MB 32
-#define SPC5_FLEXCAN0_FLEXCAN_ESR_ERR_INT_HANDLER vector65
-#define SPC5_FLEXCAN0_FLEXCAN_ESR_BOFF_HANDLER vector66
-#define SPC5_FLEXCAN0_FLEXCAN_ESR_WAK_HANDLER vector67
-#define SPC5_FLEXCAN0_FLEXCAN_BUF_00_03_HANDLER vector68
-#define SPC5_FLEXCAN0_FLEXCAN_BUF_04_07_HANDLER vector69
-#define SPC5_FLEXCAN0_FLEXCAN_BUF_08_11_HANDLER vector70
-#define SPC5_FLEXCAN0_FLEXCAN_BUF_12_15_HANDLER vector71
-#define SPC5_FLEXCAN0_FLEXCAN_BUF_16_31_HANDLER vector72
-#define SPC5_FLEXCAN0_FLEXCAN_ESR_ERR_INT_NUMBER 65
-#define SPC5_FLEXCAN0_FLEXCAN_ESR_BOFF_NUMBER 66
-#define SPC5_FLEXCAN0_FLEXCAN_ESR_WAK_NUMBER 67
-#define SPC5_FLEXCAN0_FLEXCAN_BUF_00_03_NUMBER 68
-#define SPC5_FLEXCAN0_FLEXCAN_BUF_04_07_NUMBER 69
-#define SPC5_FLEXCAN0_FLEXCAN_BUF_08_11_NUMBER 70
-#define SPC5_FLEXCAN0_FLEXCAN_BUF_12_15_NUMBER 71
-#define SPC5_FLEXCAN0_FLEXCAN_BUF_16_31_NUMBER 72
-#define SPC5_FLEXCAN0_ENABLE_CLOCK() halSPCSetPeripheralClockMode(SPC5_FLEXCAN0_PCTL, SPC5_CAN_FLEXCAN0_START_PCTL);
-#define SPC5_FLEXCAN0_DISABLE_CLOCK() halSPCSetPeripheralClockMode(SPC5_FLEXCAN0_PCTL, SPC5_CAN_FLEXCAN0_STOP_PCTL);
-
-#define SPC5_HAS_FLEXCAN1 TRUE
-#define SPC5_FLEXCAN1_PCTL 17
-#define SPC5_FLEXCAN1_MB 32
-#define SPC5_FLEXCAN1_FLEXCAN_ESR_ERR_INT_HANDLER vector85
-#define SPC5_FLEXCAN1_FLEXCAN_ESR_BOFF_HANDLER vector86
-#define SPC5_FLEXCAN1_FLEXCAN_ESR_WAK_HANDLER vector87
-#define SPC5_FLEXCAN1_FLEXCAN_BUF_00_03_HANDLER vector88
-#define SPC5_FLEXCAN1_FLEXCAN_BUF_04_07_HANDLER vector89
-#define SPC5_FLEXCAN1_FLEXCAN_BUF_08_11_HANDLER vector90
-#define SPC5_FLEXCAN1_FLEXCAN_BUF_12_15_HANDLER vector91
-#define SPC5_FLEXCAN1_FLEXCAN_BUF_16_31_HANDLER vector92
-#define SPC5_FLEXCAN1_FLEXCAN_ESR_ERR_INT_NUMBER 85
-#define SPC5_FLEXCAN1_FLEXCAN_ESR_BOFF_NUMBER 86
-#define SPC5_FLEXCAN1_FLEXCAN_ESR_WAK_NUMBER 87
-#define SPC5_FLEXCAN1_FLEXCAN_BUF_00_03_NUMBER 88
-#define SPC5_FLEXCAN1_FLEXCAN_BUF_04_07_NUMBER 89
-#define SPC5_FLEXCAN1_FLEXCAN_BUF_08_11_NUMBER 90
-#define SPC5_FLEXCAN1_FLEXCAN_BUF_12_15_NUMBER 91
-#define SPC5_FLEXCAN1_FLEXCAN_BUF_16_31_NUMBER 92
-#define SPC5_FLEXCAN1_ENABLE_CLOCK() halSPCSetPeripheralClockMode(SPC5_FLEXCAN1_PCTL, SPC5_CAN_FLEXCAN1_START_PCTL);
-#define SPC5_FLEXCAN1_DISABLE_CLOCK() halSPCSetPeripheralClockMode(SPC5_FLEXCAN1_PCTL, SPC5_CAN_FLEXCAN1_STOP_PCTL);
-/** @} */
-
-#endif /* _SPC56EL_REGISTRY_H_ */
-
-/** @} */