aboutsummaryrefslogtreecommitdiffstats
path: root/os/hal/platforms/STM32
diff options
context:
space:
mode:
authorbarthess <barthess@35acf78f-673a-0410-8e92-d51de3d6d3f4>2011-12-04 17:46:19 +0000
committerbarthess <barthess@35acf78f-673a-0410-8e92-d51de3d6d3f4>2011-12-04 17:46:19 +0000
commit59014aa2be0488eba89c6ec0fb1934aa43aeb224 (patch)
treede9518cb36b5ccbc4a582bc14a8c30470b091359 /os/hal/platforms/STM32
parentdbac0ef26b2977c9862ec6ddc22f10dac76b3239 (diff)
downloadChibiOS-59014aa2be0488eba89c6ec0fb1934aa43aeb224.tar.gz
ChibiOS-59014aa2be0488eba89c6ec0fb1934aa43aeb224.tar.bz2
ChibiOS-59014aa2be0488eba89c6ec0fb1934aa43aeb224.zip
I2C. Tested on tmp75, mma8451, max1236.
git-svn-id: svn://svn.code.sf.net/p/chibios/svn/branches/i2c_dev@3553 35acf78f-673a-0410-8e92-d51de3d6d3f4
Diffstat (limited to 'os/hal/platforms/STM32')
-rw-r--r--os/hal/platforms/STM32/i2c_lld.c353
-rw-r--r--os/hal/platforms/STM32/i2c_lld.h85
2 files changed, 192 insertions, 246 deletions
diff --git a/os/hal/platforms/STM32/i2c_lld.c b/os/hal/platforms/STM32/i2c_lld.c
index 9afdc8619..b49f4b588 100644
--- a/os/hal/platforms/STM32/i2c_lld.c
+++ b/os/hal/platforms/STM32/i2c_lld.c
@@ -35,7 +35,7 @@
/* Datasheet notes. */
/*===========================================================================*/
/**
- * From RM0008.pdf
+ * From reference manuals from ST:
*
* Note:
* When the STOP, START or PEC bit is set, the software must NOT perform
@@ -49,7 +49,6 @@
#define I2C1_RX_DMA_CHANNEL \
STM32_DMA_GETCHANNEL(STM32_I2C_I2C1_RX_DMA_STREAM, \
STM32_I2C1_RX_DMA_CHN)
-
#define I2C1_TX_DMA_CHANNEL \
STM32_DMA_GETCHANNEL(STM32_I2C_I2C1_TX_DMA_STREAM, \
STM32_I2C1_TX_DMA_CHN)
@@ -57,11 +56,17 @@
#define I2C2_RX_DMA_CHANNEL \
STM32_DMA_GETCHANNEL(STM32_I2C_I2C2_RX_DMA_STREAM, \
STM32_I2C2_RX_DMA_CHN)
-
#define I2C2_TX_DMA_CHANNEL \
STM32_DMA_GETCHANNEL(STM32_I2C_I2C2_TX_DMA_STREAM, \
STM32_I2C2_TX_DMA_CHN)
+#define I2C3_RX_DMA_CHANNEL \
+ STM32_DMA_GETCHANNEL(STM32_I2C_I2C3_RX_DMA_STREAM, \
+ STM32_I2C3_RX_DMA_CHN)
+#define I2C3_TX_DMA_CHANNEL \
+ STM32_DMA_GETCHANNEL(STM32_I2C_I2C3_TX_DMA_STREAM, \
+ STM32_I2C3_TX_DMA_CHN)
+
/*===========================================================================*/
/* Driver constants. */
/*===========================================================================*/
@@ -80,10 +85,14 @@ I2CDriver I2CD1;
I2CDriver I2CD2;
#endif
+/** @brief I2C2 driver identifier.*/
+#if STM32_I2C_USE_I2C3 || defined(__DOXYGEN__)
+I2CDriver I2CD3;
+#endif
+
/*===========================================================================*/
/* Driver local variables. */
/*===========================================================================*/
-
/* Debugging variables */
#if CH_DBG_ENABLE_ASSERTS
static volatile uint16_t dbgSR1 = 0;
@@ -92,34 +101,13 @@ static volatile uint16_t dbgCR1 = 0;
static volatile uint16_t dbgCR2 = 0;
#endif /* CH_DBG_ENABLE_ASSERTS */
-/* defines for convenience purpose */
-#define txBuffp (i2cp->txbuff_p)
-#define rxBuffp (i2cp->rxbuff_p)
-
/*===========================================================================*/
/* Driver local functions. */
/*===========================================================================*/
-
-
-
-#if CH_DBG_ENABLE_ASSERTS
-void _i2c_unhandled_case(I2CDriver *i2cp){
- dbgCR1 = i2cp->id_i2c->CR1;
- dbgCR2 = i2cp->id_i2c->CR2;
- chDbgAssert((dbgSR1 + dbgSR2) == 0,
- "i2c_serve_event_interrupt(), #1",
- "unhandled case");
-}
-#else
-#define _i2c_unhandled_case(i2cp)
-#endif /* CH_DBG_ENABLE_ASSERTS */
-
-
-
-
/**
* @brief Return the last event value from I2C status registers.
+ * @details Important but implicit function is clearing interrpts flags.
* @note Internal use only.
*
* @param[in] i2cp pointer to the @p I2CDriver object
@@ -146,17 +134,26 @@ static void i2c_serve_event_interrupt(I2CDriver *i2cp) {
switch(i2c_get_event(i2cp)){
case I2C_EV5_MASTER_MODE_SELECT:
+ /* catch start generated event */
i2cp->flags &= ~I2C_FLG_HEADER_SENT;
- dp->DR = i2cp->slave_addr1;
+ dp->DR = i2cp->slave_addr;
break;
- case I2C_EV6_MASTER_REC_MODE_SELECTED:
- /* begin receiving via DMA */
- i2cp->id_i2c->CR2 &= ~I2C_CR2_ITBUFEN; /* switch off interrupt because we use DMA*/
+ case I2C_EV8_2_MASTER_BYTE_TRANSMITTED:
+ /* catch BTF event after the end of trasmission */
+ if (i2cp->rxbytes > 1){
+ /* start "read after write" operation */
+ i2c_lld_master_receive(i2cp, (i2cp->slave_addr >> 1), i2cp->rxbuf, i2cp->rxbytes);
+ return;
+ }
+ else
+ i2cp->id_i2c->CR1 |= I2C_CR1_STOP;
+ // FIXME: change this polling to something else
+ while(i2cp->id_i2c->CR1 & I2C_CR1_STOP)
+ ;
+ _i2c_isr_code(i2cp, i2cp->id_slave_config);
break;
-
-
default:
break;
}
@@ -165,6 +162,26 @@ static void i2c_serve_event_interrupt(I2CDriver *i2cp) {
+static void i2c_lld_serve_rx_end_irq(I2CDriver *i2cp){
+ dmaStreamDisable(i2cp->dmarx);
+
+ i2cp->id_i2c->CR1 |= I2C_CR1_STOP;
+ // FIXME: change this polling to something else
+ while(i2cp->id_i2c->CR1 & I2C_CR1_STOP)
+ ;
+ _i2c_isr_code(i2cp, i2cp->id_slave_config);
+}
+
+
+
+
+
+static void i2c_lld_serve_tx_end_irq(I2CDriver *i2cp){
+ dmaStreamDisable(i2cp->dmatx);
+}
+
+
+
static void i2c_serve_error_interrupt(I2CDriver *i2cp) {
i2cflags_t flags;
@@ -209,39 +226,13 @@ static void i2c_serve_error_interrupt(I2CDriver *i2cp) {
chSysLockFromIsr();
i2cAddFlagsI(i2cp, flags);
chSysUnlockFromIsr();
- #if I2C_SUPPORTS_CALLBACKS
_i2c_isr_err_code(i2cp, i2cp->id_slave_config);
- #endif /* I2C_SUPPORTS_CALLBACKS */
}
}
-
-
-static void i2c_lld_serve_rx_end_irq(I2CDriver *i2cp, uint32_t flags){
- (void)flags;
-
- dmaStreamDisable(i2cp->dmarx);
- i2cp->id_i2c->CR1 |= I2C_CR1_STOP;
- while(i2cp->id_i2c->CR1 & I2C_CR1_STOP)
- ;
- _i2c_isr_code(i2cp, i2cp->id_slave_config);
-}
-
-
-
-static void i2c_lld_serve_tx_end_irq(I2CDriver *i2cp, uint32_t flags) {
- (void)i2cp;
- (void)flags;
-}
-
-
-
-
-
-
#if STM32_I2C_USE_I2C1 || defined(__DOXYGEN__)
#error "Unrealized yet"
#endif /* STM32_I2C_USE_I2C1 */
@@ -265,7 +256,9 @@ CH_IRQ_HANDLER(I2C2_ER_IRQHandler) {
}
#endif /* STM32_I2C_USE_I2C2 */
-
+#if STM32_I2C_USE_I2C3 || defined(__DOXYGEN__)
+#error "Unrealized yet"
+#endif /* STM32_I2C_USE_I2C3 */
@@ -286,7 +279,9 @@ void i2c_lld_init(void) {
#endif /* STM32_I2C_USE_I2C2 */
}
-
+#if STM32_I2C_USE_I2C3
+#error "Unrealized yet"
+#endif /* STM32_I2C_USE_I2C */
@@ -336,7 +331,10 @@ void i2c_lld_start(I2CDriver *i2cp) {
}
#endif /* STM32_I2C_USE_I2C2 */
}
- i2cp->dmamode |= STM32_DMA_CR_PSIZE_BYTE | STM32_DMA_CR_MSIZE_BYTE;
+ i2cp->dmamode |= STM32_DMA_CR_PSIZE_BYTE |
+ STM32_DMA_CR_MSIZE_BYTE |
+ STM32_DMA_CR_MINC |
+ STM32_DMA_CR_TCIE;
dmaStreamSetPeripheral(i2cp->dmarx, &i2cp->id_i2c->DR);
dmaStreamSetPeripheral(i2cp->dmatx, &i2cp->id_i2c->DR);
@@ -348,7 +346,16 @@ void i2c_lld_start(I2CDriver *i2cp) {
i2cp->id_i2c->CR1 |= 1; /* enable interface */
}
-
+#if STM32_I2C_USE_I2C3
+// if (&I2CD1 == i2cp) {
+// NVICEnableVector(I2C1_EV_IRQn,
+// CORTEX_PRIORITY_MASK(STM32_I2C_I2C1_IRQ_PRIORITY));
+// NVICEnableVector(I2C1_ER_IRQn,
+// CORTEX_PRIORITY_MASK(STM32_I2C_I2C1_IRQ_PRIORITY));
+// rccEnableI2C1(FALSE);
+// }
+#error "Unrealized yet"
+#endif /* STM32_I2C_USE_I2C3 */
@@ -357,9 +364,20 @@ void i2c_lld_reset(I2CDriver *i2cp){
chDbgCheck((i2cp->id_state == I2C_STOP)||(i2cp->id_state == I2C_READY),
"i2c_lld_reset: invalid state");
- /*TODO: Check what interface we must reset */
- rccResetI2C1();
- rccResetI2C2();
+ #if STM32_I2C_USE_I2C1
+ if (&I2CD1 == i2cp)
+ rccResetI2C1();
+ #endif /* STM32_I2C_USE_I2C1 */
+
+ #if STM32_I2C_USE_I2C2
+ if (&I2CD2 == i2cp)
+ rccResetI2C2();
+ #endif /* STM32_I2C_USE_I2C2 */
+
+ #if STM32_I2C_USE_I2C3
+ if (&I2CD3 == i2cp)
+ rccResetI2C3();
+ #endif /* STM32_I2C_USE_I2C3 */
}
@@ -368,6 +386,80 @@ void i2c_lld_reset(I2CDriver *i2cp){
+void i2c_lld_master_receive(I2CDriver *i2cp, uint8_t slave_addr,
+ uint8_t *rxbuf, size_t rxbytes){
+
+ uint32_t mode = 0;
+
+ /* init driver fields */
+ i2cp->slave_addr = (slave_addr << 1) | 0x01; /* LSB = 1 -> receive */
+ i2cp->rxbytes = rxbytes;
+ i2cp->rxbuf = rxbuf;
+ i2cp->flags = 0;
+
+ /* setting flags and register bits */
+ i2cp->flags |= I2C_FLG_MASTER_RECEIVER;
+ i2cp->errors = 0;
+
+ mode = STM32_DMA_CR_DIR_P2M;
+ // TODO: DMA error handling
+ dmaStreamSetMemory0(i2cp->dmarx, rxbuf);
+ dmaStreamSetTransactionSize(i2cp->dmarx, rxbytes);
+ dmaStreamSetMode(i2cp->dmarx, ((i2cp->dmamode) | mode));
+ dmaStreamEnable(i2cp->dmarx);
+
+ i2cp->id_i2c->CR2 |= I2C_CR2_DMAEN | I2C_CR2_LAST;
+ i2cp->id_i2c->CR2 |= I2C_CR2_ITERREN | I2C_CR2_ITEVTEN;
+ i2cp->id_i2c->CR1 |= I2C_CR1_START | I2C_CR1_ACK;
+}
+
+
+
+
+
+
+/**
+ * @brief Transmits data via the I2C bus as master.
+ *
+ * @param[in] i2cp pointer to the @p I2CDriver object
+ * @param[in] slave_addr slave device address
+ * @param[in] txbuf pointer to the transmit buffer
+ * @param[in] txbytes number of bytes to be transmitted
+ * @param[in] rxbuf pointer to the receive buffer
+ * @param[in] rxbytes number of bytes to be received
+ */
+void i2c_lld_master_transmit(I2CDriver *i2cp, uint8_t slave_addr,
+ uint8_t *txbuf, size_t txbytes,
+ uint8_t *rxbuf, size_t rxbytes){
+
+ uint32_t mode = 0;
+
+ /* init driver fields */
+ i2cp->slave_addr = (slave_addr << 1) & 0x00FE; /* LSB = 0 -> write */
+ i2cp->txbytes = txbytes;
+ i2cp->rxbytes = rxbytes;
+ i2cp->txbuf = txbuf;
+ i2cp->rxbuf = rxbuf;
+
+ /* setting flags and register bits */
+ i2cp->flags = 0;
+ i2cp->errors = 0;
+
+ mode = STM32_DMA_CR_DIR_M2P;
+ // TODO: DMA error handling
+ dmaStreamSetMemory0(i2cp->dmatx, txbuf);
+ dmaStreamSetTransactionSize(i2cp->dmatx, txbytes);
+ dmaStreamSetMode(i2cp->dmatx, ((i2cp->dmamode) | mode));
+ dmaStreamEnable(i2cp->dmatx);
+
+ i2cp->id_i2c->CR2 |= I2C_CR2_DMAEN | I2C_CR2_LAST;
+ i2cp->id_i2c->CR2 |= I2C_CR2_ITERREN | I2C_CR2_ITEVTEN;
+ i2cp->id_i2c->CR1 |= I2C_CR1_START;
+}
+
+
+
+
/**
* @brief Set clock speed.
*
@@ -394,7 +486,7 @@ void i2c_lld_set_clock(I2CDriver *i2cp) {
#else
chDbgCheck((freq >= 2) && (freq <= 36),
"i2c_lld_set_clock() : Peripheral clock freq. out of range");
-#endif
+#endif /* define STM32F4XX */
regCR2 |= freq;
i2cp->id_i2c->CR2 = regCR2;
@@ -439,11 +531,6 @@ void i2c_lld_set_clock(I2CDriver *i2cp) {
}
-
-
-
-
-
/**
* @brief Set operation mode of I2C hardware.
*
@@ -473,39 +560,6 @@ void i2c_lld_set_opmode(I2CDriver *i2cp) {
-
-
-
-
-
-/**
- * @brief Set own address.
- *
- * @param[in] i2cp pointer to the @p I2CDriver object
- */
-void i2c_lld_set_own_address(I2CDriver *i2cp) {
- /* TODO: dual address mode */
-
- i2cp->id_i2c->OAR1 |= 1 << 14;
-
- if (&(i2cp->id_config->own_addr_10) == NULL){ /* only 7-bit address */
- i2cp->id_i2c->OAR1 &= (~I2C_OAR1_ADDMODE);
- i2cp->id_i2c->OAR1 |= i2cp->id_config->own_addr_7 << 1;
- }
- else {
- chDbgAssert((i2cp->id_config->own_addr_10 < 1024),
- "i2c_lld_set_own_address(), #1", "10-bit address longer then 10 bit")
- i2cp->id_i2c->OAR1 |= I2C_OAR1_ADDMODE;
- i2cp->id_i2c->OAR1 |= i2cp->id_config->own_addr_10;
- }
-}
-
-
-
-
-
-
-
/**
* @brief Deactivates the I2C peripheral.
*
@@ -513,6 +567,7 @@ void i2c_lld_set_own_address(I2CDriver *i2cp) {
*/
void i2c_lld_stop(I2CDriver *i2cp) {
if (i2cp->id_state == I2C_READY) { /* If in ready state then disables the I2C clock.*/
+
#if STM32_I2C_USE_I2C1
if (&I2CD1 == i2cp) {
NVICDisableVector(I2C1_EV_IRQn);
@@ -520,6 +575,7 @@ void i2c_lld_stop(I2CDriver *i2cp) {
rccDisableI2C1(FALSE);
}
#endif
+
#if STM32_I2C_USE_I2C2
if (&I2CD2 == i2cp) {
NVICDisableVector(I2C2_EV_IRQn);
@@ -527,91 +583,18 @@ void i2c_lld_stop(I2CDriver *i2cp) {
rccDisableI2C2(FALSE);
}
#endif
- }
-
- i2cp->id_state = I2C_STOP;
-}
-
-
-
-
-
-void i2c_lld_master_receive(I2CDriver *i2cp, uint16_t slave_addr, uint8_t *rxbuf, size_t rxbytes){
- (void)slave_addr;
-
- uint32_t mode = 0;
-
- /* init driver fields */
- i2cp->slave_addr = slave_addr;
- i2cp->rxbytes = rxbytes;
- i2cp->rxbuf = rxbuf;
-
- /* init address fields */
- if(slave_addr & 0x8000){ /* 10-bit mode used */
- i2cp->slave_addr1 = ((slave_addr >>7) & 0x0006); /* add the two msb of 10-bit address to the header */
- i2cp->slave_addr1 |= 0xF0; /* add the header bits (the LSB -> 1 will be add to second */
- i2cp->slave_addr2 = slave_addr & 0x00FF; /* the remaining 8 bit of 10-bit address */
- }
- else{
- i2cp->slave_addr1 = ((slave_addr <<1) | 0x01); /* LSB = 1 -> receive */
+#if STM32_I2C_USE_I2C3
+ if (&I2CD3 == i2cp) {
+ NVICDisableVector(I2C3_EV_IRQn);
+ NVICDisableVector(I2C3_ER_IRQn);
+ rccDisableI2C3(FALSE);
+ }
+#endif
}
- /* setting flags and register bits */
- i2cp->flags |= I2C_FLG_MASTER_RECEIVER;
- i2cp->errors = 0;
-
- mode = STM32_DMA_CR_DIR_P2M | STM32_DMA_CR_MINC | STM32_DMA_CR_TCIE;
- // TODO: DMA error handling
- dmaStreamSetMemory0(i2cp->dmarx, rxbuf);
- dmaStreamSetTransactionSize(i2cp->dmarx, rxbytes);
- dmaStreamSetMode(i2cp->dmarx, ((i2cp->dmamode) | mode));
- dmaStreamEnable(i2cp->dmarx);
-
- i2cp->id_i2c->CR2 |= I2C_CR2_DMAEN | I2C_CR2_LAST;
-
- i2cp->id_i2c->CR2 |= I2C_CR2_ITERREN | I2C_CR2_ITEVTEN;
- i2cp->id_i2c->CR1 |= I2C_CR1_START | I2C_CR1_ACK;
-}
-
-
-
-
-
-
-/**
- * @brief Transmits data via the I2C bus as master.
- *
- * @param[in] i2cp pointer to the @p I2CDriver object
- * @param[in] slave_addr Slave device address. Bits 0-9 contain slave
- * device address. Bit 15 must be set to 1 if 10-bit
- * addressing modes used. Otherwise keep it cleared.
- * Bits 10-14 unused.
- * @param[in] txbuf pointer to the transmit buffer
- * @param[in] txbytes number of bytes to be transmitted
- * @param[in] rxbuf pointer to the receive buffer
- * @param[in] rxbytes number of bytes to be received
- */
-void i2c_lld_master_transmit(I2CDriver *i2cp, uint16_t slave_addr,
- uint8_t *txbuf, size_t txbytes, uint8_t *rxbuf, size_t rxbytes) {
- (void)i2cp;
- (void)slave_addr;
- (void)txbuf;
- (void)txbytes;
- (void)rxbuf;
- (void)rxbytes;
-}
-
-
-
-
-
-
-void i2c_lld_master_transceive(I2CDriver *i2cp){
- (void)i2cp;
+ i2cp->id_state = I2C_STOP;
}
-#undef rxBuffp
-#undef txBuffp
#endif /* HAL_USE_I2C */
diff --git a/os/hal/platforms/STM32/i2c_lld.h b/os/hal/platforms/STM32/i2c_lld.h
index e4fb8970f..00eef923d 100644
--- a/os/hal/platforms/STM32/i2c_lld.h
+++ b/os/hal/platforms/STM32/i2c_lld.h
@@ -83,35 +83,13 @@
/*===========================================================================*/
/** @brief EV5 */
-#define I2C_EV5_MASTER_MODE_SELECT ((uint32_t)(((I2C_SR2_MSL|I2C_SR2_BUSY)<< 16)|I2C_SR1_SB)) /* BUSY, MSL and SB flag */
-/** @brief EV6 */
-#define I2C_EV6_MASTER_TRA_MODE_SELECTED ((uint32_t)(((I2C_SR2_MSL|I2C_SR2_BUSY|I2C_SR2_TRA)<< 16)|I2C_SR1_ADDR|I2C_SR1_TXE)) /* BUSY, MSL, ADDR, TXE and TRA flags */
-#define I2C_EV6_MASTER_REC_MODE_SELECTED ((uint32_t)(((I2C_SR2_MSL|I2C_SR2_BUSY)<< 16)|I2C_SR1_ADDR)) /* BUSY, MSL and ADDR flags */
-/** @brief EV7 */
-#define I2C_EV7_MASTER_REC_BYTE_RECEIVED ((uint32_t)(((I2C_SR2_MSL|I2C_SR2_BUSY)<< 16)|I2C_SR1_RXNE)) /* BUSY, MSL and RXNE flags */
-#define I2C_EV7_MASTER_REC_BYTE_QUEUED ((uint32_t)(((I2C_SR2_MSL|I2C_SR2_BUSY)<< 16)|I2C_SR1_BTF|I2C_SR1_RXNE)) /* BUSY, MSL, RXNE and BTF flags*/
-/** @brief EV8 */
-#define I2C_EV8_MASTER_BYTE_TRANSMITTING ((uint32_t)(((I2C_SR2_MSL|I2C_SR2_BUSY|I2C_SR2_TRA)<< 16)|I2C_SR1_TXE)) /* TRA, BUSY, MSL, TXE flags */
-/** @brief EV8_2 */
-#define I2C_EV8_2_MASTER_BYTE_TRANSMITTED ((uint32_t)(((I2C_SR2_MSL|I2C_SR2_BUSY|I2C_SR2_TRA)<< 16)|I2C_SR1_BTF|I2C_SR1_TXE)) /* TRA, BUSY, MSL, TXE and BTF flags */
-/** @brief EV9 */
-#define I2C_EV9_MASTER_ADDR_10BIT ((uint32_t)(((I2C_SR2_MSL|I2C_SR2_BUSY)<< 16)|I2C_SR1_ADD10)) /* BUSY, MSL and ADD10 flags */
+#define I2C_EV5_MASTER_MODE_SELECT ((uint32_t)(((I2C_SR2_MSL | I2C_SR2_BUSY) << 16) | I2C_SR1_SB)) /* BUSY, MSL and SB flag */
+#define I2C_EV8_2_MASTER_BYTE_TRANSMITTED ((uint32_t)(((I2C_SR2_MSL | I2C_SR2_BUSY | I2C_SR2_TRA) << 16) | I2C_SR1_BTF | I2C_SR1_TXE)) /* TRA, BUSY, MSL, TXE and BTF flags */
#define I2C_EV_MASK 0x00FFFFFF /* First byte zeroed because there is no need of PEC register part from SR2 */
-#define I2C_FLG_1BTR 0x01 /* Single byte to be received and processed */
-#define I2C_FLG_2BTR 0x02 /* Two bytes to be received and processed */
-#define I2C_FLG_3BTR 0x04 /* Last three received bytes to be processed */
#define I2C_FLG_MASTER_RECEIVER 0x10
#define I2C_FLG_HEADER_SENT 0x80
-#define I2C_FLG_TIMER_ARMED 0x40 /* Used to check locks on the bus */
-#define EV6_SUBEV_MASK (I2C_FLG_1BTR|I2C_FLG_2BTR|I2C_FLG_MASTER_RECEIVER)
-#define EV7_SUBEV_MASK (I2C_FLG_2BTR|I2C_FLG_3BTR|I2C_FLG_MASTER_RECEIVER)
-
-#define I2C_EV6_1_MASTER_REC_2BTR_MODE_SELECTED (I2C_FLG_2BTR|I2C_FLG_MASTER_RECEIVER)
-#define I2C_EV6_3_MASTER_REC_1BTR_MODE_SELECTED (I2C_FLG_1BTR|I2C_FLG_MASTER_RECEIVER)
-#define I2C_EV7_2_MASTER_REC_3BYTES_TO_PROCESS (I2C_FLG_3BTR|I2C_FLG_MASTER_RECEIVER)
-#define I2C_EV7_3_MASTER_REC_2BYTES_TO_PROCESS (I2C_FLG_2BTR|I2C_FLG_MASTER_RECEIVER)
/*===========================================================================*/
/* Driver data structures and types. */
@@ -141,9 +119,6 @@ typedef struct {
i2copmode_t op_mode; /**< @brief Specifies the I2C mode.*/
uint32_t clock_speed; /**< @brief Specifies the clock frequency. Must be set to a value lower than 400kHz */
i2cdutycycle_t duty_cycle; /**< @brief Specifies the I2C fast mode duty cycle */
- uint8_t own_addr_7; /**< @brief Specifies the first device 7-bit own address. */
- uint16_t own_addr_10; /**< @brief Specifies the second part of device own address in 10-bit mode. Set to NULL if not used. */
- uint8_t nbit_own_addr; /**< @brief Specifies if 7-bit or 10-bit address is acknowledged */
} I2CConfig;
@@ -186,47 +161,33 @@ struct I2CDriver{
/**
* @brief Current configuration data.
*/
- const I2CConfig *id_config;
+ const I2CConfig *id_config;
/**
* @brief Current slave configuration data.
*/
- const I2CSlaveConfig *id_slave_config;
+ const I2CSlaveConfig *id_slave_config;
- __IO size_t txbytes; /*!< @brief Number of bytes to be transmitted. */
- __IO size_t rxbytes; /*!< @brief Number of bytes to be received. */
- uint8_t *rxbuf; /*!< @brief Pointer to receive buffer. */
- uint8_t *txbuf; /*!< @brief Pointer to transmit buffer.*/
- uint8_t *rxbuff_p; /*!< @brief Pointer to the current byte in slave rx buffer. */
- uint8_t *txbuff_p; /*!< @brief Pointer to the current byte in slave tx buffer. */
+ __IO size_t txbytes; /*!< @brief Number of bytes to be transmitted. */
+ __IO size_t rxbytes; /*!< @brief Number of bytes to be received. */
+ uint8_t *rxbuf; /*!< @brief Pointer to receive buffer. */
+ uint8_t *txbuf; /*!< @brief Pointer to transmit buffer.*/
- __IO i2cflags_t errors; /*!< @brief Error flags.*/
- __IO i2cflags_t flags; /*!< @brief State flags.*/
+ __IO i2cflags_t errors; /*!< @brief Error flags.*/
+ __IO i2cflags_t flags; /*!< @brief State flags.*/
- uint16_t slave_addr; /*!< @brief Current slave address. */
- uint8_t slave_addr1;/*!< @brief 7-bit address of the slave with r\w bit.*/
- uint8_t slave_addr2;/*!< @brief Uses in 10-bit address mode. */
+ uint8_t slave_addr; /*!< @brief Current slave address without R/W bit. */
#if CH_USE_EVENTS
- EventSource sevent; /*!< @brief Status Change @p EventSource.*/
+ EventSource sevent; /*!< @brief Status Change @p EventSource.*/
#endif
/*********** End of the mandatory fields. **********************************/
- /**
- * @brief DMA mode bit mask.
- */
- uint32_t dmamode;
- /**
- * @brief Receive DMA channel.
- */
- const stm32_dma_stream_t *dmarx;
- /**
- * @brief Transmit DMA channel.
- */
- const stm32_dma_stream_t *dmatx;
- /**
- * @brief Pointer to the I2Cx registers block.
- */
- I2C_TypeDef *id_i2c;
+
+ uint32_t dmamode; /*!< @brief DMA mode bit mask.*/
+ const stm32_dma_stream_t *dmarx; /*!< @brief Receive DMA channel.*/
+ const stm32_dma_stream_t *dmatx; /*!< @brief Transmit DMA channel.*/
+
+ I2C_TypeDef *id_i2c; /*!< @brief Pointer to the I2Cx registers block. */
};
@@ -261,6 +222,10 @@ extern I2CDriver I2CD1;
extern I2CDriver I2CD2;
#endif
+#if STM32_I2C_USE_I2C3
+extern I2CDriver I2CD3;
+#endif
+
#ifdef __cplusplus
extern "C" {
#endif
@@ -269,14 +234,12 @@ void i2c_lld_init(void);
void i2c_lld_reset(I2CDriver *i2cp);
void i2c_lld_set_clock(I2CDriver *i2cp);
void i2c_lld_set_opmode(I2CDriver *i2cp);
-void i2c_lld_set_own_address(I2CDriver *i2cp);
void i2c_lld_start(I2CDriver *i2cp);
void i2c_lld_stop(I2CDriver *i2cp);
-void i2c_lld_master_transmit(I2CDriver *i2cp, uint16_t slave_addr,
+void i2c_lld_master_transmit(I2CDriver *i2cp, uint8_t slave_addr,
uint8_t *txbuf, size_t txbytes, uint8_t *rxbuf, size_t rxbytes);
-void i2c_lld_master_receive(I2CDriver *i2cp, uint16_t slave_addr,
+void i2c_lld_master_receive(I2CDriver *i2cp, uint8_t slave_addr,
uint8_t *rxbuf, size_t rxbytes);
-void i2c_lld_master_transceive(I2CDriver *i2cp);
#ifdef __cplusplus
}