From c59fa94eeecf16c79254ab4bc78f5b31c7387039 Mon Sep 17 00:00:00 2001 From: Thibaut VARENE Date: Tue, 7 Feb 2017 12:06:33 +0100 Subject: ar71xx: add support for RB mAP L-2nD This patch adds support for the MikroTik RouterBOARD mAP lite https://routerboard.com/RBmAPL-2nD Specifications: - SoC: Qualcomm QCA9533 (650MHz) - RAM: 64MB - Storage: 16MB NOR SPI flash - Wireless: builtin QCA9533, 2x2:2 - Ethernet: 1x100M This is another 16M SPI NOR mikrotik device. The machine file is named mach-rbspi.c because I plan to add support for several of the other spi-based RouterBOARD devices in subsequent patches: they share most of the hardware and thus the same codebase. Signed-off-by: Thibaut VARENE --- .../ar71xx/files/arch/mips/ath79/mach-rbspi.c | 279 +++++++++++++++++++++ 1 file changed, 279 insertions(+) create mode 100644 target/linux/ar71xx/files/arch/mips/ath79/mach-rbspi.c (limited to 'target/linux/ar71xx/files/arch/mips/ath79/mach-rbspi.c') diff --git a/target/linux/ar71xx/files/arch/mips/ath79/mach-rbspi.c b/target/linux/ar71xx/files/arch/mips/ath79/mach-rbspi.c new file mode 100644 index 0000000000..3f154b4775 --- /dev/null +++ b/target/linux/ar71xx/files/arch/mips/ath79/mach-rbspi.c @@ -0,0 +1,279 @@ +/* + * MikroTik SPI-NOR RouterBOARDs support + * + * - MikroTik RouterBOARD mAP L-2nD + * + * Copyright (C) 2017 Thibaut VARENE + * + * This program is free software; you can redistribute it and/or modify it + * under the terms of the GNU General Public License version 2 as published + * by the Free Software Foundation. + */ + +#include +#include +#include +#include + +#include +#include + +#include +#include +#include + +#include "common.h" +#include "dev-eth.h" +#include "dev-spi.h" +#include "dev-gpio-buttons.h" +#include "dev-leds-gpio.h" +#include "dev-m25p80.h" +#include "dev-usb.h" +#include "dev-wmac.h" +#include "machtypes.h" +#include "routerboot.h" + +#define RBSPI_KEYS_POLL_INTERVAL 20 /* msecs */ +#define RBSPI_KEYS_DEBOUNCE_INTERVAL (3 * RBSPI_KEYS_POLL_INTERVAL) + +#define RBSPI_HAS_USB BIT(0) +#define RBSPI_HAS_WLAN BIT(1) +#define RBSPI_HAS_WAN4 BIT(2) /* has WAN port on PHY4 */ + +#define RB_ROUTERBOOT_OFFSET 0x0000 +#define RB_BIOS_SIZE 0x1000 +#define RB_SOFT_CFG_SIZE 0x1000 +#define RB_KERNEL_SIZE (2 * 1024 * 1024) /* 2MB kernel */ + +/* Flash partitions indexes */ +enum { + RBSPI_PART_RBOOT, + RBSPI_PART_HCONF, + RBSPI_PART_BIOS, + RBSPI_PART_RBOOT2, + RBSPI_PART_SCONF, + RBSPI_PART_KERN, + RBSPI_PART_ROOT, + RBSPI_PARTS +}; + +static struct mtd_partition rbspi_spi_partitions[RBSPI_PARTS]; + +/* + * Setup the SPI flash partition table based on initial parsing. + * The kernel can be at any aligned position and have any size. + * The size of the kernel partition is the desired RB_KERNEL_SIZE + * minus the size of the preceding partitions (128KB). + */ +static void __init rbspi_init_partitions(const struct rb_info *info) +{ + struct mtd_partition *parts = rbspi_spi_partitions; + memset(parts, 0x0, sizeof(*parts)); + + parts[RBSPI_PART_RBOOT].name = "routerboot"; + parts[RBSPI_PART_RBOOT].offset = RB_ROUTERBOOT_OFFSET; + parts[RBSPI_PART_RBOOT].size = info->hard_cfg_offs; + parts[RBSPI_PART_RBOOT].mask_flags = MTD_WRITEABLE; + + parts[RBSPI_PART_HCONF].name = "hard_config"; + parts[RBSPI_PART_HCONF].offset = info->hard_cfg_offs; + parts[RBSPI_PART_HCONF].size = info->hard_cfg_size; + parts[RBSPI_PART_HCONF].mask_flags = MTD_WRITEABLE; + + parts[RBSPI_PART_BIOS].name = "bios"; + parts[RBSPI_PART_BIOS].offset = info->hard_cfg_offs + + info->hard_cfg_size; + parts[RBSPI_PART_BIOS].size = RB_BIOS_SIZE; + parts[RBSPI_PART_BIOS].mask_flags = MTD_WRITEABLE; + + parts[RBSPI_PART_RBOOT2].name = "routerboot2"; + parts[RBSPI_PART_RBOOT2].offset = parts[RBSPI_PART_BIOS].offset + + RB_BIOS_SIZE; + parts[RBSPI_PART_RBOOT2].size = info->soft_cfg_offs + - parts[RBSPI_PART_RBOOT2].offset; + parts[RBSPI_PART_RBOOT2].mask_flags = MTD_WRITEABLE; + + parts[RBSPI_PART_SCONF].name = "soft_config"; + parts[RBSPI_PART_SCONF].offset = info->soft_cfg_offs; + parts[RBSPI_PART_SCONF].size = RB_SOFT_CFG_SIZE; + + parts[RBSPI_PART_KERN].name = "kernel"; + parts[RBSPI_PART_KERN].offset = parts[RBSPI_PART_SCONF].offset + + parts[RBSPI_PART_SCONF].size; + parts[RBSPI_PART_KERN].size = RB_KERNEL_SIZE + - parts[RBSPI_PART_KERN].offset; + + parts[RBSPI_PART_ROOT].name = "rootfs"; + parts[RBSPI_PART_ROOT].offset = parts[RBSPI_PART_KERN].offset + + parts[RBSPI_PART_KERN].size; + parts[RBSPI_PART_ROOT].size = MTDPART_SIZ_FULL; +} + +static struct flash_platform_data rbspi_spi_flash_data = { + .parts = rbspi_spi_partitions, + .nr_parts = ARRAY_SIZE(rbspi_spi_partitions), +}; + +/* Several boards only have a single reset button wired to GPIO 16 */ +#define RBSPI_GPIO_BTN_RESET16 16 + +static struct gpio_keys_button rbspi_gpio_keys_reset16[] __initdata = { + { + .desc = "Reset button", + .type = EV_KEY, + .code = KEY_RESTART, + .debounce_interval = RBSPI_KEYS_DEBOUNCE_INTERVAL, + .gpio = RBSPI_GPIO_BTN_RESET16, + .active_low = 1, + }, +}; + +/* RB mAP L-2nD gpios */ +#define RBMAPL_GPIO_LED_POWER 17 +#define RBMAPL_GPIO_LED_USER 14 +#define RBMAPL_GPIO_LED_ETH 4 +#define RBMAPL_GPIO_LED_WLAN 11 + +static struct gpio_led rbmapl_leds[] __initdata = { + { + .name = "rb:green:power", + .gpio = RBMAPL_GPIO_LED_POWER, + .active_low = 0, + .default_state = LEDS_GPIO_DEFSTATE_ON, + }, { + .name = "rb:green:user", + .gpio = RBMAPL_GPIO_LED_USER, + .active_low = 0, + }, { + .name = "rb:green:eth", + .gpio = RBMAPL_GPIO_LED_ETH, + .active_low = 0, + }, { + .name = "rb:green:wlan", + .gpio = RBMAPL_GPIO_LED_WLAN, + .active_low = 0, + }, +}; + +void __init rbspi_wlan_init(int wmac_offset) +{ + char *art_buf; + u8 wlan_mac[ETH_ALEN]; + + art_buf = rb_get_wlan_data(); + if (!art_buf) + return; + + ath79_init_mac(wlan_mac, ath79_mac_base, wmac_offset); + ath79_register_wmac(art_buf + 0x1000, wlan_mac); + + kfree(art_buf); +} + +/* + * Common platform init routine for all SPI NOR devices. + */ +static int __init rbspi_platform_setup(void) +{ + const struct rb_info *info; + char buf[64]; + + info = rb_init_info((void *)(KSEG1ADDR(AR71XX_SPI_BASE)), 0x20000); + if (!info) + return -ENODEV; + + scnprintf(buf, sizeof(buf), "MikroTik %s", + (info->board_name) ? info->board_name : ""); + mips_set_machine_name(buf); + + /* fix partitions based on flash parsing */ + rbspi_init_partitions(info); + + return 0; +} + +/* + * Common peripherals init routine for all SPI NOR devices. + * Sets SPI and USB. + */ +static void __init rbspi_peripherals_setup(u32 flags) +{ + ath79_register_m25p80(&rbspi_spi_flash_data); + + if (flags & RBSPI_HAS_USB) + ath79_register_usb(); +} + +/* + * Common network init routine for all SPI NOR devices. + * Sets LAN/WAN/WLAN. + */ +static void __init rbspi_network_setup(u32 flags, int gmac1_offset, + int wmac_offset) +{ + /* for QCA953x that will init mdio1_device/data */ + ath79_register_mdio(0, 0x0); + + if (flags & RBSPI_HAS_WAN4) { + ath79_setup_ar934x_eth_cfg(0); + + /* set switch to oper mode 1, PHY4 connected to CPU */ + ath79_switch_data.phy4_mii_en = 1; + ath79_switch_data.phy_poll_mask |= BIT(4); + + /* init GMAC0 connected to PHY4 at 100M */ + ath79_eth0_data.phy_if_mode = PHY_INTERFACE_MODE_MII; + ath79_eth0_data.phy_mask = BIT(4); + ath79_init_mac(ath79_eth0_data.mac_addr, ath79_mac_base, 0); + ath79_register_eth(0); + } else { + /* set the SoC to SW_ONLY_MODE, which connects all PHYs + * to the internal switch. + * We hijack ath79_setup_ar934x_eth_cfg() to set the switch in + * the QCA953x, this works because this configuration bit is + * the same as the AR934x. There's no equivalent function for + * QCA953x for now. */ + ath79_setup_ar934x_eth_cfg(AR934X_ETH_CFG_SW_ONLY_MODE); + } + + /* init GMAC1 */ + ath79_init_mac(ath79_eth1_data.mac_addr, ath79_mac_base, gmac1_offset); + ath79_eth1_data.phy_if_mode = PHY_INTERFACE_MODE_GMII; + ath79_register_eth(1); + + if (flags & RBSPI_HAS_WLAN) + rbspi_wlan_init(wmac_offset); +} + +/* + * Init the mAP lite hardware. + * The mAP L-2nD (mAP lite) has a single ethernet port, connected to PHY0. + * Trying to use GMAC0 in direct mode was unsucessful, so we're + * using SW_ONLY_MODE, which connects PHY0 to MAC1 on the internal + * switch, which is connected to GMAC1 on the SoC. GMAC0 is unused. + */ +static void __init rbmapl_setup(void) +{ + u32 flags = RBSPI_HAS_WLAN; + + if (rbspi_platform_setup()) + return; + + rbspi_peripherals_setup(flags); + + /* GMAC1 is HW MAC, WLAN MAC is HW MAC + 1 */ + rbspi_network_setup(flags, 0, 1); + + ath79_register_leds_gpio(-1, ARRAY_SIZE(rbmapl_leds), rbmapl_leds); + + /* mAP lite has a single reset button as gpio 16 */ + ath79_register_gpio_keys_polled(-1, RBSPI_KEYS_POLL_INTERVAL, + ARRAY_SIZE(rbspi_gpio_keys_reset16), + rbspi_gpio_keys_reset16); + + /* clear internal multiplexing */ + ath79_gpio_output_select(RBMAPL_GPIO_LED_ETH, AR934X_GPIO_OUT_GPIO); + ath79_gpio_output_select(RBMAPL_GPIO_LED_POWER, AR934X_GPIO_OUT_GPIO); +} + +MIPS_MACHINE_NONAME(ATH79_MACH_RB_MAPL, "map-hb", rbmapl_setup); -- cgit v1.2.3