diff options
author | Hauke Mehrtens <hauke@hauke-m.de> | 2017-03-26 12:01:22 +0200 |
---|---|---|
committer | Hauke Mehrtens <hauke@hauke-m.de> | 2017-03-26 12:23:12 +0200 |
commit | 88b125e9a46dd8793aa5eaef8c148e851ceb7463 (patch) | |
tree | fc80353e733350dc6dacb91a8b37382d55daad17 /target/linux/ramips/patches-4.4/0010-MIPS-ralink-Add-a-few-missing-clocks.patch | |
parent | ea1855949b97e679f3be1e644741a07562cfce03 (diff) | |
download | upstream-88b125e9a46dd8793aa5eaef8c148e851ceb7463.tar.gz upstream-88b125e9a46dd8793aa5eaef8c148e851ceb7463.tar.bz2 upstream-88b125e9a46dd8793aa5eaef8c148e851ceb7463.zip |
kernel: update kernel 4.4 to 4.4.56
Signed-off-by: Hauke Mehrtens <hauke@hauke-m.de>
Diffstat (limited to 'target/linux/ramips/patches-4.4/0010-MIPS-ralink-Add-a-few-missing-clocks.patch')
-rw-r--r-- | target/linux/ramips/patches-4.4/0010-MIPS-ralink-Add-a-few-missing-clocks.patch | 4 |
1 files changed, 2 insertions, 2 deletions
diff --git a/target/linux/ramips/patches-4.4/0010-MIPS-ralink-Add-a-few-missing-clocks.patch b/target/linux/ramips/patches-4.4/0010-MIPS-ralink-Add-a-few-missing-clocks.patch index 56bca7838b..a3f267704d 100644 --- a/target/linux/ramips/patches-4.4/0010-MIPS-ralink-Add-a-few-missing-clocks.patch +++ b/target/linux/ramips/patches-4.4/0010-MIPS-ralink-Add-a-few-missing-clocks.patch @@ -28,7 +28,7 @@ Signed-off-by: Ralf Baechle <ralf@linux-mips.org> if (IS_ENABLED(CONFIG_USB) && is_mt76x8()) { --- a/arch/mips/ralink/rt305x.c +++ b/arch/mips/ralink/rt305x.c -@@ -201,6 +201,7 @@ void __init ralink_clk_init(void) +@@ -190,6 +190,7 @@ void __init ralink_clk_init(void) ralink_clk_add("cpu", cpu_rate); ralink_clk_add("sys", sys_rate); ralink_clk_add("10000b00.spi", sys_rate); @@ -38,7 +38,7 @@ Signed-off-by: Ralf Baechle <ralf@linux-mips.org> ralink_clk_add("10000500.uart", uart_rate); --- a/arch/mips/ralink/rt3883.c +++ b/arch/mips/ralink/rt3883.c -@@ -109,6 +109,7 @@ void __init ralink_clk_init(void) +@@ -99,6 +99,7 @@ void __init ralink_clk_init(void) ralink_clk_add("10000120.watchdog", sys_rate); ralink_clk_add("10000500.uart", 40000000); ralink_clk_add("10000b00.spi", sys_rate); |