From 5998c101a46c5121db0fa73b3af1f180a73d7fd5 Mon Sep 17 00:00:00 2001 From: Clifford Wolf Date: Fri, 18 Oct 2013 11:56:16 +0200 Subject: Added $sr, $dffsr and $dlatch cell types --- backends/verilog/verilog_backend.cc | 29 +---------------------------- 1 file changed, 1 insertion(+), 28 deletions(-) (limited to 'backends/verilog/verilog_backend.cc') diff --git a/backends/verilog/verilog_backend.cc b/backends/verilog/verilog_backend.cc index 5b7b601dd..e0794ad6c 100644 --- a/backends/verilog/verilog_backend.cc +++ b/backends/verilog/verilog_backend.cc @@ -573,34 +573,7 @@ bool dump_cell_expr(FILE *f, std::string indent, RTLIL::Cell *cell) return true; } - if (cell->type == "$sr") - { - RTLIL::SigSpec sig_set, sig_reset; - - std::string reg_name = cellname(cell); - bool out_is_reg_wire = is_reg_wire(cell->connections["\\Q"], reg_name); - - if (!out_is_reg_wire) - fprintf(f, "%s" "reg [%d:0] %s;\n", indent.c_str(), cell->parameters["\\WIDTH"].as_int()-1, reg_name.c_str()); - - fprintf(f, "%s" "always @*\n", indent.c_str()); - - fprintf(f, "%s" " %s <= (%s | ", indent.c_str(), reg_name.c_str(), reg_name.c_str()); - dump_cell_expr_port(f, cell, "S", false); - fprintf(f, ") & ~"); - dump_cell_expr_port(f, cell, "R", false); - fprintf(f, ";\n"); - - if (!out_is_reg_wire) { - fprintf(f, "%s" "assign ", indent.c_str()); - dump_sigspec(f, cell->connections["\\Q"]); - fprintf(f, " = %s;\n", reg_name.c_str()); - } - - return true; - } - - // FIXME: $memrd, $memwr, $mem, $fsm + // FIXME: $sr, $dffsr, $dlatch, $memrd, $memwr, $mem, $fsm return false; } -- cgit v1.2.3