aboutsummaryrefslogtreecommitdiffstats
path: root/passes
Commit message (Collapse)AuthorAgeFilesLines
* Merge remote-tracking branch 'origin/clifford/pmgen' into eddie/xilinx_srlEddie Hung2019-08-234-34/+279
|\
| * Fix port hanlding in pmgenClifford Wolf2019-08-231-4/+3
| | | | | | | | Signed-off-by: Clifford Wolf <clifford@clifford.at>
| * Add pmgen slices and choicesClifford Wolf2019-08-234-28/+276
| | | | | | | | Signed-off-by: Clifford Wolf <clifford@clifford.at>
* | Merge remote-tracking branch 'origin/master' into eddie/xilinx_srlEddie Hung2019-08-231-2/+2
|\|
| * SpellingEddie Hung2019-08-221-2/+2
| |
* | In sat: 'x' in init attr should not override constantEddie Hung2019-08-221-0/+2
| |
* | Actually, there might not be any harm in updating sigmap...Eddie Hung2019-08-221-3/+1
| |
* | Add comment as per @cliffordwolfEddie Hung2019-08-221-0/+11
| |
* | Revert "Try way that doesn't involve creating a new wire"Eddie Hung2019-08-221-15/+10
| | | | | | | | This reverts commit 2f427acc9ed23c77e89386f4fbf53ac580bf0f0b.
* | Try way that doesn't involve creating a new wireEddie Hung2019-08-221-10/+15
| |
* | If d_bit already in sigbit_chain_next, create extra wireEddie Hung2019-08-221-3/+6
| |
* | Add docEddie Hung2019-08-221-1/+14
| |
* | Add copyrightEddie Hung2019-08-221-0/+1
| |
* | Remove `shregmap -tech xilinx` additionsEddie Hung2019-08-221-189/+8
| |
* | pmgen to also iterate over all module portsEddie Hung2019-08-221-2/+4
| |
* | Remove output_bitsEddie Hung2019-08-222-16/+7
| |
* | Forgot to set ud_variable.minlenEddie Hung2019-08-221-0/+1
| |
* | Do not run xilinx_srl_pm in fixed loopEddie Hung2019-08-221-28/+24
| |
* | Merge remote-tracking branch 'origin/master' into eddie/xilinx_srlEddie Hung2019-08-221-7/+12
|\|
| * Merge pull request #1317 from YosysHQ/eddie/opt_expr_shiftxEddie Hung2019-08-221-4/+26
| |\ | | | | | | opt_expr to trim A port of $shiftx/$shift
| | * Copy-paste typoEddie Hung2019-08-221-1/+1
| | |
| | * Respect opt_expr -keepdc as per @cliffordwolfEddie Hung2019-08-221-1/+1
| | |
| | * Handle $shift and Y_WIDTH > 1 as per @cliffordwolfEddie Hung2019-08-221-4/+8
| | |
| | * Add cover()Eddie Hung2019-08-221-0/+1
| | |
| | * Canonical formEddie Hung2019-08-221-5/+5
| | |
| | * opt_expr to trim A port of $shiftx if Y_WIDTH == 1Eddie Hung2019-08-211-0/+17
| | |
* | | Merge remote-tracking branch 'origin/master' into eddie/xilinx_srlEddie Hung2019-08-221-1/+1
|\| |
| * | Fix test_pmgen depsMiodrag Milanovic2019-08-211-1/+1
| |/
* | Reuse varEddie Hung2019-08-211-1/+1
| |
* | Revert "Trim shiftx_width when upper bits are 1'bx"Eddie Hung2019-08-211-6/+1
| | | | | | | | This reverts commit 7e7965ca7b3bbeb79cb70014da7bc48c08a74adb.
* | opt_expr to trim A port of $shiftx if Y_WIDTH == 1Eddie Hung2019-08-211-0/+17
| |
* | Trim shiftx_width when upper bits are 1'bxEddie Hung2019-08-211-1/+6
| |
* | Add commentEddie Hung2019-08-211-0/+4
| |
* | Add variable length support to xilinx_srlEddie Hung2019-08-212-14/+164
| |
* | Rename pattern to fixedEddie Hung2019-08-212-10/+10
| |
* | attribute -> attrEddie Hung2019-08-211-4/+4
| |
* | Use Cell::has_keep_attribute()Eddie Hung2019-08-211-4/+4
| |
* | xilinx_srl to support FDRE and FDRE_1Eddie Hung2019-08-212-10/+73
| |
* | Fix polarity of EN_POLEddie Hung2019-08-211-2/+2
| |
* | Add CLKPOL == 0Eddie Hung2019-08-211-0/+2
| |
* | Reject if not minlen from inside pattern matcherEddie Hung2019-08-212-8/+11
| |
* | Get wire via SigBitEddie Hung2019-08-211-4/+4
| |
* | Respect \keep on cells or wiresEddie Hung2019-08-211-2/+10
| |
* | Add init supportEddie Hung2019-08-211-2/+11
| |
* | Fix spacingEddie Hung2019-08-211-2/+2
| |
* | Initial progress on xilinx_srlEddie Hung2019-08-213-0/+213
|/
* Merge pull request #1314 from YosysHQ/eddie/fix_techmapClifford Wolf2019-08-211-4/+6
|\ | | | | techmap -max_iter to apply to each module individually
| * GrammarEddie Hung2019-08-201-1/+1
| |
| * techmap -max_iter to apply to each module individuallyEddie Hung2019-08-201-4/+6
| |
* | Fix copy-paste typoEddie Hung2019-08-201-1/+1
|/