Commit message (Collapse) | Author | Age | Files | Lines | |
---|---|---|---|---|---|
* | gowin: Remove show command from tests. | Marcin Kościelnicki | 2019-11-22 | 1 | -1/+0 |
| | |||||
* | gowin: Add missing .gitignore entries | Marcin Kościelnicki | 2019-11-22 | 1 | -0/+2 |
| | |||||
* | Merge pull request #1507 from YosysHQ/clifford/verificfixes | Clifford Wolf | 2019-11-20 | 2 | -6/+9 |
|\ | | | | | Some fixes in our Verific integration | ||||
| * | Correctly treat empty modules as blackboxes in Verific | Clifford Wolf | 2019-11-20 | 1 | -1/+1 |
| | | | | | | | | Signed-off-by: Clifford Wolf <clifford@clifford.at> | ||||
| * | Do not rename VHDL entities to "entity(impl)" when they are top modules | Clifford Wolf | 2019-11-20 | 2 | -5/+8 |
|/ | | | | Signed-off-by: Clifford Wolf <clifford@clifford.at> | ||||
* | Merge pull request #1449 from pepijndevos/gowin | Clifford Wolf | 2019-11-19 | 27 | -89/+841 |
|\ | | | | | Improvements for gowin support | ||||
| * | Remove dff init altogether | Pepijn de Vos | 2019-11-19 | 2 | -3/+3 |
| | | | | | | | | | | The hardware does not actually support it. In reality it is always initialised to its reset value. | ||||
| * | add help for nowidelut and abc9 options | Pepijn de Vos | 2019-11-18 | 1 | -1/+7 |
| | | |||||
| * | Merge branch 'master' of https://github.com/YosysHQ/yosys into gowin | Pepijn de Vos | 2019-11-16 | 15 | -47/+913 |
| |\ | |||||
| * | | fix fsm test with proper clock enable polarity | Pepijn de Vos | 2019-11-11 | 2 | -4/+15 |
| | | | |||||
| * | | Merge branch 'master' of https://github.com/YosysHQ/yosys into gowin | Pepijn de Vos | 2019-11-11 | 29 | -23010/+30701 |
| |\ \ | |||||
| * | | | fix wide luts | Pepijn de Vos | 2019-11-06 | 2 | -19/+22 |
| | | | | |||||
| * | | | don't cound exact luts in big muxes; futile and fragile | Pepijn de Vos | 2019-10-30 | 1 | -3/+0 |
| | | | | |||||
| * | | | add IOBUF | Pepijn de Vos | 2019-10-28 | 2 | -1/+10 |
| | | | | |||||
| * | | | add tristate buffer and test | Pepijn de Vos | 2019-10-28 | 3 | -2/+21 |
| | | | | |||||
| * | | | do not use wide luts in testcase | Pepijn de Vos | 2019-10-28 | 1 | -3/+3 |
| | | | | |||||
| * | | | actually run the gowin tests | Pepijn de Vos | 2019-10-28 | 1 | -0/+1 |
| | | | | |||||
| * | | | More formatting | Pepijn de Vos | 2019-10-28 | 1 | -55/+49 |
| | | | | |||||
| * | | | really really fix formatting maybe | Pepijn de Vos | 2019-10-28 | 1 | -41/+41 |
| | | | | |||||
| * | | | undo formatting fuckup | Pepijn de Vos | 2019-10-28 | 1 | -25/+25 |
| | | | | |||||
| * | | | add wide luts | Pepijn de Vos | 2019-10-28 | 3 | -36/+119 |
| | | | | |||||
| * | | | add 32-bit BRAM and byte-enables | Pepijn de Vos | 2019-10-28 | 2 | -4/+25 |
| | | | | |||||
| * | | | ALU sim tweaks | Pepijn de Vos | 2019-10-24 | 2 | -13/+13 |
| | | | | |||||
| * | | | Add some tests | Pepijn de Vos | 2019-10-21 | 10 | -0/+224 |
| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Copied from Efinix. * fsm is broken * latch and tribuf are not implemented yet * memory maps to dram | ||||
| * | | | add a few more missing dff | Pepijn de Vos | 2019-10-21 | 1 | -7/+16 |
| | | | | |||||
| * | | | add negedge DFF | Pepijn de Vos | 2019-10-21 | 2 | -15/+139 |
| | | | | |||||
| * | | | use ADDSUB ALU mode to remove inverters | Pepijn de Vos | 2019-10-21 | 2 | -7/+77 |
| | | | | |||||
| * | | | Merge branch 'master' of https://github.com/YosysHQ/yosys into gowin | Pepijn de Vos | 2019-10-21 | 275 | -2678/+32872 |
| |\ \ \ | |||||
| * | | | | remove duplicate DFFR | Pepijn de Vos | 2019-10-16 | 1 | -10/+0 |
| | | | | | |||||
| * | | | | Revert "add MUX support" | Pepijn de Vos | 2019-09-06 | 3 | -17/+0 |
| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | It turns out that they make everything worse and they don't PnR. This reverts commit 3eff2271d0fe25632f7e6b22cf0be078d2cd9990. | ||||
| * | | | | fix BRAM width and init | Pepijn de Vos | 2019-09-06 | 2 | -12/+28 |
| | | | | | |||||
| * | | | | add more DFF to sim lib | Pepijn de Vos | 2019-09-06 | 2 | -6/+111 |
| | | | | | |||||
| * | | | | WIP aditional DFF primitives | Pepijn de Vos | 2019-09-05 | 2 | -1/+48 |
| | | | | | |||||
| * | | | | support bram initialisation | Pepijn de Vos | 2019-09-05 | 5 | -3/+25 |
| | | | | | |||||
| * | | | | use singleton ground and vcc nets, apparently this makes pnr happier | Pepijn de Vos | 2019-09-05 | 1 | -1/+1 |
| | | | | | |||||
| * | | | | add MUX support | Pepijn de Vos | 2019-09-05 | 3 | -0/+17 |
| | | | | | |||||
| * | | | | set undriven pads to zero | Pepijn de Vos | 2019-09-04 | 2 | -2/+3 |
| | | | | | |||||
| * | | | | fix tcl script | Pepijn de Vos | 2019-09-04 | 1 | -2/+1 |
| | | | | | |||||
| * | | | | add broken TCL run script | Pepijn de Vos | 2019-09-04 | 2 | -0/+18 |
| | | | | | |||||
| * | | | | Merge remote-tracking branch 'diego/gowin' | Pepijn de Vos | 2019-09-04 | 2 | -2/+2 |
| |\ \ \ \ | |||||
| | * | | | | Updating gowin | Diego H | 2019-09-02 | 2 | -2/+2 |
| | | | | | | |||||
| * | | | | | Add demonstration of breakage | Pepijn de Vos | 2019-09-04 | 1 | -0/+1 |
| | | | | | | | | | | | | | | | | | | | | | | | | Unused outputs lead to undriven buffers, which lead to syntax errors. | ||||
| * | | | | | Update example for GW1NR-9 | Pepijn de Vos | 2019-09-04 | 4 | -47/+28 |
| | | | | | | | | | | | | | | | | | | | | | | | | This uses the Trenz TEC0117 on Gowin IDE 1.8.4 | ||||
| * | | | | | Merge branch 'master' of https://github.com/YosysHQ/yosys | Pepijn de Vos | 2019-09-04 | 3 | -5/+6 |
| |\ \ \ \ \ | |||||
| * | | | | | | gowin: add splitnets to appease the PnR | Pepijn de Vos | 2019-09-04 | 1 | -0/+1 |
| | | | | | | | |||||
* | | | | | | | Fix #1462, #1480. | Marcin Kościelnicki | 2019-11-19 | 4 | -9/+40 |
| | | | | | | | |||||
* | | | | | | | xilinx: Add simulation models for MULT18X18* and DSP48A*. | Marcin Kościelnicki | 2019-11-19 | 3 | -132/+516 |
| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | This adds simulation models for the following primitives: - MULT18X18 and MULT18X18S (Virtex 2*, Spartan 3) - MULT18X18SIO (Spartan 3E, Spartan 3A) - DSP48A (Spartan 3A DSP) — implemented in terms of DSP48A1 - DSP48A1 (Spartan 6) | ||||
* | | | | | | | Merge pull request #1497 from YosysHQ/mwk/extract-fa-fix | Clifford Wolf | 2019-11-18 | 2 | -4/+21 |
|\ \ \ \ \ \ \ | | | | | | | | | | | | | | | | | Fix #1496. | ||||
| * | | | | | | | Fix #1496. | Marcin Kościelnicki | 2019-11-18 | 2 | -4/+21 |
| | | | | | | | | |||||
* | | | | | | | | Merge pull request #1494 from whitequark/write_verilog-extmem | whitequark | 2019-11-18 | 1 | -10/+80 |
|\ \ \ \ \ \ \ \ | |/ / / / / / / |/| | | | | | | | write_verilog: add -extmem option, to write split memory init files |