aboutsummaryrefslogtreecommitdiffstats
Commit message (Expand)AuthorAgeFilesLines
* Merge pull request #829 from abdelrahmanhosny/masterSerge Bazanski2019-06-132-0/+46
|\
| * address review commentsAbdelrahman2019-03-011-23/+9
| * add dockerignore fileAbdelrahman2019-02-261-0/+13
| * dockerize yosysAbdelrahman2019-02-261-0/+47
* | Add some more commentsEddie Hung2019-06-101-1/+6
* | Merge pull request #1082 from corecode/u4kDavid Shah2019-06-101-0/+24
|\ \
| * | ice40/cells_sim.v: Add support for RGB_DRV/LED_DRV_CUR for u4kSimon Schubert2019-06-101-0/+24
|/ /
* | Merge pull request #1078 from YosysHQ/eddie/muxcover_costsClifford Wolf2019-06-081-12/+42
|\ \
| * | Allow muxcover costs to be changedEddie Hung2019-06-071-12/+42
* | | Fix spacing from spaces to tabsEddie Hung2019-06-071-362/+362
* | | Merge pull request #1079 from YosysHQ/eddie/fix_read_aigerClifford Wolf2019-06-0727-45/+128
|\ \ \
| * | | Add read_aiger to CHANGELOGEddie Hung2019-06-071-0/+1
| * | | Fix spacing (entire file is wrong anyway, will fix later)Eddie Hung2019-06-071-3/+3
| * | | Remove unnecessary std::getline() for ASCIIEddie Hung2019-06-071-3/+0
| * | | Test *.aag too, by using *.aig as referenceEddie Hung2019-06-071-0/+19
| * | | Fix read_aiger -- create zero driver, fix init width, parse 'b'Eddie Hung2019-06-072-13/+52
| * | | Use ABC to convert from AIGER to VerilogEddie Hung2019-06-071-2/+3
| * | | Use ABC to convert AIGER to Verilog, then sat against YosysEddie Hung2019-06-071-21/+15
| * | | Add symbols to AIGER test inputs for ABCEddie Hung2019-06-0722-8/+40
|/ / /
* | | Merge pull request #1077 from YosysHQ/clifford/pr983Clifford Wolf2019-06-079-3/+93
|\ \ \
| * | | Fixes and cleanups in AST_TECALL handlingClifford Wolf2019-06-074-50/+38
| * | | Merge branch 'pr_elab_sys_tasks' of https://github.com/udif/yosys into cliffo...Clifford Wolf2019-06-0710-5/+107
| |\ \ \
| | * | | Initial implementation of elaboration system tasksUdi Finkelstein2019-05-0310-5/+107
* | | | | Rename implicit_ports.sv test to implicit_ports.vClifford Wolf2019-06-071-0/+0
|/ / / /
* | | | Merge branch 'tux3-implicit_named_connection'Clifford Wolf2019-06-074-3/+40
|\ \ \ \
| * | | | Cleanup tux3-implicit_named_connectionClifford Wolf2019-06-073-13/+2
| * | | | Merge branch 'implicit_named_connection' of https://github.com/tux3/yosys int...Clifford Wolf2019-06-075-4/+52
| |\ \ \ \ | | |_|/ / | |/| | |
| | * | | SystemVerilog support for implicit named port connectionstux32019-06-065-12/+59
* | | | | Merge pull request #1076 from thasti/centos7-build-fixClifford Wolf2019-06-071-1/+0
|\ \ \ \ \ | |/ / / / |/| | | |
| * | | | remove boost/log/exceptions.hpp from wrapper generatorStefan Biereigel2019-06-071-1/+0
|/ / / /
* | | | Merge pull request #1060 from antmicro/parsing_attr_on_port_connClifford Wolf2019-06-0614-10/+279
|\ \ \ \
| * | | | Fixed memory leak.Maciej Kurc2019-06-051-0/+4
| * | | | Moved tests that fail with Icarus Verilog to /tests/various. Those tests are ...Maciej Kurc2019-06-044-0/+46
| * | | | Added tests for attributesMaciej Kurc2019-06-039-0/+219
| * | | | Added support for parsing attributes on port connections.Maciej Kurc2019-05-311-10/+10
* | | | | Merge pull request #1073 from whitequark/ecp5-diamond-iobDavid Shah2019-06-061-0/+15
|\ \ \ \ \
| * | | | | ECP5: implement all Diamond I/O buffer primitives.whitequark2019-06-061-0/+15
* | | | | | Merge pull request #1071 from YosysHQ/eddie/fix_1070Clifford Wolf2019-06-061-2/+2
|\ \ \ \ \ \
| * | | | | | Fix typo in opt_rmdffEddie Hung2019-06-051-2/+2
* | | | | | | Merge pull request #1072 from YosysHQ/eddie/fix_1069Clifford Wolf2019-06-061-0/+5
|\ \ \ \ \ \ \
| * | | | | | | Error out if no top module given before 'sim'Eddie Hung2019-06-051-0/+5
| |/ / / / / /
* / / / / / / Missing doc for -tech xilinx in shregmapEddie Hung2019-06-051-0/+3
|/ / / / / /
* | | | | | Merge pull request #1067 from YosysHQ/clifford/fix1065Eddie Hung2019-06-051-1/+1
|\ \ \ \ \ \
| * | | | | | Suppress driver-driver conflict warning for unknown cell types, fixes #1065Clifford Wolf2019-06-051-1/+1
| | |_|/ / / | |/| | | |
* | | | | | Merge pull request #1066 from YosysHQ/clifford/fix1056Clifford Wolf2019-06-051-1/+0
|\ \ \ \ \ \
| * | | | | | Remove yosys_banner() from python wrapper init, fixes #1056Clifford Wolf2019-06-051-1/+0
| |/ / / / /
* | | | | | Major rewrite of wire selection in setundef -initClifford Wolf2019-06-051-30/+89
* | | | | | Indent fixClifford Wolf2019-06-051-23/+25
* | | | | | Merge pull request #999 from jakobwenzel/setundefInitFixClifford Wolf2019-06-051-16/+23
|\ \ \ \ \ \
| * | | | | | initialize more registers in setundef -initJakob Wenzel2019-05-091-16/+23