diff options
| -rw-r--r-- | os/common/startup/ARMCMx/devices/TM4C123x/cmparams.h | 1 | ||||
| -rw-r--r-- | os/common/startup/ARMCMx/devices/TM4C129x/cmparams.h | 1 | ||||
| -rw-r--r-- | os/hal/ports/TIVA/LLD/ADC/driver.mk | 9 | ||||
| -rw-r--r-- | os/hal/ports/TIVA/LLD/ADC/hal_adc_lld.c | 351 | ||||
| -rw-r--r-- | os/hal/ports/TIVA/LLD/ADC/hal_adc_lld.h | 230 | ||||
| -rw-r--r-- | os/hal/ports/TIVA/LLD/uDMA/tiva_udma.h | 2 | ||||
| -rw-r--r-- | os/hal/ports/TIVA/TM4C123x/platform.mk | 1 | ||||
| -rw-r--r-- | os/hal/ports/TIVA/TM4C129x/platform.mk | 1 | ||||
| -rw-r--r-- | testhal/TIVA/TM4C123x/ADC/.cproject | 68 | ||||
| -rw-r--r-- | testhal/TIVA/TM4C123x/ADC/.project | 101 | ||||
| -rw-r--r-- | testhal/TIVA/TM4C123x/ADC/Makefile | 220 | ||||
| -rw-r--r-- | testhal/TIVA/TM4C123x/ADC/chconf.h | 509 | ||||
| -rw-r--r-- | testhal/TIVA/TM4C123x/ADC/debug/OpenOCD on ICDI (prompts for .cfg target configuration).launch | 10 | ||||
| -rw-r--r-- | testhal/TIVA/TM4C123x/ADC/debug/TM4C123x-ADC (OpenOCD, Flash and Run).launch | 52 | ||||
| -rw-r--r-- | testhal/TIVA/TM4C123x/ADC/halconf.h | 294 | ||||
| -rw-r--r-- | testhal/TIVA/TM4C123x/ADC/main.c | 165 | ||||
| -rw-r--r-- | testhal/TIVA/TM4C123x/ADC/mcuconf.h | 179 | 
17 files changed, 2193 insertions, 1 deletions
| diff --git a/os/common/startup/ARMCMx/devices/TM4C123x/cmparams.h b/os/common/startup/ARMCMx/devices/TM4C123x/cmparams.h index d2693b0..7c40591 100644 --- a/os/common/startup/ARMCMx/devices/TM4C123x/cmparams.h +++ b/os/common/startup/ARMCMx/devices/TM4C123x/cmparams.h @@ -114,6 +114,7 @@ typedef int IRQn_Type;  #include "inc/hw_ssi.h"  #include "inc/hw_udma.h"  #include "inc/hw_pwm.h" +#include "inc/hw_adc.h"  #if CORTEX_NUM_VECTORS != ((((NUM_INTERRUPTS - 16) + 7) / 8) * 8)  #error "TivaWare NUM_INTERRUPTS mismatch" diff --git a/os/common/startup/ARMCMx/devices/TM4C129x/cmparams.h b/os/common/startup/ARMCMx/devices/TM4C129x/cmparams.h index b73032b..7bf68a0 100644 --- a/os/common/startup/ARMCMx/devices/TM4C129x/cmparams.h +++ b/os/common/startup/ARMCMx/devices/TM4C129x/cmparams.h @@ -99,6 +99,7 @@ typedef int IRQn_Type;  #include "inc/hw_ssi.h"  #include "inc/hw_udma.h"  #include "inc/hw_pwm.h" +#include "inc/hw_adc.h"  #if CORTEX_NUM_VECTORS != ((((NUM_INTERRUPTS - 16) + 7) / 8) * 8)  #error "TivaWare NUM_INTERRUPTS mismatch" diff --git a/os/hal/ports/TIVA/LLD/ADC/driver.mk b/os/hal/ports/TIVA/LLD/ADC/driver.mk new file mode 100644 index 0000000..5a1c80b --- /dev/null +++ b/os/hal/ports/TIVA/LLD/ADC/driver.mk @@ -0,0 +1,9 @@ +ifeq ($(USE_SMART_BUILD),yes) +ifneq ($(findstring HAL_USE_ADC TRUE,$(HALCONF)),) +PLATFORMSRC += $(CHIBIOS_CONTRIB)/os/hal/ports/TIVA/LLD/ADC/hal_adc_lld.c +endif +else +PLATFORMSRC += $(CHIBIOS_CONTRIB)/os/hal/ports/TIVA/LLD/ADC/hal_adc_lld.c +endif + +PLATFORMINC += $(CHIBIOS_CONTRIB)/os/hal/ports/TIVA/LLD/ADC diff --git a/os/hal/ports/TIVA/LLD/ADC/hal_adc_lld.c b/os/hal/ports/TIVA/LLD/ADC/hal_adc_lld.c new file mode 100644 index 0000000..6c1be30 --- /dev/null +++ b/os/hal/ports/TIVA/LLD/ADC/hal_adc_lld.c @@ -0,0 +1,351 @@ +/* +    Copyright (C) 2014..2017 Marco Veeneman + +    Licensed under the Apache License, Version 2.0 (the "License"); +    you may not use this file except in compliance with the License. +    You may obtain a copy of the License at + +        http://www.apache.org/licenses/LICENSE-2.0 + +    Unless required by applicable law or agreed to in writing, software +    distributed under the License is distributed on an "AS IS" BASIS, +    WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. +    See the License for the specific language governing permissions and +    limitations under the License. +*/ + +/** + * @file    hal_adc_lld.c + * @brief   PLATFORM ADC subsystem low level driver source. + * + * @addtogroup ADC + * @{ + */ + +#include "hal.h" + +#if (HAL_USE_ADC == TRUE) || defined(__DOXYGEN__) + +/*===========================================================================*/ +/* Driver local definitions.                                                 */ +/*===========================================================================*/ + +/*===========================================================================*/ +/* Driver exported variables.                                                */ +/*===========================================================================*/ + +/** @brief   ADC0 driver identifier.*/ +#if TIVA_ADC_USE_ADC0 || defined(__DOXYGEN__) +ADCDriver ADCD1; +#endif + +/** @brief   ADC1 driver identifier.*/ +#if TIVA_ADC_USE_ADC1 || defined(__DOXYGEN__) +ADCDriver ADCD2; +#endif + +/*===========================================================================*/ +/* Driver local variables and types.                                         */ +/*===========================================================================*/ + +/*===========================================================================*/ +/* Driver local functions.                                                   */ +/*===========================================================================*/ + +/** + * @brief   Common IRQ handler. + * + * @param[in] adcp      pointer to the @p ADCDriver object + */ +static void serve_interrupt(ADCDriver *adcp) +{ +  tiva_udma_table_entry_t *pri = &udmaControlTable.primary[adcp->dmanr]; +  tiva_udma_table_entry_t *alt = &udmaControlTable.alternate[adcp->dmanr]; + +  if ((pri->chctl & UDMA_CHCTL_XFERMODE_M) == UDMA_CHCTL_XFERMODE_STOP) { +    /* Primary is used only for circular transfers */ +    if (adcp->grpp->circular) { +      if (adcp->depth > 1) { +        _adc_isr_half_code(adcp); +      } + +      /* Reconfigure DMA for new lower half transfer */ +      pri->chctl = adcp->prictl; +    } +  } + +  if ((alt->chctl & UDMA_CHCTL_XFERMODE_M) == UDMA_CHCTL_XFERMODE_STOP) { +    /* Alternate is used for both linear and circular transfers */ +    _adc_isr_full_code(adcp); + +    if (adcp->grpp->circular) { +      /* Reconfigure DMA for new upper half transfer */ +      alt->chctl = adcp->altctl; +    } +  } +} + +/*===========================================================================*/ +/* Driver interrupt handlers.                                                */ +/*===========================================================================*/ + +#if TIVA_ADC_USE_ADC0 +/** + * @brief   ADC0 interrupt handler. + * + * @isr + */ +OSAL_IRQ_HANDLER(TIVA_ADC0_SEQ0_HANDLER) +{ +  OSAL_IRQ_PROLOGUE(); + +  serve_interrupt(&ADCD1); + +  OSAL_IRQ_EPILOGUE(); +} +#endif + +#if TIVA_ADC_USE_ADC1 +/** + * @brief   ADC1 interrupt handler. + * + * @isr + */ +OSAL_IRQ_HANDLER(TIVA_ADC1_SEQ0_HANDLER) +{ +  OSAL_IRQ_PROLOGUE(); + +  serve_interrupt(&ADCD2); + +  OSAL_IRQ_EPILOGUE(); +} +#endif + +/*===========================================================================*/ +/* Driver exported functions.                                                */ +/*===========================================================================*/ + +/** + * @brief   Low level ADC driver initialization. + * + * @notapi + */ +void adc_lld_init(void) +{ +#if TIVA_ADC_USE_ADC0 +  /* Driver initialization.*/ +  adcObjectInit(&ADCD1); +  ADCD1.adc = ADC0_BASE; +  ADCD1.dmanr = TIVA_ADC_ADC0_SS0_UDMA_CHANNEL; +  ADCD1.chnmap = TIVA_ADC_ADC0_SS0_UDMA_MAPPING; +#endif + +#if TIVA_ADC_USE_ADC1 +  /* Driver initialization.*/ +  adcObjectInit(&ADCD2); +  ADCD2.adc = ADC1_BASE; +  ADCD2.dmanr = TIVA_ADC_ADC1_SS0_UDMA_CHANNEL; +  ADCD2.chnmap = TIVA_ADC_ADC1_SS0_UDMA_MAPPING; +#endif +} + +/** + * @brief   Configures and activates the ADC peripheral. + * + * @param[in] adcp      pointer to the @p ADCDriver object + * + * @notapi + */ +void adc_lld_start(ADCDriver *adcp) +{ +  if (adcp->state == ADC_STOP) { +    /* Enables the peripheral.*/ +#if TIVA_ADC_USE_ADC0 +    if (&ADCD1 == adcp) { +      bool b; +      b = udmaChannelAllocate(adcp->dmanr); +      osalDbgAssert(!b, "channel already allocated"); + +      HWREG(SYSCTL_RCGCADC) |= (1 << 0); + +      while (!(HWREG(SYSCTL_PRADC) & (1 << 0))) +        ; + +      /* Only sequencer 0 is supported */ +      nvicEnableVector(TIVA_ADC0_SEQ0_NUMBER, TIVA_ADC0_SEQ0_PRIORITY); +    } +#endif + +#if TIVA_ADC_USE_ADC1 +    if (&ADCD2 == adcp) { +      bool b; +      b = udmaChannelAllocate(adcp->dmanr); +      osalDbgAssert(!b, "channel already allocated"); + +      HWREG(SYSCTL_RCGCADC) |= (1 << 1); + +      while (!(HWREG(SYSCTL_PRADC) & (1 << 1))) +        ; + +      /* Only sequencer 0 is supported */ +      nvicEnableVector(TIVA_ADC1_SEQ0_NUMBER, TIVA_ADC1_SEQ0_PRIORITY); +    } +#endif + +    HWREG(UDMA_CHMAP0 + (adcp->dmanr / 8) * 4) |= (adcp->chnmap << (adcp->dmanr % 8)); +  } +} + +/** + * @brief   Deactivates the ADC peripheral. + * + * @param[in] adcp      pointer to the @p ADCDriver object + * + * @notapi + */ +void adc_lld_stop(ADCDriver *adcp) +{ +  if (adcp->state == ADC_READY) { +    /* Resets the peripheral.*/ + +    udmaChannelRelease(adcp->dmanr); + +    /* Disables the peripheral.*/ +#if TIVA_ADC_USE_ADC0 +    if (&ADCD1 == adcp) { +      nvicDisableVector(TIVA_ADC0_SEQ0_NUMBER); +    } +#endif + +#if TIVA_ADC_USE_ADC1 +    if (&ADCD2 == adcp) { +      nvicDisableVector(TIVA_ADC1_SEQ0_NUMBER); +    } +#endif +  } +} + +/** + * @brief   Starts an ADC conversion. + * + * @param[in] adcp      pointer to the @p ADCDriver object + * + * @notapi + */ +void adc_lld_start_conversion(ADCDriver *adcp) +{ +  uint32_t adc = adcp->adc; +  tiva_udma_table_entry_t *primary = &udmaControlTable.primary[adcp->dmanr]; +  tiva_udma_table_entry_t *alternate = &udmaControlTable.alternate[adcp->dmanr]; + +  /* Disable sample sequencer 0 */ +  HWREG(adc + ADC_O_ACTSS) &= (1 << 0); + +  /* Configure the sample sequencer 0 trigger */ +  HWREG(adc + ADC_O_EMUX) = adcp->grpp->emux & 0xff; + +  /* If pwm is used as trigger, select in which block the pwm generator is +     located */ +  if (adcp->grpp->emux >= 6 && adcp->grpp->emux <= 9) { +    HWREG(adc + ADC_O_TSSEL) = 0; +  } + +  /* For each sample in the sample sequencer, select the input source */ +  HWREG(adc + ADC_O_SSMUX0) = adcp->grpp->ssmux; + +  /* Configure the sample control bits */ +  HWREG(adc + ADC_O_SSCTL0) = adcp->grpp->ssctl | 0x44444444; /* Enforce IEn bits */ + +  /* Alternate source endpoint is the same for all transfers */ +  alternate->srcendp = (void *)(adcp->adc + ADC_O_SSFIFO0); + +  /* Configure DMA */ +  if ((adcp->grpp->circular) && (adcp->depth > 1)) { +    /* Configure DMA in ping-pong mode. +       Ping (1st half) is configured in the primary control structure. +       Pong (2nd half) is configured in the alternate control structure. */ + +    uint32_t ctl; + +    /* configure the primary source endpoint */ +    primary->srcendp = (void *)(adcp->adc + ADC_O_SSFIFO0); + +    /* sample buffer is split in half, the upper half is used here */ +    primary->dstendp = (void *)(adcp->samples + +                               (adcp->grpp->num_channels * adcp->depth / 2) - 1); +    /* the lower half is used here */ +    alternate->dstendp = (void *)(adcp->samples + +                                 (adcp->grpp->num_channels * adcp->depth) - 1); + +    ctl = UDMA_CHCTL_DSTSIZE_32 | UDMA_CHCTL_DSTINC_32 | +          UDMA_CHCTL_SRCSIZE_32 | UDMA_CHCTL_SRCINC_NONE | +          UDMA_CHCTL_ARBSIZE_1 | +          UDMA_CHCTL_XFERSIZE(adcp->grpp->num_channels * adcp->depth / 2) | +          UDMA_CHCTL_XFERMODE_PINGPONG; + +    adcp->prictl = ctl; +    adcp->altctl = ctl; + +    dmaChannelPrimary(adcp->dmanr); +  } +  else { +    /* Configure the DMA in basic mode. +       This is used for both circular buffers with a depth of 1 and linear +       buffers.*/ +    alternate->dstendp = (void *)(adcp->samples + +                                 (adcp->grpp->num_channels * adcp->depth) - 1); +    adcp->prictl = UDMA_CHCTL_XFERMODE_STOP; +    adcp->altctl = UDMA_CHCTL_DSTSIZE_32 | UDMA_CHCTL_DSTINC_32 | +                   UDMA_CHCTL_SRCSIZE_32 | UDMA_CHCTL_SRCINC_NONE | +                   UDMA_CHCTL_ARBSIZE_1 | +                   UDMA_CHCTL_XFERSIZE(adcp->grpp->num_channels * adcp->depth) | +                   UDMA_CHCTL_XFERMODE_BASIC; + +    dmaChannelAlternate(adcp->dmanr); +  } + +  /* Configure primary and alternate channel control fields */ +  primary->chctl = adcp->prictl; +  alternate->chctl = adcp->altctl; + +  /* Configure DMA channel */ +  dmaChannelBurstOnly(adcp->dmanr); +  dmaChannelPriorityDefault(adcp->dmanr); +  dmaChannelEnableRequest(adcp->dmanr); + +  /* Enable DMA channel */ +  dmaChannelEnable(adcp->dmanr); + +  /* Enable the sample sequencer */ +  HWREG(adc + ADC_O_ACTSS) |= (1 << 0); + +  /* Enable DMA on the sample sequencer, is this for 129x only?*/ +  //HWREG(adc + ADC_O_ACTSS) |= (1 << 8); + +  /* Start conversion if configured for CPU trigger */ +  if ((adcp->grpp->emux & 0xff) == 0) { +    HWREG(adc + ADC_O_PSSI) = ADC_PSSI_SS0; +  } +} + +/** + * @brief   Stops an ongoing conversion. + * + * @param[in] adcp      pointer to the @p ADCDriver object + * + * @notapi + */ +void adc_lld_stop_conversion(ADCDriver *adcp) +{ +  uint32_t adc = adcp->adc; + +  /* Stop ongoing DMA transfer */ +  dmaChannelDisable(adcp->dmanr); + +  /* Stop ongoing ADC conversion by disabling the active sample sequencer */ +  HWREG(adc + ADC_O_ACTSS) &= ~(1 << 0); +} + +#endif /* HAL_USE_ADC == TRUE */ + +/** @} */ diff --git a/os/hal/ports/TIVA/LLD/ADC/hal_adc_lld.h b/os/hal/ports/TIVA/LLD/ADC/hal_adc_lld.h new file mode 100644 index 0000000..81916b8 --- /dev/null +++ b/os/hal/ports/TIVA/LLD/ADC/hal_adc_lld.h @@ -0,0 +1,230 @@ +/* +    Copyright (C) 2014..2017 Marco Veeneman + +    Licensed under the Apache License, Version 2.0 (the "License"); +    you may not use this file except in compliance with the License. +    You may obtain a copy of the License at + +        http://www.apache.org/licenses/LICENSE-2.0 + +    Unless required by applicable law or agreed to in writing, software +    distributed under the License is distributed on an "AS IS" BASIS, +    WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. +    See the License for the specific language governing permissions and +    limitations under the License. +*/ + +/** + * @file    hal_adc_lld.h + * @brief   PLATFORM ADC subsystem low level driver header. + * + * @addtogroup ADC + * @{ + */ + +#ifndef HAL_ADC_LLD_H +#define HAL_ADC_LLD_H + +#if (HAL_USE_ADC == TRUE) || defined(__DOXYGEN__) + +/*===========================================================================*/ +/* Driver constants.                                                         */ +/*===========================================================================*/ + +/*===========================================================================*/ +/* Driver pre-compile time settings.                                         */ +/*===========================================================================*/ + +/** + * @name    PLATFORM configuration options + * @{ + */ +/** + * @brief   ADC1 driver enable switch. + * @details If set to @p TRUE the support for ADC1 is included. + * @note    The default is @p FALSE. + */ +#if !defined(PLATFORM_ADC_USE_ADC1) || defined(__DOXYGEN__) +#define PLATFORM_ADC_USE_ADC1                  FALSE +#endif +/** @} */ + +/*===========================================================================*/ +/* Derived constants and error checks.                                       */ +/*===========================================================================*/ + +#if !defined(TIVA_UDMA_REQUIRED) +#define TIVA_UDMA_REQUIRED +#endif + +/*===========================================================================*/ +/* Driver data structures and types.                                         */ +/*===========================================================================*/ + +/** + * @brief   ADC sample data type. + */ +typedef uint32_t adcsample_t; + +/** + * @brief   Channels number in a conversion group. + */ +typedef uint16_t adc_channels_num_t; + +/** + * @brief   Possible ADC failure causes. + * @note    Error codes are architecture dependent and should not relied + *          upon. + */ +typedef enum { +  ADC_ERR_DMAFAILURE = 0,                   /**< DMA operations failure.    */ +  ADC_ERR_OVERFLOW = 1,                     /**< ADC overflow condition.    */ +  ADC_ERR_AWD = 2                           /**< Analog watchdog triggered. */ +} adcerror_t; + +/** + * @brief   Type of a structure representing an ADC driver. + */ +typedef struct ADCDriver ADCDriver; + +/** + * @brief   ADC notification callback type. + * + * @param[in] adcp      pointer to the @p ADCDriver object triggering the + *                      callback + * @param[in] buffer    pointer to the most recent samples data + * @param[in] n         number of buffer rows available starting from @p buffer + */ +typedef void (*adccallback_t)(ADCDriver *adcp, adcsample_t *buffer, size_t n); + +/** + * @brief   ADC error callback type. + * + * @param[in] adcp      pointer to the @p ADCDriver object triggering the + *                      callback + * @param[in] err       ADC error code + */ +typedef void (*adcerrorcallback_t)(ADCDriver *adcp, adcerror_t err); + +/** + * @brief   Conversion group configuration structure. + * @details This implementation-dependent structure describes a conversion + *          operation. + * @note    The use of this configuration structure requires knowledge of + *          PLATFORM ADC cell registers interface, please refer to the PLATFORM + *          reference manual for details. + */ +typedef struct { +  /** +   * @brief   Enables the circular buffer mode for the group. +   */ +  bool                      circular; +  /** +   * @brief   Number of the analog channels belonging to the conversion group. +   */ +  adc_channels_num_t        num_channels; +  /** +   * @brief   Callback function associated to the group or @p NULL. +   */ +  adccallback_t             end_cb; +  /** +   * @brief   Error callback or @p NULL. +   */ +  adcerrorcallback_t        error_cb; +  /* End of the mandatory fields.*/ +  uint32_t                  emux; +  uint32_t                  ssmux; +  uint32_t                  ssctl; +} ADCConversionGroup; + +/** + * @brief   Driver configuration structure. + * @note    It could be empty on some architectures. + */ +typedef struct { +  uint32_t                  dummy; +} ADCConfig; + +/** + * @brief   Structure representing an ADC driver. + */ +struct ADCDriver { +  /** +   * @brief Driver state. +   */ +  adcstate_t                state; +  /** +   * @brief Current configuration data. +   */ +  const ADCConfig           *config; +  /** +   * @brief Current samples buffer pointer or @p NULL. +   */ +  adcsample_t               *samples; +  /** +   * @brief Current samples buffer depth or @p 0. +   */ +  size_t                    depth; +  /** +   * @brief Current conversion group pointer or @p NULL. +   */ +  const ADCConversionGroup  *grpp; +#if (ADC_USE_WAIT == TRUE) || defined(__DOXYGEN__) +  /** +   * @brief Waiting thread. +   */ +  thread_reference_t        thread; +#endif +#if (ADC_USE_MUTUAL_EXCLUSION == TRUE) || defined(__DOXYGEN__) +  /** +   * @brief Mutex protecting the peripheral. +   */ +  mutex_t                   mutex; +#endif +#if defined(ADC_DRIVER_EXT_FIELDS) +  ADC_DRIVER_EXT_FIELDS +#endif +  /* End of the mandatory fields.*/ +  /** +   * @brief Pointer to the ADC registers block. +   */ +  uint32_t                  adc; +  uint8_t                   dmanr; +  uint8_t                   chnmap; +  uint32_t                  prictl; +  uint32_t                  altctl; +}; + +/*===========================================================================*/ +/* Driver macros.                                                            */ +/*===========================================================================*/ + +/*===========================================================================*/ +/* External declarations.                                                    */ +/*===========================================================================*/ + +#if TIVA_ADC_USE_ADC0 && !defined(__DOXYGEN__) +extern ADCDriver ADCD1; +#endif + +#if TIVA_ADC_USE_ADC1 && !defined(__DOXYGEN__) +extern ADCDriver ADCD2; +#endif + +#ifdef __cplusplus +extern "C" { +#endif +  void adc_lld_init(void); +  void adc_lld_start(ADCDriver *adcp); +  void adc_lld_stop(ADCDriver *adcp); +  void adc_lld_start_conversion(ADCDriver *adcp); +  void adc_lld_stop_conversion(ADCDriver *adcp); +#ifdef __cplusplus +} +#endif + +#endif /* HAL_USE_ADC == TRUE */ + +#endif /* HAL_ADC_LLD_H */ + +/** @} */ diff --git a/os/hal/ports/TIVA/LLD/uDMA/tiva_udma.h b/os/hal/ports/TIVA/LLD/uDMA/tiva_udma.h index cf90399..a473f6c 100644 --- a/os/hal/ports/TIVA/LLD/uDMA/tiva_udma.h +++ b/os/hal/ports/TIVA/LLD/uDMA/tiva_udma.h @@ -32,7 +32,7 @@  /**   * @brief   CHCTL XFERSIZE helper.   */ -#define UDMA_CHCTL_XFERSIZE(n)          ((n-1) << 4) +#define UDMA_CHCTL_XFERSIZE(n)          (((n)-1) << 4)  /*===========================================================================*/  /* Driver pre-compile time settings.                                         */ diff --git a/os/hal/ports/TIVA/TM4C123x/platform.mk b/os/hal/ports/TIVA/TM4C123x/platform.mk index 2544696..de482d0 100644 --- a/os/hal/ports/TIVA/TM4C123x/platform.mk +++ b/os/hal/ports/TIVA/TM4C123x/platform.mk @@ -11,6 +11,7 @@ HALCONF := $(strip $(shell cat halconf.h | egrep -e "\#define"))  endif  # Drivers compatible with the platform. +include $(CHIBIOS_CONTRIB)/os/hal/ports/TIVA/LLD/ADC/driver.mk  include $(CHIBIOS_CONTRIB)/os/hal/ports/TIVA/LLD/GPIO/driver.mk  include $(CHIBIOS_CONTRIB)/os/hal/ports/TIVA/LLD/GPTM/driver.mk  include $(CHIBIOS_CONTRIB)/os/hal/ports/TIVA/LLD/I2C/driver.mk diff --git a/os/hal/ports/TIVA/TM4C129x/platform.mk b/os/hal/ports/TIVA/TM4C129x/platform.mk index fb2dc4a..8e4c9fa 100644 --- a/os/hal/ports/TIVA/TM4C129x/platform.mk +++ b/os/hal/ports/TIVA/TM4C129x/platform.mk @@ -11,6 +11,7 @@ HALCONF := $(strip $(shell cat halconf.h | egrep -e "\#define"))  endif  # Drivers compatible with the platform. +include $(CHIBIOS_CONTRIB)/os/hal/ports/TIVA/LLD/ADC/driver.mk  include $(CHIBIOS_CONTRIB)/os/hal/ports/TIVA/LLD/GPIO/driver.mk  include $(CHIBIOS_CONTRIB)/os/hal/ports/TIVA/LLD/GPTM/driver.mk  include $(CHIBIOS_CONTRIB)/os/hal/ports/TIVA/LLD/I2C/driver.mk diff --git a/testhal/TIVA/TM4C123x/ADC/.cproject b/testhal/TIVA/TM4C123x/ADC/.cproject new file mode 100644 index 0000000..c62a6c8 --- /dev/null +++ b/testhal/TIVA/TM4C123x/ADC/.cproject @@ -0,0 +1,68 @@ +<?xml version="1.0" encoding="UTF-8" standalone="no"?> +<?fileVersion 4.0.0?><cproject storage_type_id="org.eclipse.cdt.core.XmlProjectDescriptionStorage"> +	<storageModule moduleId="org.eclipse.cdt.core.settings"> +		<cconfiguration id="0.114656749"> +			<storageModule buildSystemId="org.eclipse.cdt.managedbuilder.core.configurationDataProvider" id="0.114656749" moduleId="org.eclipse.cdt.core.settings" name="Default"> +				<externalSettings/> +				<extensions> +					<extension id="org.eclipse.cdt.core.VCErrorParser" point="org.eclipse.cdt.core.ErrorParser"/> +					<extension id="org.eclipse.cdt.core.GmakeErrorParser" point="org.eclipse.cdt.core.ErrorParser"/> +					<extension id="org.eclipse.cdt.core.CWDLocator" point="org.eclipse.cdt.core.ErrorParser"/> +					<extension id="org.eclipse.cdt.core.GCCErrorParser" point="org.eclipse.cdt.core.ErrorParser"/> +					<extension id="org.eclipse.cdt.core.GASErrorParser" point="org.eclipse.cdt.core.ErrorParser"/> +					<extension id="org.eclipse.cdt.core.GLDErrorParser" point="org.eclipse.cdt.core.ErrorParser"/> +				</extensions> +			</storageModule> +			<storageModule moduleId="cdtBuildSystem" version="4.0.0"> +				<configuration artifactName="${ProjName}" buildProperties="" description="" id="0.114656749" name="Default" parent="org.eclipse.cdt.build.core.prefbase.cfg"> +					<folderInfo id="0.114656749." name="/" resourcePath=""> +						<toolChain id="org.eclipse.cdt.build.core.prefbase.toolchain.1182750861" name="No ToolChain" resourceTypeBasedDiscovery="false" superClass="org.eclipse.cdt.build.core.prefbase.toolchain"> +							<targetPlatform id="org.eclipse.cdt.build.core.prefbase.toolchain.1182750861.169007201" name=""/> +							<builder autoBuildTarget="all" cleanBuildTarget="clean" enableAutoBuild="false" enableCleanBuild="true" enabledIncrementalBuild="true" id="org.eclipse.cdt.build.core.settings.default.builder.579570726" incrementalBuildTarget="all" keepEnvironmentInBuildfile="false" managedBuildOn="false" name="Gnu Make Builder" parallelBuildOn="true" parallelizationNumber="optimal" superClass="org.eclipse.cdt.build.core.settings.default.builder"/> +							<tool id="org.eclipse.cdt.build.core.settings.holder.libs.2143276802" name="holder for library settings" superClass="org.eclipse.cdt.build.core.settings.holder.libs"/> +							<tool id="org.eclipse.cdt.build.core.settings.holder.1873650595" name="Assembly" superClass="org.eclipse.cdt.build.core.settings.holder"> +								<option id="org.eclipse.cdt.build.core.settings.holder.undef.incpaths.972953796" superClass="org.eclipse.cdt.build.core.settings.holder.undef.incpaths" valueType="undefIncludePath"> +									<listOptionValue builtIn="false" value="C:/ChibiStudio/ChibiOS-Contrib/os/common/ports/ARMCMx/devices/TM4C123x"/> +									<listOptionValue builtIn="false" value="C:/ChibiStudio/chibios161/os/ext/CMSIS/include"/> +									<listOptionValue builtIn="false" value="C:/ChibiStudio/chibios161/os/rt/ports/ARMCMx/compilers/GCC"/> +									<listOptionValue builtIn="false" value="C:/ChibiStudio/chibios161/os/rt/ports/ARMCMx"/> +								</option> +								<inputType id="org.eclipse.cdt.build.core.settings.holder.inType.1337802279" languageId="org.eclipse.cdt.core.assembly" languageName="Assembly" sourceContentType="org.eclipse.cdt.core.asmSource" superClass="org.eclipse.cdt.build.core.settings.holder.inType"/> +							</tool> +							<tool id="org.eclipse.cdt.build.core.settings.holder.1707090075" name="GNU C++" superClass="org.eclipse.cdt.build.core.settings.holder"> +								<option id="org.eclipse.cdt.build.core.settings.holder.undef.incpaths.959676881" superClass="org.eclipse.cdt.build.core.settings.holder.undef.incpaths" valueType="undefIncludePath"> +									<listOptionValue builtIn="false" value="C:/ChibiStudio/ChibiOS-Contrib/os/common/ports/ARMCMx/devices/TM4C123x"/> +									<listOptionValue builtIn="false" value="C:/ChibiStudio/chibios161/os/ext/CMSIS/include"/> +									<listOptionValue builtIn="false" value="C:/ChibiStudio/chibios161/os/rt/ports/ARMCMx/compilers/GCC"/> +									<listOptionValue builtIn="false" value="C:/ChibiStudio/chibios161/os/rt/ports/ARMCMx"/> +								</option> +								<inputType id="org.eclipse.cdt.build.core.settings.holder.inType.338985256" languageId="org.eclipse.cdt.core.g++" languageName="GNU C++" sourceContentType="org.eclipse.cdt.core.cxxSource,org.eclipse.cdt.core.cxxHeader" superClass="org.eclipse.cdt.build.core.settings.holder.inType"/> +							</tool> +							<tool id="org.eclipse.cdt.build.core.settings.holder.1165165914" name="GNU C" superClass="org.eclipse.cdt.build.core.settings.holder"> +								<option id="org.eclipse.cdt.build.core.settings.holder.undef.incpaths.1617159785" superClass="org.eclipse.cdt.build.core.settings.holder.undef.incpaths" valueType="undefIncludePath"> +									<listOptionValue builtIn="false" value="C:/ChibiStudio/ChibiOS-Contrib/os/common/ports/ARMCMx/devices/TM4C123x"/> +									<listOptionValue builtIn="false" value="C:/ChibiStudio/chibios161/os/ext/CMSIS/include"/> +									<listOptionValue builtIn="false" value="C:/ChibiStudio/chibios161/os/rt/ports/ARMCMx/compilers/GCC"/> +									<listOptionValue builtIn="false" value="C:/ChibiStudio/chibios161/os/rt/ports/ARMCMx"/> +								</option> +								<inputType id="org.eclipse.cdt.build.core.settings.holder.inType.714476670" languageId="org.eclipse.cdt.core.gcc" languageName="GNU C" sourceContentType="org.eclipse.cdt.core.cSource,org.eclipse.cdt.core.cHeader" superClass="org.eclipse.cdt.build.core.settings.holder.inType"/> +							</tool> +						</toolChain> +					</folderInfo> +				</configuration> +			</storageModule> +			<storageModule moduleId="org.eclipse.cdt.core.externalSettings"/> +		</cconfiguration> +	</storageModule> +	<storageModule moduleId="cdtBuildSystem" version="4.0.0"> +		<project id="TM4C123x-ADC.null.1703860681" name="TM4C123x-ADC"/> +	</storageModule> +	<storageModule moduleId="scannerConfiguration"> +		<autodiscovery enabled="true" problemReportingEnabled="true" selectedProfileId=""/> +		<scannerConfigBuildInfo instanceId="0.114656749"> +			<autodiscovery enabled="true" problemReportingEnabled="true" selectedProfileId="org.eclipse.cdt.make.core.GCCStandardMakePerProjectProfile"/> +		</scannerConfigBuildInfo> +	</storageModule> +	<storageModule moduleId="org.eclipse.cdt.core.LanguageSettingsProviders"/> +	<storageModule moduleId="refreshScope"/> +</cproject> diff --git a/testhal/TIVA/TM4C123x/ADC/.project b/testhal/TIVA/TM4C123x/ADC/.project new file mode 100644 index 0000000..031d7e5 --- /dev/null +++ b/testhal/TIVA/TM4C123x/ADC/.project @@ -0,0 +1,101 @@ +<?xml version="1.0" encoding="UTF-8"?> +<projectDescription> +	<name>TM4C123x-ADC</name> +	<comment></comment> +	<projects> +	</projects> +	<buildSpec> +		<buildCommand> +			<name>org.eclipse.cdt.managedbuilder.core.genmakebuilder</name> +			<triggers>clean,full,incremental,</triggers> +			<arguments> +				<dictionary> +					<key>?name?</key> +					<value></value> +				</dictionary> +				<dictionary> +					<key>org.eclipse.cdt.make.core.append_environment</key> +					<value>true</value> +				</dictionary> +				<dictionary> +					<key>org.eclipse.cdt.make.core.autoBuildTarget</key> +					<value>all</value> +				</dictionary> +				<dictionary> +					<key>org.eclipse.cdt.make.core.buildArguments</key> +					<value>-j1</value> +				</dictionary> +				<dictionary> +					<key>org.eclipse.cdt.make.core.buildCommand</key> +					<value>make</value> +				</dictionary> +				<dictionary> +					<key>org.eclipse.cdt.make.core.cleanBuildTarget</key> +					<value>clean</value> +				</dictionary> +				<dictionary> +					<key>org.eclipse.cdt.make.core.contents</key> +					<value>org.eclipse.cdt.make.core.activeConfigSettings</value> +				</dictionary> +				<dictionary> +					<key>org.eclipse.cdt.make.core.enableAutoBuild</key> +					<value>false</value> +				</dictionary> +				<dictionary> +					<key>org.eclipse.cdt.make.core.enableCleanBuild</key> +					<value>true</value> +				</dictionary> +				<dictionary> +					<key>org.eclipse.cdt.make.core.enableFullBuild</key> +					<value>true</value> +				</dictionary> +				<dictionary> +					<key>org.eclipse.cdt.make.core.fullBuildTarget</key> +					<value>all</value> +				</dictionary> +				<dictionary> +					<key>org.eclipse.cdt.make.core.stopOnError</key> +					<value>true</value> +				</dictionary> +				<dictionary> +					<key>org.eclipse.cdt.make.core.useDefaultBuildCmd</key> +					<value>true</value> +				</dictionary> +			</arguments> +		</buildCommand> +		<buildCommand> +			<name>org.eclipse.cdt.managedbuilder.core.ScannerConfigBuilder</name> +			<triggers>full,incremental,</triggers> +			<arguments> +			</arguments> +		</buildCommand> +	</buildSpec> +	<natures> +		<nature>org.eclipse.cdt.core.cnature</nature> +		<nature>org.eclipse.cdt.managedbuilder.core.managedBuildNature</nature> +		<nature>org.eclipse.cdt.managedbuilder.core.ScannerConfigNature</nature> +	</natures> +	<linkedResources> +		<link> +			<name>board</name> +			<type>2</type> +			<locationURI>PARENT-1-CHIBIOS/ChibiOS-Contrib/os/hal/boards/TI_TM4C123G_LAUNCHPAD</locationURI> +		</link> +		<link> +			<name>community_os</name> +			<type>2</type> +			<locationURI>PARENT-1-CHIBIOS/ChibiOS-Contrib/os</locationURI> +		</link> +		<link> +			<name>os</name> +			<type>2</type> +			<locationURI>CHIBIOS/os</locationURI> +		</link> +	</linkedResources> +	<variableList> +		<variable> +			<name>CHIBIOS3</name> +			<value>file:/C:/ChibiStudio/chibios3</value> +		</variable> +	</variableList> +</projectDescription> diff --git a/testhal/TIVA/TM4C123x/ADC/Makefile b/testhal/TIVA/TM4C123x/ADC/Makefile new file mode 100644 index 0000000..15ea309 --- /dev/null +++ b/testhal/TIVA/TM4C123x/ADC/Makefile @@ -0,0 +1,220 @@ +############################################################################## +# Build global options +# NOTE: Can be overridden externally. +# + +# Compiler options here. +ifeq ($(USE_OPT),) +  USE_OPT = -O0 -ggdb -fomit-frame-pointer -falign-functions=16 +endif + +# C specific options here (added to USE_OPT). +ifeq ($(USE_COPT),) +  USE_COPT =  +endif + +# C++ specific options here (added to USE_OPT). +ifeq ($(USE_CPPOPT),) +  USE_CPPOPT = -fno-rtti +endif + +# Enable this if you want the linker to remove unused code and data +ifeq ($(USE_LINK_GC),) +  USE_LINK_GC = yes +endif + +# Linker extra options here. +ifeq ($(USE_LDOPT),) +  USE_LDOPT =  +endif + +# Enable this if you want link time optimizations (LTO) +ifeq ($(USE_LTO),) +  USE_LTO = yes +endif + +# If enabled, this option allows to compile the application in THUMB mode. +ifeq ($(USE_THUMB),) +  USE_THUMB = yes +endif + +# Enable this if you want to see the full log while compiling. +ifeq ($(USE_VERBOSE_COMPILE),) +  USE_VERBOSE_COMPILE = no +endif + +# If enabled, this option makes the build process faster by not compiling +# modules not used in the current configuration. +ifeq ($(USE_SMART_BUILD),) +  USE_SMART_BUILD = no +endif + +# +# Build global options +############################################################################## + +############################################################################## +# Architecture or project specific options +# + +# Stack size to be allocated to the Cortex-M process stack. This stack is +# the stack used by the main() thread. +ifeq ($(USE_PROCESS_STACKSIZE),) +  USE_PROCESS_STACKSIZE = 0x400 +endif + +# Stack size to the allocated to the Cortex-M main/exceptions stack. This +# stack is used for processing interrupts and exceptions. +ifeq ($(USE_EXCEPTIONS_STACKSIZE),) +  USE_EXCEPTIONS_STACKSIZE = 0x400 +endif + +# Enables the use of FPU on Cortex-M4 (no, softfp, hard). +ifeq ($(USE_FPU),) +  USE_FPU = hard +endif + +# +# Architecture or project specific options +############################################################################## + +############################################################################## +# Project, sources and paths +# + +# Define project name here +PROJECT = ch + +# Imported source files and paths +CHIBIOS = ../../../../../ChibiOS-RT +CHIBIOS_CONTRIB = $(CHIBIOS)/../ChibiOS-Contrib +# Startup files. +include $(CHIBIOS_CONTRIB)/os/common/startup/ARMCMx/compilers/GCC/mk/startup_tm4c123x.mk +# HAL-OSAL files (optional). +include $(CHIBIOS)/os/hal/hal.mk +include $(CHIBIOS_CONTRIB)/os/hal/ports/TIVA/TM4C123x/platform.mk +include $(CHIBIOS_CONTRIB)/os/hal/boards/TI_TM4C123G_LAUNCHPAD/board.mk +include $(CHIBIOS)/os/hal/osal/rt/osal.mk +# RTOS files (optional). +include $(CHIBIOS)/os/rt/rt.mk +include $(CHIBIOS)/os/common/ports/ARMCMx/compilers/GCC/mk/port_v7m.mk +# Other files (optional). +include $(CHIBIOS)/os/hal/lib/streams/streams.mk + +# Define linker script file here +LDSCRIPT= $(STARTUPLD)/TM4C123xH6.ld + +# C sources that can be compiled in ARM or THUMB mode depending on the global +# setting. +CSRC = $(STARTUPSRC) \ +       $(KERNSRC) \ +       $(PORTSRC) \ +       $(OSALSRC) \ +       $(HALSRC) \ +       $(PLATFORMSRC) \ +       $(BOARDSRC) \ +       $(TESTSRC) \ +       $(STREAMSSRC) \ +       main.c + +# C++ sources that can be compiled in ARM or THUMB mode depending on the global +# setting. +CPPSRC = + +# C sources to be compiled in ARM mode regardless of the global setting. +# NOTE: Mixing ARM and THUMB mode enables the -mthumb-interwork compiler +#       option that results in lower performance and larger code size. +ACSRC = + +# C++ sources to be compiled in ARM mode regardless of the global setting. +# NOTE: Mixing ARM and THUMB mode enables the -mthumb-interwork compiler +#       option that results in lower performance and larger code size. +ACPPSRC = + +# C sources to be compiled in THUMB mode regardless of the global setting. +# NOTE: Mixing ARM and THUMB mode enables the -mthumb-interwork compiler +#       option that results in lower performance and larger code size. +TCSRC = + +# C sources to be compiled in THUMB mode regardless of the global setting. +# NOTE: Mixing ARM and THUMB mode enables the -mthumb-interwork compiler +#       option that results in lower performance and larger code size. +TCPPSRC = + +# List ASM source files here +ASMSRC = +ASMXSRC = $(STARTUPASM) $(PORTASM) $(OSALASM) + +INCDIR = $(CHIBIOS)/os/license \ +         $(STARTUPINC) $(KERNINC) $(PORTINC) $(OSALINC) \ +         $(HALINC) $(PLATFORMINC) $(BOARDINC) $(TESTINC) \ +         $(STREAMSINC) $(CHIBIOS)/os/various + +# +# Project, sources and paths +############################################################################## + +############################################################################## +# Compiler settings +# + +MCU  = cortex-m4 + +#TRGT = arm-elf- +TRGT = arm-none-eabi- +CC   = $(TRGT)gcc +CPPC = $(TRGT)g++ +# Enable loading with g++ only if you need C++ runtime support. +# NOTE: You can use C++ even without C++ support if you are careful. C++ +#       runtime support makes code size explode. +LD   = $(TRGT)gcc +#LD   = $(TRGT)g++ +CP   = $(TRGT)objcopy +AS   = $(TRGT)gcc -x assembler-with-cpp +AR   = $(TRGT)ar +OD   = $(TRGT)objdump +SZ   = $(TRGT)size +HEX  = $(CP) -O ihex +BIN  = $(CP) -O binary + +# ARM-specific options here +AOPT = + +# THUMB-specific options here +TOPT = -mthumb -DTHUMB + +# Define C warning options here +CWARN = -Wall -Wextra -Wstrict-prototypes + +# Define C++ warning options here +CPPWARN = -Wall -Wextra + +# +# Compiler settings +############################################################################## + +############################################################################## +# Start of user section +# + +# List all user C define here, like -D_DEBUG=1 +UDEFS = + +# Define ASM defines here +UADEFS = + +# List all user directories here +UINCDIR = + +# List the user directory to look for the libraries here +ULIBDIR = + +# List all user libraries here +ULIBS = + +# +# End of user defines +############################################################################## + +RULESPATH = $(CHIBIOS)/os/common/startup/ARMCMx/compilers/GCC +include $(RULESPATH)/rules.mk diff --git a/testhal/TIVA/TM4C123x/ADC/chconf.h b/testhal/TIVA/TM4C123x/ADC/chconf.h new file mode 100644 index 0000000..25e39f6 --- /dev/null +++ b/testhal/TIVA/TM4C123x/ADC/chconf.h @@ -0,0 +1,509 @@ +/* +    ChibiOS - Copyright (C) 2006..2016 Giovanni Di Sirio + +    Licensed under the Apache License, Version 2.0 (the "License"); +    you may not use this file except in compliance with the License. +    You may obtain a copy of the License at + +        http://www.apache.org/licenses/LICENSE-2.0 + +    Unless required by applicable law or agreed to in writing, software +    distributed under the License is distributed on an "AS IS" BASIS, +    WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. +    See the License for the specific language governing permissions and +    limitations under the License. +*/ + +#ifndef _CHCONF_H_ +#define _CHCONF_H_ + +#define _CHIBIOS_RT_CONF_ + +/*===========================================================================*/ +/** + * @name System timers settings + * @{ + */ +/*===========================================================================*/ + +/** + * @brief   System time counter resolution. + * @note    Allowed values are 16 or 32 bits. + */ +#define CH_CFG_ST_RESOLUTION                32 + +/** + * @brief   System tick frequency. + * @details Frequency of the system timer that drives the system ticks. This + *          setting also defines the system tick time unit. + */ +#define CH_CFG_ST_FREQUENCY                 10000 + +/** + * @brief   Time delta constant for the tick-less mode. + * @note    If this value is zero then the system uses the classic + *          periodic tick. This value represents the minimum number + *          of ticks that is safe to specify in a timeout directive. + *          The value one is not valid, timeouts are rounded up to + *          this value. + */ +#define CH_CFG_ST_TIMEDELTA                 0 + +/** + * @brief   Realtime Counter frequency. + * @details Frequency of the system counter used for realtime delays and + *          measurements. + */ +#define CH_CFG_RTC_FREQUENCY                80000000 + +/** @} */ + +/*===========================================================================*/ +/** + * @name Kernel parameters and options + * @{ + */ +/*===========================================================================*/ + +/** + * @brief   Round robin interval. + * @details This constant is the number of system ticks allowed for the + *          threads before preemption occurs. Setting this value to zero + *          disables the preemption for threads with equal priority and the + *          round robin becomes cooperative. Note that higher priority + *          threads can still preempt, the kernel is always preemptive. + * @note    Disabling the round robin preemption makes the kernel more compact + *          and generally faster. + * @note    The round robin preemption is not supported in tickless mode and + *          must be set to zero in that case. + */ +#define CH_CFG_TIME_QUANTUM                 0 + +/** + * @brief   Managed RAM size. + * @details Size of the RAM area to be managed by the OS. If set to zero + *          then the whole available RAM is used. The core memory is made + *          available to the heap allocator and/or can be used directly through + *          the simplified core memory allocator. + * + * @note    In order to let the OS manage the whole RAM the linker script must + *          provide the @p __heap_base__ and @p __heap_end__ symbols. + * @note    Requires @p CH_CFG_USE_MEMCORE. + */ +#define CH_CFG_MEMCORE_SIZE                 0 + +/** + * @brief   Idle thread automatic spawn suppression. + * @details When this option is activated the function @p chSysInit() + *          does not spawn the idle thread. The application @p main() + *          function becomes the idle thread and must implement an + *          infinite loop. */ +#define CH_CFG_NO_IDLE_THREAD               FALSE + +/** @} */ + +/*===========================================================================*/ +/** + * @name Performance options + * @{ + */ +/*===========================================================================*/ + +/** + * @brief   OS optimization. + * @details If enabled then time efficient rather than space efficient code + *          is used when two possible implementations exist. + * + * @note    This is not related to the compiler optimization options. + * @note    The default is @p TRUE. + */ +#define CH_CFG_OPTIMIZE_SPEED               TRUE + +/** @} */ + +/*===========================================================================*/ +/** + * @name Subsystem options + * @{ + */ +/*===========================================================================*/ + +/** + * @brief   Time Measurement APIs. + * @details If enabled then the time measurement APIs are included in + *          the kernel. + * + * @note    The default is @p TRUE. + */ +#define CH_CFG_USE_TM                       TRUE + +/** + * @brief   Threads registry APIs. + * @details If enabled then the registry APIs are included in the kernel. + * + * @note    The default is @p TRUE. + */ +#define CH_CFG_USE_REGISTRY                 TRUE + +/** + * @brief   Threads synchronization APIs. + * @details If enabled then the @p chThdWait() function is included in + *          the kernel. + * + * @note    The default is @p TRUE. + */ +#define CH_CFG_USE_WAITEXIT                 TRUE + +/** + * @brief   Semaphores APIs. + * @details If enabled then the Semaphores APIs are included in the kernel. + * + * @note    The default is @p TRUE. + */ +#define CH_CFG_USE_SEMAPHORES               TRUE + +/** + * @brief   Semaphores queuing mode. + * @details If enabled then the threads are enqueued on semaphores by + *          priority rather than in FIFO order. + * + * @note    The default is @p FALSE. Enable this if you have special + *          requirements. + * @note    Requires @p CH_CFG_USE_SEMAPHORES. + */ +#define CH_CFG_USE_SEMAPHORES_PRIORITY      FALSE + +/** + * @brief   Mutexes APIs. + * @details If enabled then the mutexes APIs are included in the kernel. + * + * @note    The default is @p TRUE. + */ +#define CH_CFG_USE_MUTEXES                  TRUE + +/** + * @brief   Conditional Variables APIs. + * @details If enabled then the conditional variables APIs are included + *          in the kernel. + * + * @note    The default is @p TRUE. + * @note    Requires @p CH_CFG_USE_MUTEXES. + */ +#define CH_CFG_USE_CONDVARS                 TRUE + +/** + * @brief   Conditional Variables APIs with timeout. + * @details If enabled then the conditional variables APIs with timeout + *          specification are included in the kernel. + * + * @note    The default is @p TRUE. + * @note    Requires @p CH_CFG_USE_CONDVARS. + */ +#define CH_CFG_USE_CONDVARS_TIMEOUT         TRUE + +/** + * @brief   Events Flags APIs. + * @details If enabled then the event flags APIs are included in the kernel. + * + * @note    The default is @p TRUE. + */ +#define CH_CFG_USE_EVENTS                   TRUE + +/** + * @brief   Events Flags APIs with timeout. + * @details If enabled then the events APIs with timeout specification + *          are included in the kernel. + * + * @note    The default is @p TRUE. + * @note    Requires @p CH_CFG_USE_EVENTS. + */ +#define CH_CFG_USE_EVENTS_TIMEOUT           TRUE + +/** + * @brief   Synchronous Messages APIs. + * @details If enabled then the synchronous messages APIs are included + *          in the kernel. + * + * @note    The default is @p TRUE. + */ +#define CH_CFG_USE_MESSAGES                 TRUE + +/** + * @brief   Synchronous Messages queuing mode. + * @details If enabled then messages are served by priority rather than in + *          FIFO order. + * + * @note    The default is @p FALSE. Enable this if you have special + *          requirements. + * @note    Requires @p CH_CFG_USE_MESSAGES. + */ +#define CH_CFG_USE_MESSAGES_PRIORITY        FALSE + +/** + * @brief   Mailboxes APIs. + * @details If enabled then the asynchronous messages (mailboxes) APIs are + *          included in the kernel. + * + * @note    The default is @p TRUE. + * @note    Requires @p CH_CFG_USE_SEMAPHORES. + */ +#define CH_CFG_USE_MAILBOXES                TRUE + +/** + * @brief   I/O Queues APIs. + * @details If enabled then the I/O queues APIs are included in the kernel. + * + * @note    The default is @p TRUE. + */ +#define CH_CFG_USE_QUEUES                   TRUE + +/** + * @brief   Core Memory Manager APIs. + * @details If enabled then the core memory manager APIs are included + *          in the kernel. + * + * @note    The default is @p TRUE. + */ +#define CH_CFG_USE_MEMCORE                  TRUE + +/** + * @brief   Heap Allocator APIs. + * @details If enabled then the memory heap allocator APIs are included + *          in the kernel. + * + * @note    The default is @p TRUE. + * @note    Requires @p CH_CFG_USE_MEMCORE and either @p CH_CFG_USE_MUTEXES or + *          @p CH_CFG_USE_SEMAPHORES. + * @note    Mutexes are recommended. + */ +#define CH_CFG_USE_HEAP                     TRUE + +/** + * @brief   Memory Pools Allocator APIs. + * @details If enabled then the memory pools allocator APIs are included + *          in the kernel. + * + * @note    The default is @p TRUE. + */ +#define CH_CFG_USE_MEMPOOLS                 TRUE + +/** + * @brief   Dynamic Threads APIs. + * @details If enabled then the dynamic threads creation APIs are included + *          in the kernel. + * + * @note    The default is @p TRUE. + * @note    Requires @p CH_CFG_USE_WAITEXIT. + * @note    Requires @p CH_CFG_USE_HEAP and/or @p CH_CFG_USE_MEMPOOLS. + */ +#define CH_CFG_USE_DYNAMIC                  TRUE + +/** @} */ + +/*===========================================================================*/ +/** + * @name Debug options + * @{ + */ +/*===========================================================================*/ + +/** + * @brief   Debug option, kernel statistics. + * + * @note    The default is @p FALSE. + */ +#define CH_DBG_STATISTICS                   FALSE + +/** + * @brief   Debug option, system state check. + * @details If enabled the correct call protocol for system APIs is checked + *          at runtime. + * + * @note    The default is @p FALSE. + */ +#define CH_DBG_SYSTEM_STATE_CHECK           FALSE + +/** + * @brief   Debug option, parameters checks. + * @details If enabled then the checks on the API functions input + *          parameters are activated. + * + * @note    The default is @p FALSE. + */ +#define CH_DBG_ENABLE_CHECKS                FALSE + +/** + * @brief   Debug option, consistency checks. + * @details If enabled then all the assertions in the kernel code are + *          activated. This includes consistency checks inside the kernel, + *          runtime anomalies and port-defined checks. + * + * @note    The default is @p FALSE. + */ +#define CH_DBG_ENABLE_ASSERTS               FALSE + +/** + * @brief   Debug option, trace buffer. + * @details If enabled then the context switch circular trace buffer is + *          activated. + * + * @note    The default is @p FALSE. + */ +#define CH_DBG_ENABLE_TRACE                 FALSE + +/** + * @brief   Debug option, stack checks. + * @details If enabled then a runtime stack check is performed. + * + * @note    The default is @p FALSE. + * @note    The stack check is performed in a architecture/port dependent way. + *          It may not be implemented or some ports. + * @note    The default failure mode is to halt the system with the global + *          @p panic_msg variable set to @p NULL. + */ +#define CH_DBG_ENABLE_STACK_CHECK           FALSE + +/** + * @brief   Debug option, stacks initialization. + * @details If enabled then the threads working area is filled with a byte + *          value when a thread is created. This can be useful for the + *          runtime measurement of the used stack. + * + * @note    The default is @p FALSE. + */ +#define CH_DBG_FILL_THREADS                 FALSE + +/** + * @brief   Debug option, threads profiling. + * @details If enabled then a field is added to the @p thread_t structure that + *          counts the system ticks occurred while executing the thread. + * + * @note    The default is @p FALSE. + * @note    This debug option is not currently compatible with the + *          tickless mode. + */ +#define CH_DBG_THREADS_PROFILING            FALSE + +/** @} */ + +/*===========================================================================*/ +/** + * @name Kernel hooks + * @{ + */ +/*===========================================================================*/ + +/** + * @brief   Threads descriptor structure extension. + * @details User fields added to the end of the @p thread_t structure. + */ +#define CH_CFG_THREAD_EXTRA_FIELDS                                          \ +  /* Add threads custom fields here.*/ + +/** + * @brief   Threads initialization hook. + * @details User initialization code added to the @p chThdInit() API. + * + * @note    It is invoked from within @p chThdInit() and implicitly from all + *          the threads creation APIs. + */ +#define CH_CFG_THREAD_INIT_HOOK(tp) {                                       \ +  /* Add threads initialization code here.*/                                \ +} + +/** + * @brief   Threads finalization hook. + * @details User finalization code added to the @p chThdExit() API. + * + * @note    It is inserted into lock zone. + * @note    It is also invoked when the threads simply return in order to + *          terminate. + */ +#define CH_CFG_THREAD_EXIT_HOOK(tp) {                                       \ +  /* Add threads finalization code here.*/                                  \ +} + +/** + * @brief   Context switch hook. + * @details This hook is invoked just before switching between threads. + */ +#define CH_CFG_CONTEXT_SWITCH_HOOK(ntp, otp) {                              \ +  /* System halt code here.*/                                               \ +} + +/** + * @brief   ISR enter hook. + */ +#define CH_CFG_IRQ_PROLOGUE_HOOK() {                                        \ +  /* IRQ prologue code here.*/                                              \ +} + +/** + * @brief   ISR exit hook. + */ +#define CH_CFG_IRQ_EPILOGUE_HOOK() {                                        \ +  /* IRQ epilogue code here.*/                                              \ +} + +/** + * @brief   Idle thread enter hook. + * @note    This hook is invoked within a critical zone, no OS functions + *          should be invoked from here. + * @note    This macro can be used to activate a power saving mode. + */ +#define CH_CFG_IDLE_ENTER_HOOK() {                                         \ +} + +/** + * @brief   Idle thread leave hook. + * @note    This hook is invoked within a critical zone, no OS functions + *          should be invoked from here. + * @note    This macro can be used to deactivate a power saving mode. + */ +#define CH_CFG_IDLE_LEAVE_HOOK() {                                         \ +} + +/** + * @brief   Idle Loop hook. + * @details This hook is continuously invoked by the idle thread loop. + */ +#define CH_CFG_IDLE_LOOP_HOOK() {                                           \ +  /* Idle loop code here.*/                                                 \ +} + +/** + * @brief   System tick event hook. + * @details This hook is invoked in the system tick handler immediately + *          after processing the virtual timers queue. + */ +#define CH_CFG_SYSTEM_TICK_HOOK() {                                         \ +  /* System tick event code here.*/                                         \ +} + +/** + * @brief   System halt hook. + * @details This hook is invoked in case to a system halting error before + *          the system is halted. + */ +#define CH_CFG_SYSTEM_HALT_HOOK(reason) {                                   \ +  /* System halt code here.*/                                               \ +} + +/** + * @brief   Trace hook. + * @details This hook is invoked each time a new record is written in the + *          trace buffer. + */ +#define CH_CFG_TRACE_HOOK(tep) {                                            \ +  /* Trace code here.*/                                                     \ +} + +/** @} */ + +/*===========================================================================*/ +/* Port-specific settings (override port settings defaulted in chcore.h).    */ +/*===========================================================================*/ + +#endif  /* _CHCONF_H_ */ + +/** @} */ diff --git a/testhal/TIVA/TM4C123x/ADC/debug/OpenOCD on ICDI (prompts for .cfg target configuration).launch b/testhal/TIVA/TM4C123x/ADC/debug/OpenOCD on ICDI (prompts for .cfg target configuration).launch new file mode 100644 index 0000000..0af6b44 --- /dev/null +++ b/testhal/TIVA/TM4C123x/ADC/debug/OpenOCD on ICDI (prompts for .cfg target configuration).launch @@ -0,0 +1,10 @@ +<?xml version="1.0" encoding="UTF-8" standalone="no"?> +<launchConfiguration type="org.eclipse.ui.externaltools.ProgramLaunchConfigurationType"> +<listAttribute key="org.eclipse.debug.ui.favoriteGroups"> +<listEntry value="org.eclipse.ui.externaltools.launchGroup"/> +</listAttribute> +<stringAttribute key="org.eclipse.ui.externaltools.ATTR_LAUNCH_CONFIGURATION_BUILD_SCOPE" value="${none}"/> +<stringAttribute key="org.eclipse.ui.externaltools.ATTR_LOCATION" value="${eclipse_home}\..\tools\openocd\bin\openocd.exe"/> +<stringAttribute key="org.eclipse.ui.externaltools.ATTR_TOOL_ARGUMENTS" value="-c "telnet_port 4444" -f "interface/ti-icdi.cfg" -f "${file_prompt}""/> +<stringAttribute key="org.eclipse.ui.externaltools.ATTR_WORKING_DIRECTORY" value="${eclipse_home}\..\tools\openocd\scripts\"/> +</launchConfiguration> diff --git a/testhal/TIVA/TM4C123x/ADC/debug/TM4C123x-ADC (OpenOCD, Flash and Run).launch b/testhal/TIVA/TM4C123x/ADC/debug/TM4C123x-ADC (OpenOCD, Flash and Run).launch new file mode 100644 index 0000000..c3a5d9f --- /dev/null +++ b/testhal/TIVA/TM4C123x/ADC/debug/TM4C123x-ADC (OpenOCD, Flash and Run).launch @@ -0,0 +1,52 @@ +<?xml version="1.0" encoding="UTF-8" standalone="no"?> +<launchConfiguration type="org.eclipse.cdt.debug.gdbjtag.launchConfigurationType"> +<stringAttribute key="bad_container_name" value="\TM4C123x-ADC\debug"/> +<intAttribute key="org.eclipse.cdt.debug.gdbjtag.core.delay" value="1"/> +<booleanAttribute key="org.eclipse.cdt.debug.gdbjtag.core.doHalt" value="true"/> +<booleanAttribute key="org.eclipse.cdt.debug.gdbjtag.core.doReset" value="true"/> +<stringAttribute key="org.eclipse.cdt.debug.gdbjtag.core.imageFileName" value=""/> +<stringAttribute key="org.eclipse.cdt.debug.gdbjtag.core.imageOffset" value=""/> +<stringAttribute key="org.eclipse.cdt.debug.gdbjtag.core.initCommands" value="monitor reset halt
monitor reset init"/> +<stringAttribute key="org.eclipse.cdt.debug.gdbjtag.core.ipAddress" value="localhost"/> +<stringAttribute key="org.eclipse.cdt.debug.gdbjtag.core.jtagDevice" value="Generic TCP/IP"/> +<booleanAttribute key="org.eclipse.cdt.debug.gdbjtag.core.loadImage" value="true"/> +<booleanAttribute key="org.eclipse.cdt.debug.gdbjtag.core.loadSymbols" value="true"/> +<stringAttribute key="org.eclipse.cdt.debug.gdbjtag.core.pcRegister" value=""/> +<intAttribute key="org.eclipse.cdt.debug.gdbjtag.core.portNumber" value="3333"/> +<stringAttribute key="org.eclipse.cdt.debug.gdbjtag.core.runCommands" value=""/> +<booleanAttribute key="org.eclipse.cdt.debug.gdbjtag.core.setPcRegister" value="false"/> +<booleanAttribute key="org.eclipse.cdt.debug.gdbjtag.core.setResume" value="true"/> +<booleanAttribute key="org.eclipse.cdt.debug.gdbjtag.core.setStopAt" value="true"/> +<stringAttribute key="org.eclipse.cdt.debug.gdbjtag.core.stopAt" value="main"/> +<stringAttribute key="org.eclipse.cdt.debug.gdbjtag.core.symbolsFileName" value=""/> +<stringAttribute key="org.eclipse.cdt.debug.gdbjtag.core.symbolsOffset" value=""/> +<booleanAttribute key="org.eclipse.cdt.debug.gdbjtag.core.useFileForImage" value="false"/> +<booleanAttribute key="org.eclipse.cdt.debug.gdbjtag.core.useFileForSymbols" value="false"/> +<booleanAttribute key="org.eclipse.cdt.debug.gdbjtag.core.useProjBinaryForImage" value="true"/> +<booleanAttribute key="org.eclipse.cdt.debug.gdbjtag.core.useProjBinaryForSymbols" value="true"/> +<booleanAttribute key="org.eclipse.cdt.debug.gdbjtag.core.useRemoteTarget" value="true"/> +<stringAttribute key="org.eclipse.cdt.debug.mi.core.DEBUG_NAME" value="arm-none-eabi-gdb"/> +<stringAttribute key="org.eclipse.cdt.debug.mi.core.commandFactory" value="Standard"/> +<stringAttribute key="org.eclipse.cdt.debug.mi.core.protocol" value="mi"/> +<booleanAttribute key="org.eclipse.cdt.debug.mi.core.verboseMode" value="false"/> +<stringAttribute key="org.eclipse.cdt.dsf.gdb.DEBUG_NAME" value="arm-none-eabi-gdb"/> +<intAttribute key="org.eclipse.cdt.launch.ATTR_BUILD_BEFORE_LAUNCH_ATTR" value="2"/> +<stringAttribute key="org.eclipse.cdt.launch.COREFILE_PATH" value=""/> +<stringAttribute key="org.eclipse.cdt.launch.DEBUGGER_REGISTER_GROUPS" value=""/> +<stringAttribute key="org.eclipse.cdt.launch.FORMAT" value="<?xml version="1.0" encoding="UTF-8" standalone="no"?><contentList><content id="dmachis-spi_serve_interrupt-(format)" val="0"/></contentList>"/> +<stringAttribute key="org.eclipse.cdt.launch.GLOBAL_VARIABLES" value="<?xml version="1.0" encoding="UTF-8" standalone="no"?>
<globalVariableList/>
"/> +<stringAttribute key="org.eclipse.cdt.launch.MEMORY_BLOCKS" value="<?xml version="1.0" encoding="UTF-8" standalone="no"?>
<memoryBlockExpressionList/>
"/> +<stringAttribute key="org.eclipse.cdt.launch.PROGRAM_NAME" value="./build/ch.elf"/> +<stringAttribute key="org.eclipse.cdt.launch.PROJECT_ATTR" value="TM4C123x-ADC"/> +<booleanAttribute key="org.eclipse.cdt.launch.PROJECT_BUILD_CONFIG_AUTO_ATTR" value="true"/> +<stringAttribute key="org.eclipse.cdt.launch.PROJECT_BUILD_CONFIG_ID_ATTR" value="0.114656749"/> +<listAttribute key="org.eclipse.debug.core.MAPPED_RESOURCE_PATHS"> +<listEntry value="/TM4C123x-ADC"/> +</listAttribute> +<listAttribute key="org.eclipse.debug.core.MAPPED_RESOURCE_TYPES"> +<listEntry value="4"/> +</listAttribute> +<listAttribute key="org.eclipse.debug.ui.favoriteGroups"> +<listEntry value="org.eclipse.debug.ui.launchGroup.debug"/> +</listAttribute> +</launchConfiguration> diff --git a/testhal/TIVA/TM4C123x/ADC/halconf.h b/testhal/TIVA/TM4C123x/ADC/halconf.h new file mode 100644 index 0000000..20f0e46 --- /dev/null +++ b/testhal/TIVA/TM4C123x/ADC/halconf.h @@ -0,0 +1,294 @@ +/* +    ChibiOS - Copyright (C) 2006..2016 Giovanni Di Sirio + +    Licensed under the Apache License, Version 2.0 (the "License"); +    you may not use this file except in compliance with the License. +    You may obtain a copy of the License at + +        http://www.apache.org/licenses/LICENSE-2.0 + +    Unless required by applicable law or agreed to in writing, software +    distributed under the License is distributed on an "AS IS" BASIS, +    WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. +    See the License for the specific language governing permissions and +    limitations under the License. +*/ + +#ifndef _HALCONF_H_ +#define _HALCONF_H_ + +#include "mcuconf.h" + +/** + * @brief   Enables the PAL subsystem. + */ +#if !defined(HAL_USE_PAL) || defined(__DOXYGEN__) +#define HAL_USE_PAL                 TRUE +#endif + +/** + * @brief   Enables the ADC subsystem. + */ +#if !defined(HAL_USE_ADC) || defined(__DOXYGEN__) +#define HAL_USE_ADC                 TRUE +#endif + +/** + * @brief   Enables the CAN subsystem. + */ +#if !defined(HAL_USE_CAN) || defined(__DOXYGEN__) +#define HAL_USE_CAN                 FALSE +#endif + +/** + * @brief   Enables the EXT subsystem. + */ +#if !defined(HAL_USE_EXT) || defined(__DOXYGEN__) +#define HAL_USE_EXT                 FALSE +#endif + +/** + * @brief   Enables the GPT subsystem. + */ +#if !defined(HAL_USE_GPT) || defined(__DOXYGEN__) +#define HAL_USE_GPT                 FALSE +#endif + +/** + * @brief   Enables the I2C subsystem. + */ +#if !defined(HAL_USE_I2C) || defined(__DOXYGEN__) +#define HAL_USE_I2C                 FALSE +#endif + +/** + * @brief   Enables the ICU subsystem. + */ +#if !defined(HAL_USE_ICU) || defined(__DOXYGEN__) +#define HAL_USE_ICU                 FALSE +#endif + +/** + * @brief   Enables the MAC subsystem. + */ +#if !defined(HAL_USE_MAC) || defined(__DOXYGEN__) +#define HAL_USE_MAC                 FALSE +#endif + +/** + * @brief   Enables the MMC_SPI subsystem. + */ +#if !defined(HAL_USE_MMC_SPI) || defined(__DOXYGEN__) +#define HAL_USE_MMC_SPI             FALSE +#endif + +/** + * @brief   Enables the PWM subsystem. + */ +#if !defined(HAL_USE_PWM) || defined(__DOXYGEN__) +#define HAL_USE_PWM                 FALSE +#endif + +/** + * @brief   Enables the RTC subsystem. + */ +#if !defined(HAL_USE_RTC) || defined(__DOXYGEN__) +#define HAL_USE_RTC                 FALSE +#endif + +/** + * @brief   Enables the SDC subsystem. + */ +#if !defined(HAL_USE_SDC) || defined(__DOXYGEN__) +#define HAL_USE_SDC                 FALSE +#endif + +/** + * @brief   Enables the SERIAL subsystem. + */ +#if !defined(HAL_USE_SERIAL) || defined(__DOXYGEN__) +#define HAL_USE_SERIAL              TRUE +#endif + +/** + * @brief   Enables the SERIAL over USB subsystem. + */ +#if !defined(HAL_USE_SERIAL_USB) || defined(__DOXYGEN__) +#define HAL_USE_SERIAL_USB          FALSE +#endif + +/** + * @brief   Enables the SPI subsystem. + */ +#if !defined(HAL_USE_SPI) || defined(__DOXYGEN__) +#define HAL_USE_SPI                 FALSE +#endif + +/** + * @brief   Enables the UART subsystem. + */ +#if !defined(HAL_USE_UART) || defined(__DOXYGEN__) +#define HAL_USE_UART                FALSE +#endif + +/** + * @brief   Enables the USB subsystem. + */ +#if !defined(HAL_USE_USB) || defined(__DOXYGEN__) +#define HAL_USE_USB                 FALSE +#endif + +/*===========================================================================*/ +/* ADC driver related settings.                                              */ +/*===========================================================================*/ + +/** + * @brief   Enables synchronous APIs. + * @note    Disabling this option saves both code and data space. + */ +#if !defined(ADC_USE_WAIT) || defined(__DOXYGEN__) +#define ADC_USE_WAIT                TRUE +#endif + +/** + * @brief   Enables the @p adcAcquireBus() and @p adcReleaseBus() APIs. + * @note    Disabling this option saves both code and data space. + */ +#if !defined(ADC_USE_MUTUAL_EXCLUSION) || defined(__DOXYGEN__) +#define ADC_USE_MUTUAL_EXCLUSION    TRUE +#endif + +/*===========================================================================*/ +/* CAN driver related settings.                                              */ +/*===========================================================================*/ + +/** + * @brief   Sleep mode related APIs inclusion switch. + */ +#if !defined(CAN_USE_SLEEP_MODE) || defined(__DOXYGEN__) +#define CAN_USE_SLEEP_MODE          TRUE +#endif + +/*===========================================================================*/ +/* I2C driver related settings.                                              */ +/*===========================================================================*/ + +/** + * @brief   Enables the mutual exclusion APIs on the I2C bus. + */ +#if !defined(I2C_USE_MUTUAL_EXCLUSION) || defined(__DOXYGEN__) +#define I2C_USE_MUTUAL_EXCLUSION    TRUE +#endif + +/*===========================================================================*/ +/* MAC driver related settings.                                              */ +/*===========================================================================*/ + +/** + * @brief   Enables an event sources for incoming packets. + */ +#if !defined(MAC_USE_ZERO_COPY) || defined(__DOXYGEN__) +#define MAC_USE_ZERO_COPY           FALSE +#endif + +/** + * @brief   Enables an event sources for incoming packets. + */ +#if !defined(MAC_USE_EVENTS) || defined(__DOXYGEN__) +#define MAC_USE_EVENTS              TRUE +#endif + +/*===========================================================================*/ +/* MMC_SPI driver related settings.                                          */ +/*===========================================================================*/ + +/** + * @brief   Delays insertions. + * @details If enabled this options inserts delays into the MMC waiting + *          routines releasing some extra CPU time for the threads with + *          lower priority, this may slow down the driver a bit however. + *          This option is recommended also if the SPI driver does not + *          use a DMA channel and heavily loads the CPU. + */ +#if !defined(MMC_NICE_WAITING) || defined(__DOXYGEN__) +#define MMC_NICE_WAITING            TRUE +#endif + +/*===========================================================================*/ +/* SDC driver related settings.                                              */ +/*===========================================================================*/ + +/** + * @brief   Number of initialization attempts before rejecting the card. + * @note    Attempts are performed at 10mS intervals. + */ +#if !defined(SDC_INIT_RETRY) || defined(__DOXYGEN__) +#define SDC_INIT_RETRY              100 +#endif + +/** + * @brief   Include support for MMC cards. + * @note    MMC support is not yet implemented so this option must be kept + *          at @p FALSE. + */ +#if !defined(SDC_MMC_SUPPORT) || defined(__DOXYGEN__) +#define SDC_MMC_SUPPORT             FALSE +#endif + +/** + * @brief   Delays insertions. + * @details If enabled this options inserts delays into the MMC waiting + *          routines releasing some extra CPU time for the threads with + *          lower priority, this may slow down the driver a bit however. + */ +#if !defined(SDC_NICE_WAITING) || defined(__DOXYGEN__) +#define SDC_NICE_WAITING            TRUE +#endif + +/*===========================================================================*/ +/* SERIAL driver related settings.                                           */ +/*===========================================================================*/ + +/** + * @brief   Default bit rate. + * @details Configuration parameter, this is the baud rate selected for the + *          default configuration. + */ +#if !defined(SERIAL_DEFAULT_BITRATE) || defined(__DOXYGEN__) +#define SERIAL_DEFAULT_BITRATE      38400 +#endif + +/** + * @brief   Serial buffers size. + * @details Configuration parameter, you can change the depth of the queue + *          buffers depending on the requirements of your application. + * @note    The default is 64 bytes for both the transmission and receive + *          buffers. + */ +#if !defined(SERIAL_BUFFERS_SIZE) || defined(__DOXYGEN__) +#define SERIAL_BUFFERS_SIZE         16 +#endif + +/*===========================================================================*/ +/* SPI driver related settings.                                              */ +/*===========================================================================*/ + +/** + * @brief   Enables synchronous APIs. + * @note    Disabling this option saves both code and data space. + */ +#if !defined(SPI_USE_WAIT) || defined(__DOXYGEN__) +#define SPI_USE_WAIT                TRUE +#endif + +/** + * @brief   Enables the @p spiAcquireBus() and @p spiReleaseBus() APIs. + * @note    Disabling this option saves both code and data space. + */ +#if !defined(SPI_USE_MUTUAL_EXCLUSION) || defined(__DOXYGEN__) +#define SPI_USE_MUTUAL_EXCLUSION    TRUE +#endif + +#endif /* _HALCONF_H_ */ + +/** @} */ diff --git a/testhal/TIVA/TM4C123x/ADC/main.c b/testhal/TIVA/TM4C123x/ADC/main.c new file mode 100644 index 0000000..cbb7362 --- /dev/null +++ b/testhal/TIVA/TM4C123x/ADC/main.c @@ -0,0 +1,165 @@ +/* +    Copyright (C) 2014..2016 Marco Veeneman + +    Licensed under the Apache License, Version 2.0 (the "License"); +    you may not use this file except in compliance with the License. +    You may obtain a copy of the License at + +        http://www.apache.org/licenses/LICENSE-2.0 + +    Unless required by applicable law or agreed to in writing, software +    distributed under the License is distributed on an "AS IS" BASIS, +    WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. +    See the License for the specific language governing permissions and +    limitations under the License. +*/ + +#include "ch.h" +#include "hal.h" +#include "chprintf.h" + +#define ADC_GRP1_NUM_CHANNELS   2 +#define ADC_GRP1_BUF_DEPTH      8 + +#define ADC_GRP2_NUM_CHANNELS   8 +#define ADC_GRP2_BUF_DEPTH      16 + +static adcsample_t samples1[ADC_GRP1_NUM_CHANNELS * ADC_GRP1_BUF_DEPTH]; +static adcsample_t samples2[ADC_GRP2_NUM_CHANNELS * ADC_GRP2_BUF_DEPTH]; + +/* + * ADC streaming callback. + */ +size_t nx = 0, ny = 0; +uint32_t temp = 0; +static void adccallback(ADCDriver *adcp, adcsample_t *buffer, size_t n) { + +  (void)adcp; +  if (samples2 == buffer) { +    nx += n; + +    uint8_t i, j; +    adcsample_t avg = 0; + +    for (j = 0; j < n; j++) { +      for (i = 0; i < ADC_GRP2_NUM_CHANNELS; i++) { +        avg += *buffer++; +      } +    } + +    avg /= (n * ADC_GRP2_NUM_CHANNELS); + +    temp = (uint32_t)(147.5f - ((75.0f * 3.3f * (float)avg)) / 4096.0f); +  } +  else { +    ny += n; + +    uint8_t i, j; +    adcsample_t avg = 0; + +    for (j = 0; j < n; j++) { +      for (i = 0; i < ADC_GRP2_NUM_CHANNELS; i++) { +        avg += *buffer++; +      } +    } + +    avg /= (n * ADC_GRP2_NUM_CHANNELS); + +    temp = (uint32_t)(147.5f - ((75.0f * 3.3f * (float)avg)) / 4096.0f); +  } +} + +static void adcerrorcallback(ADCDriver *adcp, adcerror_t err) { + +  (void)adcp; +  (void)err; +} + +/* + * ADC conversion group. + * Mode:        Linear buffer, 8 samples of 2 channels, Always triggered. + * Channels:    TS, TS. + */ +static const ADCConversionGroup adcgrpcfg1 = { +  FALSE, +  ADC_GRP1_NUM_CHANNELS, +  NULL, +  adcerrorcallback, +  0xF,                    /* EMUX */ /* Always trigger */ +  0,                      /* SSMUX */ +  (1 << 7) | (1 << 5) | +  (1 << 3)                /* SSCTL */ /* 2 times TS, 2nd has end bit set */ +}; + +/* + * ADC conversion group. + * Mode:        Continuous, 16 samples of 8 channels, Always triggered. + * Channels:    TS, TS, TS, TS, TS, TS, TS, TS. + */ +static const ADCConversionGroup adcgrpcfg2 = { +  TRUE, +  ADC_GRP2_NUM_CHANNELS, +  adccallback, +  adcerrorcallback, +  0xF,                    /* EMUX */ /* Always trigger */ +  0,                      /* SSMUX */ +  (1 << 31) | (1 << 29) | +  (1 << 27) | +  (1 << 23) | +  (1 << 19) | +  (1 << 15) | +  (1 << 11) | +  (1 << 7) | +  (1 << 3)                /* SSCTL */ /* 8 times TS, 8th has end bit set */ +}; + +/* + * Application entry point. + */ +int main(void) +{ +  /* +   * System initializations. +   * - HAL initialization, this also initializes the configured device drivers +   *   and performs the board-specific initializations. +   * - Kernel initialization, the main() function becomes a thread and the +   *   RTOS is active. +   */ +  halInit(); +  chSysInit(); + +  /* Configure RX and TX pins for UART0.*/ +  palSetLineMode(LINE_UART0_RX, PAL_MODE_INPUT | PAL_MODE_ALTERNATE(1)); +  palSetLineMode(LINE_UART0_TX, PAL_MODE_INPUT | PAL_MODE_ALTERNATE(1)); + +  sdStart(&SD1, NULL); + +  chprintf((BaseSequentialStream *)&SD1, "Starting ADC0..."); +  chThdSleepMilliseconds(500); + +  /* +   * Activates the ADC0 driver. +   */ +  adcStart(&ADCD1, NULL); + +  /* +   * Linear conversion. +   */ +  adcConvert(&ADCD1, &adcgrpcfg1, samples1, ADC_GRP1_BUF_DEPTH); + +  /* +   * Starts an ADC continuous conversion. +   */ +  adcStartConversion(&ADCD1, &adcgrpcfg2, samples2, ADC_GRP2_BUF_DEPTH); + +  /* +   * Normal main() thread activity +   */ +  while (TRUE) { +    chThdSleepMilliseconds(500); + +    chprintf((BaseSequentialStream *)&SD1, "A:%d\tB:%d\ttmp:%d\r\n", nx, ny, temp); +  } +   +  return 0; +} diff --git a/testhal/TIVA/TM4C123x/ADC/mcuconf.h b/testhal/TIVA/TM4C123x/ADC/mcuconf.h new file mode 100644 index 0000000..02d79d6 --- /dev/null +++ b/testhal/TIVA/TM4C123x/ADC/mcuconf.h @@ -0,0 +1,179 @@ +/* +    Copyright (C) 2014..2016 Marco Veeneman + +    Licensed under the Apache License, Version 2.0 (the "License"); +    you may not use this file except in compliance with the License. +    You may obtain a copy of the License at + +        http://www.apache.org/licenses/LICENSE-2.0 + +    Unless required by applicable law or agreed to in writing, software +    distributed under the License is distributed on an "AS IS" BASIS, +    WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. +    See the License for the specific language governing permissions and +    limitations under the License. +*/ + +/* + * TM4C123x drivers configuration. + * The following settings override the default settings present in + * the various device driver implementation headers. + * Note that the settings for each driver only have effect if the whole + * driver is enabled in halconf.h. + * + * IRQ priorities: + * 7...0       Lowest...Highest. + */ + +#define TM4C123x_MCUCONF + +/* + * HAL driver system settings. + */ +#define TIVA_OSCSRC                         SYSCTL_RCC2_OSCSRC2_MO +#define TIVA_MOSC_ENABLE                    TRUE +#define TIVA_DIV400_VALUE                   1 +#define TIVA_SYSDIV_VALUE                   2 +#define TIVA_USESYSDIV_ENABLE               FALSE +#define TIVA_SYSDIV2LSB_ENABLE              FALSE +#define TIVA_BYPASS_VALUE                   0 +#define TIVA_PWM_FIELDS                     (SYSCTL_RCC_USEPWMDIV |            \ +                                             SYSCTL_RCC_PWMDIV_8) + +/* + * ADC driver system settings. + */ +#define TIVA_ADC_USE_ADC0                   TRUE +#define TIVA_ADC_USE_ADC1                   TRUE +#define TIVA_ADC_ADC0_SS0_UDMA_CHANNEL      14 +#define TIVA_ADC_ADC1_SS0_UDMA_CHANNEL      24 +#define TIVA_ADC_ADC0_SS0_UDMA_MAPPING      0 +#define TIVA_ADC_ADC1_SS0_UDMA_MAPPING      1 +#define TIVA_ADC0_SEQ0_PRIORITY             4 +#define TIVA_ADC1_SEQ0_PRIORITY             4 +/* + * GPIO driver system settings. + */ +#define TIVA_GPIO_GPIOA_USE_AHB             TRUE +#define TIVA_GPIO_GPIOB_USE_AHB             TRUE +#define TIVA_GPIO_GPIOC_USE_AHB             TRUE +#define TIVA_GPIO_GPIOD_USE_AHB             TRUE +#define TIVA_GPIO_GPIOE_USE_AHB             TRUE +#define TIVA_GPIO_GPIOF_USE_AHB             TRUE + +/* + * GPT driver system settings. + */ +#define TIVA_GPT_USE_GPT0                   FALSE +#define TIVA_GPT_USE_GPT1                   FALSE +#define TIVA_GPT_USE_GPT2                   FALSE +#define TIVA_GPT_USE_GPT3                   FALSE +#define TIVA_GPT_USE_GPT4                   FALSE +#define TIVA_GPT_USE_GPT5                   FALSE +#define TIVA_GPT_USE_WGPT0                  FALSE +#define TIVA_GPT_USE_WGPT1                  FALSE +#define TIVA_GPT_USE_WGPT2                  FALSE +#define TIVA_GPT_USE_WGPT3                  FALSE +#define TIVA_GPT_USE_WGPT4                  FALSE +#define TIVA_GPT_USE_WGPT5                  FALSE + +#define TIVA_GPT_GPT0A_IRQ_PRIORITY         7 +#define TIVA_GPT_GPT1A_IRQ_PRIORITY         7 +#define TIVA_GPT_GPT2A_IRQ_PRIORITY         7 +#define TIVA_GPT_GPT3A_IRQ_PRIORITY         7 +#define TIVA_GPT_GPT4A_IRQ_PRIORITY         7 +#define TIVA_GPT_GPT5A_IRQ_PRIORITY         7 +#define TIVA_GPT_WGPT0A_IRQ_PRIORITY        7 +#define TIVA_GPT_WGPT1A_IRQ_PRIORITY        7 +#define TIVA_GPT_WGPT2A_IRQ_PRIORITY        7 +#define TIVA_GPT_WGPT3A_IRQ_PRIORITY        7 +#define TIVA_GPT_WGPT4A_IRQ_PRIORITY        7 +#define TIVA_GPT_WGPT5A_IRQ_PRIORITY        7 + +/* + * I2C driver system settings. + */ +#define TIVA_I2C_USE_I2C0                   FALSE +#define TIVA_I2C_USE_I2C1                   FALSE +#define TIVA_I2C_USE_I2C2                   FALSE +#define TIVA_I2C_USE_I2C3                   FALSE +#define TIVA_I2C_USE_I2C4                   FALSE +#define TIVA_I2C_USE_I2C5                   FALSE +#define TIVA_I2C_USE_I2C6                   FALSE +#define TIVA_I2C_USE_I2C7                   FALSE +#define TIVA_I2C_I2C0_IRQ_PRIORITY          4 +#define TIVA_I2C_I2C1_IRQ_PRIORITY          4 +#define TIVA_I2C_I2C2_IRQ_PRIORITY          4 +#define TIVA_I2C_I2C3_IRQ_PRIORITY          4 +#define TIVA_I2C_I2C4_IRQ_PRIORITY          4 +#define TIVA_I2C_I2C5_IRQ_PRIORITY          4 +#define TIVA_I2C_I2C6_IRQ_PRIORITY          4 +#define TIVA_I2C_I2C7_IRQ_PRIORITY          4 + +/* + * PWM driver system settings. + */ +#define TIVA_PWM_USE_PWM0                   FALSE +#define TIVA_PWM_USE_PWM1                   FALSE +#define TIVA_PWM_PWM0_FAULT_IRQ_PRIORITY    4 +#define TIVA_PWM_PWM0_0_IRQ_PRIORITY        4 +#define TIVA_PWM_PWM0_1_IRQ_PRIORITY        4 +#define TIVA_PWM_PWM0_2_IRQ_PRIORITY        4 +#define TIVA_PWM_PWM0_3_IRQ_PRIORITY        4 +#define TIVA_PWM_PWM1_FAULT_IRQ_PRIORITY    4 +#define TIVA_PWM_PWM1_0_IRQ_PRIORITY        4 +#define TIVA_PWM_PWM1_1_IRQ_PRIORITY        4 +#define TIVA_PWM_PWM1_2_IRQ_PRIORITY        4 +#define TIVA_PWM_PWM1_3_IRQ_PRIORITY        4 + +/* + * SERIAL driver system settings. + */ +#define TIVA_SERIAL_USE_UART0               TRUE +#define TIVA_SERIAL_USE_UART1               FALSE +#define TIVA_SERIAL_USE_UART2               FALSE +#define TIVA_SERIAL_USE_UART3               FALSE +#define TIVA_SERIAL_USE_UART4               FALSE +#define TIVA_SERIAL_USE_UART5               FALSE +#define TIVA_SERIAL_USE_UART6               FALSE +#define TIVA_SERIAL_USE_UART7               FALSE +#define TIVA_SERIAL_UART0_PRIORITY          5 +#define TIVA_SERIAL_UART1_PRIORITY          5 +#define TIVA_SERIAL_UART2_PRIORITY          5 +#define TIVA_SERIAL_UART3_PRIORITY          5 +#define TIVA_SERIAL_UART4_PRIORITY          5 +#define TIVA_SERIAL_UART5_PRIORITY          5 +#define TIVA_SERIAL_UART6_PRIORITY          5 +#define TIVA_SERIAL_UART7_PRIORITY          5 + +/* + * SPI driver system settings. + */ +#define TIVA_SPI_USE_SSI0                   TRUE +#define TIVA_SPI_USE_SSI1                   FALSE +#define TIVA_SPI_USE_SSI2                   FALSE +#define TIVA_SPI_USE_SSI3                   FALSE +#define TIVA_SPI_SSI0_RX_UDMA_CHANNEL       10 +#define TIVA_SPI_SSI1_RX_UDMA_CHANNEL       24 +#define TIVA_SPI_SSI2_RX_UDMA_CHANNEL       12 +#define TIVA_SPI_SSI3_RX_UDMA_CHANNEL       14 +#define TIVA_SPI_SSI0_TX_UDMA_CHANNEL       11 +#define TIVA_SPI_SSI1_TX_UDMA_CHANNEL       25 +#define TIVA_SPI_SSI2_TX_UDMA_CHANNEL       13 +#define TIVA_SPI_SSI3_TX_UDMA_CHANNEL       15 +#define TIVA_SPI_SSI0_RX_UDMA_MAPPING       0 +#define TIVA_SPI_SSI1_RX_UDMA_MAPPING       0 +#define TIVA_SPI_SSI2_RX_UDMA_MAPPING       2 +#define TIVA_SPI_SSI3_RX_UDMA_MAPPING       2 +#define TIVA_SPI_SSI0_TX_UDMA_MAPPING       0 +#define TIVA_SPI_SSI1_TX_UDMA_MAPPING       0 +#define TIVA_SPI_SSI2_TX_UDMA_MAPPING       2 +#define TIVA_SPI_SSI3_TX_UDMA_MAPPING       2 + +/* + * ST driver system settings. + */ +#define TIVA_ST_IRQ_PRIORITY                2 +#define TIVA_ST_USE_WIDE_TIMER              TRUE +#define TIVA_ST_TIMER_NUMBER                5 +#define TIVA_ST_TIMER_LETTER                A | 
