aboutsummaryrefslogtreecommitdiffstats
path: root/target/linux/ath79/dts/qca9557.dtsi
blob: b726a382ee0b1308f45da1cecd14a172ab236dc1 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
// SPDX-License-Identifier: GPL-2.0-or-later OR MIT
#include <dt-bindings/clock/ath79-clk.h>
#include "ath79.dtsi"

/ {
	compatible = "qca,qca9557";

	#address-cells = <1>;
	#size-cells = <1>;

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			device_type = "cpu";
			compatible = "mips,mips74Kc";
			clocks = <&pll ATH79_CLK_CPU>;
			reg = <0>;
		};
	};

	extosc: ref {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-output-names = "ref";
		clock-frequency = <40000000>;
	};

	ahb {
		apb {
			ddr_ctrl: memory-controller@18000000 {
				compatible = "qca,ar9557-ddr-controller",
						"qca,ar7240-ddr-controller";
				reg = <0x18000000 0x100>;

				#qca,ddr-wb-channel-cells = <1>;
			};

			uart: uart@18020000 {
				compatible = "ns16550a";
				reg = <0x18020000 0x20>;

				interrupts = <3>;

				clocks = <&pll ATH79_CLK_REF>;
				clock-names = "uart";

				reg-io-width = <4>;
				reg-shift = <2>;
				no-loopback-test;

				status = "disabled";
			};

			usb_phy0: usb-phy0@18030000 {
				compatible ="qca,qca9550-usb-phy", "qca,ar7200-usb-phy";
				reg = <0x18030000 4>, <0x18030004 4>;

				reset-names = "usb-phy", "usb-suspend-override";
				resets = <&rst 4>, <&rst 3>;

				#phy-cells = <0>;

				status = "disabled";
			};

			usb_phy1: usb-phy1@18030010 {
				compatible = "qca,qca9550-usb-phy", "qca,ar7200-usb-phy";
				reg = <0x18030010 4>, <0x18030014 4>;

				reset-names = "usb-phy", "usb-suspend-override";
				resets = <&rst2 4>, <&rst2 3>;

				#phy-cells = <0>;

				status = "disabled";
			};

			gpio: gpio@18040000 {
				compatible = "qca,ar9557-gpio",
						"qca,ar9340-gpio";
				reg = <0x18040000 0x28>;

				interrupts = <2>;
				ngpios = <24>;

				gpio-controller;
				#gpio-cells = <2>;

				interrupt-controller;
				#interrupt-cells = <2>;
			};

			pinmux: pinmux@1804002c {
				compatible = "pinctrl-single";

				reg = <0x1804002c 0x44>;

				#size-cells = <0>;

				pinctrl-single,bit-per-mux;
				pinctrl-single,register-width = <32>;
				pinctrl-single,function-mask = <0x1>;
				#pinctrl-cells = <2>;

				jtag_disable_pins: pinmux_jtag_disable_pins {
					pinctrl-single,bits = <0x40 0x2  0x2>;
				};
			};

			pll: pll-controller@18050000 {
				compatible = "qca,ar9557-pll",
						"qca,qca9550-pll", "syscon";
				reg = <0x18050000 0x50>;

				#clock-cells = <1>;
				clock-output-names = "cpu", "ddr", "ahb";

				clocks = <&extosc>;
			};

			wdt: wdt@18060008 {
				compatible = "qca,ar7130-wdt";
				reg = <0x18060008 0x8>;

				interrupts = <4>;

				clocks = <&pll ATH79_CLK_AHB>;
				clock-names = "wdt";
			};

			rst: reset-controller@1806001c {
				compatible = "qca,qca9550-reset",
						"qca,ar7100-reset";
				reg = <0x1806001c 0x4>;

				#reset-cells = <1>;
				interrupt-parent = <&cpuintc>;

				intc2: interrupt-controller2 {
					compatible = "qca,ar9340-intc";

					interrupt-parent = <&cpuintc>;
					interrupts = <2>;

					interrupt-controller;
					#interrupt-cells = <1>;

					qca,int-status-addr = <0xac>;
					qca,pending-bits = <0xf>,	/* wmac */
							<0x1f0>;	/* pcie rc 0 */
				};

				intc3: interrupt-controller3 {
					compatible = "qca,ar9340-intc";

					interrupt-parent = <&cpuintc>;
					interrupts = <3>;

					interrupt-controller;
					#interrupt-cells = <1>;

					qca,int-status-addr = <0xac>;
					qca,pending-bits = <0x1f000>,		/* pcie rc 1 */
							    <0x1000000>,	/* usb1 */
							    <0x10000000>;	/* usb2 */
				};
			};

			rst2: reset-controller@180600c0 {
				compatible = "qca,qca9550-reset",
						"qca,ar7100-reset",
						 "simple-bus";
				reg = <0x180600c0 0x4>;

				#reset-cells = <1>;
			};

			pcie0: pcie-controller@180c0000 {
				compatible = "qcom,ar7240-pci";
				#address-cells = <3>;
				#size-cells = <2>;
				bus-range = <0x0 0x0>;
				reg = <0x180c0000 0x1000>, /* CRP */
				      <0x180f0000 0x100>,  /* CTRL */
				      <0x14000000 0x1000>; /* CFG */
				reg-names = "crp_base", "ctrl_base", "cfg_base";
				ranges = <0x2000000 0 0x10000000 0x10000000 0 0x02000000	/* pci memory */
					  0x1000000 0 0x00000000 0x0000000 0 0x000001>;		/* io space */
				interrupt-parent = <&intc2>;
				interrupts = <1>;

				interrupt-controller;
				#interrupt-cells = <1>;

				interrupt-map-mask = <0 0 0 1>;
				interrupt-map = <0 0 0 0 &pcie0 0>;
				status = "disabled";
			};

			pcie1: pcie-controller@18250000 {
				compatible = "qcom,ar7240-pci";
				#address-cells = <3>;
				#size-cells = <2>;
				bus-range = <0x0 0x0>;
				reg = <0x18250000 0x1000>, /* CRP */
				      <0x18280000 0x100>,  /* CTRL */
				      <0x16000000 0x1000>; /* CFG */
				reg-names = "crp_base", "ctrl_base", "cfg_base";
				ranges = <0x2000000 0 0x12000000 0x12000000 0 0x02000000	/* pci memory */
					  0x1000000 0 0x00000000 0x0000001 0 0x000001>;		/* io space */
				interrupt-parent = <&intc3>;
				interrupts = <0>;

				interrupt-controller;
				#interrupt-cells = <1>;

				interrupt-map-mask = <0 0 0 1>;
				interrupt-map = <0 0 0 0 &pcie1 0>;
				status = "disabled";
			};

			gmac: gmac@18070000 {
				compatible = "qca,qca9550-gmac";
				reg = <0x18070000 0x58>;
			};

			wmac: wmac@18100000 {
				compatible = "qca,qca9550-wmac";
				reg = <0x18100000 0x10000>;

				interrupt-parent = <&intc2>;
				interrupts = <0>;

				status = "disabled";
			};
		};

		usb0: usb@1b000000 {
			compatible = "generic-ehci";
			reg = <0x1b000000 0x1fc>;

			interrupt-parent = <&intc3>;
			interrupts = <1>;
			resets = <&rst 5>;
			reset-names = "usb-host";

			has-transaction-translator;
			caps-offset = <0x100>;

			phy-names = "usb-phy0";
			phys = <&usb_phy0>;

			status = "disabled";
		};

		usb1: usb@1b400000 {
			compatible = "generic-ehci";
			reg = <0x1b400000 0x1fc>;

			interrupt-parent = <&intc3>;
			interrupts = <2>;
			resets = <&rst2 5>;
			reset-names = "usb-host";

			has-transaction-translator;
			caps-offset = <0x100>;

			phy-names = "usb-phy1";
			phys = <&usb_phy1>;

			status = "disabled";
	};

		spi: spi@1f000000 {
			compatible = "qca,ar9557-spi", "qca,ar7100-spi";
			reg = <0x1f000000 0x10>;

			clocks = <&pll ATH79_CLK_AHB>;
			clock-names = "ahb";

			status = "disabled";

			#address-cells = <1>;
			#size-cells = <0>;
		};
	};
};

&mdio0 {
	compatible = "qca,ar9340-mdio";
};

&eth0 {
	compatible = "qca,qca9550-eth", "syscon";

	pll-reg = <0 0x28 0>;
	pll-handle = <&pll>;

	pll-data = <0x16000000 0x00000101 0x00001616>;
	phy-mode = "rgmii";

	resets = <&rst 9>, <&rst 22>;
	reset-names = "mac", "mdio";
};

&mdio1 {
	compatible = "qca,ar9340-mdio";
};

&eth1 {
	compatible = "qca,qca9550-eth", "syscon";

	pll-reg = <0 0x48 0>;
	pll-handle = <&pll>;

	pll-data = <0x16000000 0x00000101 0x00001616>;
	phy-mode = "sgmii";

	resets = <&rst 13>, <&rst 23>;
	reset-names = "mac", "mdio";
};