aboutsummaryrefslogtreecommitdiffstats
path: root/target/linux/ar71xx/patches-3.3/601-MIPS-ath79-add-more-register-defines.patch
Commit message (Collapse)AuthorAgeFilesLines
* ar71xx: nuke 3.3 supportGabor Juhos2012-12-171-302/+0
| | | | | | Signed-off-by: Gabor Juhos <juhosg@openwrt.org> SVN-Revision: 34743
* ar71xx: reorder some patchesGabor Juhos2012-12-141-10/+10
| | | | | | Signed-off-by: Gabor Juhos <juhosg@openwrt.org> SVN-Revision: 34674
* ar71xx: fix GPIO function selection for AR934xGabor Juhos2012-11-201-6/+4
| | | | | | Signed-off-by: Gabor Juhos <juhosg@openwrt.org> SVN-Revision: 34275
* ar71xx: define NAND controller base address and register size for AR934X/QCA955xGabor Juhos2012-09-121-10/+20
| | | | SVN-Revision: 33382
* ar71xx: fix QCA955X_EHCI_SIZEGabor Juhos2012-09-101-1/+1
| | | | SVN-Revision: 33360
* ar71xx: use dynamic clock dividers on the 2nd MDIO of AR934xGabor Juhos2012-09-091-4/+14
| | | | SVN-Revision: 33343
* ar71xx: fix CPU/DDR frequency calculation for SRIF PLLs on AR934xGabor Juhos2012-09-081-10/+10
| | | | SVN-Revision: 33335
* ar71xx: add initial support for the QCA955X SoCsGabor Juhos2012-07-051-7/+26
| | | | SVN-Revision: 32606
* ar71xx: refactor PCI code to allow registering multiple PCI controllersGabor Juhos2012-07-051-14/+11
| | | | SVN-Revision: 32605
* ar71xx: update 3.3 patchesGabor Juhos2012-05-051-8/+37
| | | | SVN-Revision: 31602
* ar71xx: add AR934x specific interface speed setup for ge0Gabor Juhos2012-03-191-4/+12
| | | | SVN-Revision: 31017
* ar71xx: add preliminary support for 3.3Gabor Juhos2012-02-101-0/+231
SVN-Revision: 30410