aboutsummaryrefslogtreecommitdiffstats
path: root/target/linux/mediatek
diff options
context:
space:
mode:
Diffstat (limited to 'target/linux/mediatek')
-rw-r--r--target/linux/mediatek/files-4.19/arch/arm/boot/dts/mt7629-lynx-rfb.dts317
-rw-r--r--target/linux/mediatek/files-4.19/arch/arm/boot/dts/mt7629-rfb.dts317
-rw-r--r--target/linux/mediatek/files-4.19/arch/arm/boot/dts/mt7629.dtsi423
-rw-r--r--target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622-bananapi-bpi-r64.dts573
-rw-r--r--target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622-elecom-wrc-2533gent.dts612
-rw-r--r--target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622-lynx-rfb1.dts609
-rw-r--r--target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622-rfb1.dts609
-rw-r--r--target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622.dtsi914
-rw-r--r--target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/Kconfig3
-rw-r--r--target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/Makefile11
-rw-r--r--target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt7530.c631
-rw-r--r--target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt7530.h13
-rw-r--r--target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt7531.c918
-rw-r--r--target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt7531.h13
-rw-r--r--target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x.h213
-rw-r--r--target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_common.c90
-rw-r--r--target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_mdio.c598
-rw-r--r--target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_nl.c380
-rw-r--r--target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_nl.h43
-rw-r--r--target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_regs.h294
-rw-r--r--target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_swconfig.c510
-rw-r--r--target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_swconfig.h29
-rw-r--r--target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_vlan.c183
-rw-r--r--target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_vlan.h40
-rw-r--r--target/linux/mediatek/mt7622/config-4.19593
-rw-r--r--target/linux/mediatek/mt7623/config-4.19509
-rw-r--r--target/linux/mediatek/mt7629/config-4.19373
-rw-r--r--target/linux/mediatek/patches-4.19/0001-arm-dts-mediatek-add-basic-support-for-MT7629-SoC.patch88
-rw-r--r--target/linux/mediatek/patches-4.19/0001-eth-sync-from-mtk-lede.patch1646
-rw-r--r--target/linux/mediatek/patches-4.19/0002-Revert-ARM-mediatek-add-MT7623a-smp-bringup-code.patch44
-rw-r--r--target/linux/mediatek/patches-4.19/0002-eth-fix-dsa-support.patch34
-rw-r--r--target/linux/mediatek/patches-4.19/0003-arm-mediatek-add-MT7629-smp-bring-up-code.patch48
-rw-r--r--target/linux/mediatek/patches-4.19/0003-mt7531-gsw-internal_phy_calibration.patch1261
-rw-r--r--target/linux/mediatek/patches-4.19/0003-switch-add-mt7531.patch19
-rw-r--r--target/linux/mediatek/patches-4.19/0004-clk-mediatek-add-clock-support-for-MT7629-SoC.patch1320
-rw-r--r--target/linux/mediatek/patches-4.19/0005-pinctrl-mediatek-sync-with-5.3.patch15859
-rw-r--r--target/linux/mediatek/patches-4.19/0006-mtd-spi-nor-mtk-quadspi-add-SNOR_HWCAPS_READ-to-spi_.patch29
-rw-r--r--target/linux/mediatek/patches-4.19/0101-pci-mediatek-backport-fix-pcie.patch376
-rw-r--r--target/linux/mediatek/patches-4.19/0227-arm-dts-Add-Unielec-U7623-DTS.patch396
-rw-r--r--target/linux/mediatek/patches-4.19/0228-arm-dts-bpir2-fix-console.patch10
-rw-r--r--target/linux/mediatek/patches-4.19/0301-mtd-mtk-ecc-move-mtk-ecc-header-file-to-include-mtd.patch141
-rw-r--r--target/linux/mediatek/patches-4.19/0303-mtd-spinand-disable-on-die-ECC.patch31
-rw-r--r--target/linux/mediatek/patches-4.19/0304-dt-bindings-ARM-MediaTek-Document-devicetree-binding.patch60
-rw-r--r--target/linux/mediatek/patches-4.19/0306-spi-spi-mem-MediaTek-Add-SPI-NAND-Flash-interface-dr.patch1229
-rw-r--r--target/linux/mediatek/patches-4.19/0307-spi-mem-Mediatek-Add-SPI-Nand-support-for-MT7629.patch121
-rw-r--r--target/linux/mediatek/patches-4.19/0900-bt-mtk-serial-fix.patch33
46 files changed, 0 insertions, 32563 deletions
diff --git a/target/linux/mediatek/files-4.19/arch/arm/boot/dts/mt7629-lynx-rfb.dts b/target/linux/mediatek/files-4.19/arch/arm/boot/dts/mt7629-lynx-rfb.dts
deleted file mode 100644
index 15b667d837..0000000000
--- a/target/linux/mediatek/files-4.19/arch/arm/boot/dts/mt7629-lynx-rfb.dts
+++ /dev/null
@@ -1,317 +0,0 @@
-// SPDX-License-Identifier: GPL-2.0-only
-/*
- * Copyright (c) 2019 MediaTek Inc.
- * Author: Ryder Lee <ryder.lee@mediatek.com>
- */
-
-/dts-v1/;
-#include <dt-bindings/input/input.h>
-#include "mt7629.dtsi"
-
-/ {
- model = "MediaTek MT7629 reference board";
- compatible = "mediatek,mt7629-lynx-rfb", "mediatek,mt7629";
-
- aliases {
- serial0 = &uart0;
- };
-
- chosen {
- stdout-path = "serial0:115200n8";
- bootargs = "earlycon=uart8250,mmio32,0x11002000 console=ttyS0,115200n8";
- };
-
- gpio-keys {
- compatible = "gpio-keys";
-
- reset {
- label = "factory";
- linux,code = <KEY_RESTART>;
- gpios = <&pio 60 GPIO_ACTIVE_LOW>;
- };
-
- wps {
- label = "wps";
- linux,code = <KEY_WPS_BUTTON>;
- gpios = <&pio 58 GPIO_ACTIVE_LOW>;
- };
- };
-
- gsw: gsw@0 {
- compatible = "mediatek,mt753x";
- mediatek,ethsys = <&ethsys>;
- #address-cells = <1>;
- #size-cells = <0>;
- };
-
- memory@40000000 {
- device_type = "memory";
- reg = <0 0x40000000 0 0x10000000>;
- };
-
- reg_3p3v: regulator-3p3v {
- compatible = "regulator-fixed";
- regulator-name = "fixed-3.3V";
- regulator-min-microvolt = <3300000>;
- regulator-max-microvolt = <3300000>;
- regulator-boot-on;
- regulator-always-on;
- };
-
- reg_5v: regulator-5v {
- compatible = "regulator-fixed";
- regulator-name = "fixed-5V";
- regulator-min-microvolt = <5000000>;
- regulator-max-microvolt = <5000000>;
- regulator-boot-on;
- regulator-always-on;
- };
-};
-
-&eth {
- pinctrl-names = "default";
- pinctrl-0 = <&ephy_leds_pins>;
- status = "okay";
-
- gmac0: mac@0 {
- compatible = "mediatek,eth-mac";
- reg = <0>;
- mtd-mac-address = <&factory 0x2a>;
- phy-mode = "sgmii";
- fixed-link {
- speed = <1000>;
- full-duplex;
- pause;
- };
- };
-
- gmac1: mac@1 {
- compatible = "mediatek,eth-mac";
- reg = <1>;
- mtd-mac-address = <&factory 0x24>;
- phy-handle = <&phy0>;
- };
-
- mdio: mdio-bus {
- #address-cells = <1>;
- #size-cells = <0>;
-
- phy0: ethernet-phy@0 {
- reg = <0>;
- phy-mode = "gmii";
- };
- };
-};
-
-&gsw {
- mediatek,mdio = <&mdio>;
- mediatek,portmap = "llllw";
- mediatek,mdio_master_pinmux = <0>;
- reset-gpios = <&pio 28 0>;
- interrupt-parent = <&pio>;
- interrupts = <6 IRQ_TYPE_LEVEL_HIGH>;
- status = "okay";
-
- port6: port@6 {
- compatible = "mediatek,mt753x-port";
- reg = <6>;
- phy-mode = "sgmii";
- fixed-link {
- speed = <2500>;
- full-duplex;
- };
- };
-};
-
-&i2c {
- pinctrl-names = "default";
- pinctrl-0 = <&i2c_pins>;
- status = "okay";
-};
-
-&qspi {
- pinctrl-names = "default";
- pinctrl-0 = <&qspi_pins>;
- status = "okay";
-
- flash@0 {
- compatible = "jedec,spi-nor";
- reg = <0>;
-
- partitions {
- compatible = "fixed-partitions";
- #address-cells = <1>;
- #size-cells = <1>;
-
- partition@0 {
- label = "u-boot";
- reg = <0x00000 0x60000>;
- read-only;
- };
-
- partition@60000 {
- label = "u-boot-env";
- reg = <0x60000 0x10000>;
- read-only;
- };
-
- factory: partition@70000 {
- label = "factory";
- reg = <0x70000 0x40000>;
- read-only;
- };
-
- partition@b0000 {
- label = "firmware";
- reg = <0xb0000 0xb50000>;
- };
- };
- };
-};
-
-&pio {
- eth_pins: eth-pins {
- mux {
- function = "eth";
- groups = "mdc_mdio";
- };
- };
-
- ephy_leds_pins: ephy-leds-pins {
- mux {
- function = "led";
- groups = "gphy_leds_0", "ephy_leds";
- };
- };
-
- i2c_pins: i2c-pins {
- mux {
- function = "i2c";
- groups = "i2c_0";
- };
-
- conf {
- pins = "I2C_SDA", "I2C_SCL";
- drive-strength = <4>;
- bias-disable;
- };
- };
-
- pcie_pins: pcie-pins {
- mux {
- function = "pcie";
- groups = "pcie_clkreq",
- "pcie_pereset",
- "pcie_wake";
- };
- };
-
- pwm_pins: pwm-pins {
- mux {
- function = "pwm";
- groups = "pwm_0";
- };
- };
-
- /* Serial NAND is shared pin with SPI-NOR */
- serial_nand_pins: serial-nand-pins {
- mux {
- function = "flash";
- groups = "snfi";
- };
- };
-
- spi_pins: spi-pins {
- mux {
- function = "spi";
- groups = "spi_0";
- };
- };
-
- /* SPI-NOR is shared pin with serial NAND */
- qspi_pins: qspi-pins {
- mux {
- function = "flash";
- groups = "spi_nor";
- };
- };
-
- uart0_pins: uart0-pins {
- mux {
- function = "uart";
- groups = "uart0_txd_rxd" ;
- };
- };
-
- uart1_pins: uart1-pins {
- mux {
- function = "uart";
- groups = "uart1_0_tx_rx" ;
- };
- };
-
- uart2_pins: uart2-pins {
- mux {
- function = "uart";
- groups = "uart2_0_txd_rxd" ;
- };
- };
-
- watchdog_pins: watchdog-pins {
- mux {
- function = "watchdog";
- groups = "watchdog";
- };
- };
-
- wmac0_pins: wmac0-pins {
- mux {
- function = "wifi";
- groups = "wf0_5g";
- drive-strength = <4>;
- };
- };
-
- wmac1_pins: wmac0-pins {
- mux {
- function = "wifi";
- groups = "wf0_2g";
- drive-strength = <4>;
- };
- };
-};
-
-&spi {
- pinctrl-names = "default";
- pinctrl-0 = <&spi_pins>;
- status = "okay";
-};
-
-&uart0 {
- pinctrl-names = "default";
- pinctrl-0 = <&uart0_pins>;
- status = "okay";
-};
-
-&ssusb {
- vusb33-supply = <&reg_3p3v>;
- vbus-supply = <&reg_5v>;
- status = "okay";
-};
-
-&u3phy1 {
- status = "okay";
-};
-
-&watchdog {
- pinctrl-names = "default";
- pinctrl-0 = <&watchdog_pins>;
- status = "okay";
-};
-
-&wmac {
- pinctrl-names = "default";
- pinctrl-0 = <&wmac0_pins>;
- pinctrl-1 = <&wmac1_pins>;
- status = "okay";
-};
diff --git a/target/linux/mediatek/files-4.19/arch/arm/boot/dts/mt7629-rfb.dts b/target/linux/mediatek/files-4.19/arch/arm/boot/dts/mt7629-rfb.dts
deleted file mode 100644
index 15b667d837..0000000000
--- a/target/linux/mediatek/files-4.19/arch/arm/boot/dts/mt7629-rfb.dts
+++ /dev/null
@@ -1,317 +0,0 @@
-// SPDX-License-Identifier: GPL-2.0-only
-/*
- * Copyright (c) 2019 MediaTek Inc.
- * Author: Ryder Lee <ryder.lee@mediatek.com>
- */
-
-/dts-v1/;
-#include <dt-bindings/input/input.h>
-#include "mt7629.dtsi"
-
-/ {
- model = "MediaTek MT7629 reference board";
- compatible = "mediatek,mt7629-lynx-rfb", "mediatek,mt7629";
-
- aliases {
- serial0 = &uart0;
- };
-
- chosen {
- stdout-path = "serial0:115200n8";
- bootargs = "earlycon=uart8250,mmio32,0x11002000 console=ttyS0,115200n8";
- };
-
- gpio-keys {
- compatible = "gpio-keys";
-
- reset {
- label = "factory";
- linux,code = <KEY_RESTART>;
- gpios = <&pio 60 GPIO_ACTIVE_LOW>;
- };
-
- wps {
- label = "wps";
- linux,code = <KEY_WPS_BUTTON>;
- gpios = <&pio 58 GPIO_ACTIVE_LOW>;
- };
- };
-
- gsw: gsw@0 {
- compatible = "mediatek,mt753x";
- mediatek,ethsys = <&ethsys>;
- #address-cells = <1>;
- #size-cells = <0>;
- };
-
- memory@40000000 {
- device_type = "memory";
- reg = <0 0x40000000 0 0x10000000>;
- };
-
- reg_3p3v: regulator-3p3v {
- compatible = "regulator-fixed";
- regulator-name = "fixed-3.3V";
- regulator-min-microvolt = <3300000>;
- regulator-max-microvolt = <3300000>;
- regulator-boot-on;
- regulator-always-on;
- };
-
- reg_5v: regulator-5v {
- compatible = "regulator-fixed";
- regulator-name = "fixed-5V";
- regulator-min-microvolt = <5000000>;
- regulator-max-microvolt = <5000000>;
- regulator-boot-on;
- regulator-always-on;
- };
-};
-
-&eth {
- pinctrl-names = "default";
- pinctrl-0 = <&ephy_leds_pins>;
- status = "okay";
-
- gmac0: mac@0 {
- compatible = "mediatek,eth-mac";
- reg = <0>;
- mtd-mac-address = <&factory 0x2a>;
- phy-mode = "sgmii";
- fixed-link {
- speed = <1000>;
- full-duplex;
- pause;
- };
- };
-
- gmac1: mac@1 {
- compatible = "mediatek,eth-mac";
- reg = <1>;
- mtd-mac-address = <&factory 0x24>;
- phy-handle = <&phy0>;
- };
-
- mdio: mdio-bus {
- #address-cells = <1>;
- #size-cells = <0>;
-
- phy0: ethernet-phy@0 {
- reg = <0>;
- phy-mode = "gmii";
- };
- };
-};
-
-&gsw {
- mediatek,mdio = <&mdio>;
- mediatek,portmap = "llllw";
- mediatek,mdio_master_pinmux = <0>;
- reset-gpios = <&pio 28 0>;
- interrupt-parent = <&pio>;
- interrupts = <6 IRQ_TYPE_LEVEL_HIGH>;
- status = "okay";
-
- port6: port@6 {
- compatible = "mediatek,mt753x-port";
- reg = <6>;
- phy-mode = "sgmii";
- fixed-link {
- speed = <2500>;
- full-duplex;
- };
- };
-};
-
-&i2c {
- pinctrl-names = "default";
- pinctrl-0 = <&i2c_pins>;
- status = "okay";
-};
-
-&qspi {
- pinctrl-names = "default";
- pinctrl-0 = <&qspi_pins>;
- status = "okay";
-
- flash@0 {
- compatible = "jedec,spi-nor";
- reg = <0>;
-
- partitions {
- compatible = "fixed-partitions";
- #address-cells = <1>;
- #size-cells = <1>;
-
- partition@0 {
- label = "u-boot";
- reg = <0x00000 0x60000>;
- read-only;
- };
-
- partition@60000 {
- label = "u-boot-env";
- reg = <0x60000 0x10000>;
- read-only;
- };
-
- factory: partition@70000 {
- label = "factory";
- reg = <0x70000 0x40000>;
- read-only;
- };
-
- partition@b0000 {
- label = "firmware";
- reg = <0xb0000 0xb50000>;
- };
- };
- };
-};
-
-&pio {
- eth_pins: eth-pins {
- mux {
- function = "eth";
- groups = "mdc_mdio";
- };
- };
-
- ephy_leds_pins: ephy-leds-pins {
- mux {
- function = "led";
- groups = "gphy_leds_0", "ephy_leds";
- };
- };
-
- i2c_pins: i2c-pins {
- mux {
- function = "i2c";
- groups = "i2c_0";
- };
-
- conf {
- pins = "I2C_SDA", "I2C_SCL";
- drive-strength = <4>;
- bias-disable;
- };
- };
-
- pcie_pins: pcie-pins {
- mux {
- function = "pcie";
- groups = "pcie_clkreq",
- "pcie_pereset",
- "pcie_wake";
- };
- };
-
- pwm_pins: pwm-pins {
- mux {
- function = "pwm";
- groups = "pwm_0";
- };
- };
-
- /* Serial NAND is shared pin with SPI-NOR */
- serial_nand_pins: serial-nand-pins {
- mux {
- function = "flash";
- groups = "snfi";
- };
- };
-
- spi_pins: spi-pins {
- mux {
- function = "spi";
- groups = "spi_0";
- };
- };
-
- /* SPI-NOR is shared pin with serial NAND */
- qspi_pins: qspi-pins {
- mux {
- function = "flash";
- groups = "spi_nor";
- };
- };
-
- uart0_pins: uart0-pins {
- mux {
- function = "uart";
- groups = "uart0_txd_rxd" ;
- };
- };
-
- uart1_pins: uart1-pins {
- mux {
- function = "uart";
- groups = "uart1_0_tx_rx" ;
- };
- };
-
- uart2_pins: uart2-pins {
- mux {
- function = "uart";
- groups = "uart2_0_txd_rxd" ;
- };
- };
-
- watchdog_pins: watchdog-pins {
- mux {
- function = "watchdog";
- groups = "watchdog";
- };
- };
-
- wmac0_pins: wmac0-pins {
- mux {
- function = "wifi";
- groups = "wf0_5g";
- drive-strength = <4>;
- };
- };
-
- wmac1_pins: wmac0-pins {
- mux {
- function = "wifi";
- groups = "wf0_2g";
- drive-strength = <4>;
- };
- };
-};
-
-&spi {
- pinctrl-names = "default";
- pinctrl-0 = <&spi_pins>;
- status = "okay";
-};
-
-&uart0 {
- pinctrl-names = "default";
- pinctrl-0 = <&uart0_pins>;
- status = "okay";
-};
-
-&ssusb {
- vusb33-supply = <&reg_3p3v>;
- vbus-supply = <&reg_5v>;
- status = "okay";
-};
-
-&u3phy1 {
- status = "okay";
-};
-
-&watchdog {
- pinctrl-names = "default";
- pinctrl-0 = <&watchdog_pins>;
- status = "okay";
-};
-
-&wmac {
- pinctrl-names = "default";
- pinctrl-0 = <&wmac0_pins>;
- pinctrl-1 = <&wmac1_pins>;
- status = "okay";
-};
diff --git a/target/linux/mediatek/files-4.19/arch/arm/boot/dts/mt7629.dtsi b/target/linux/mediatek/files-4.19/arch/arm/boot/dts/mt7629.dtsi
deleted file mode 100644
index 68af4897b6..0000000000
--- a/target/linux/mediatek/files-4.19/arch/arm/boot/dts/mt7629.dtsi
+++ /dev/null
@@ -1,423 +0,0 @@
-// SPDX-License-Identifier: GPL-2.0-only
-/*
- * Copyright (c) 2019 MediaTek Inc.
- *
- * Author: Ryder Lee <ryder.lee@mediatek.com>
- */
-
-#include <dt-bindings/interrupt-controller/irq.h>
-#include <dt-bindings/interrupt-controller/arm-gic.h>
-#include <dt-bindings/clock/mt7629-clk.h>
-#include <dt-bindings/power/mt7622-power.h>
-#include <dt-bindings/gpio/gpio.h>
-#include <dt-bindings/phy/phy.h>
-#include <dt-bindings/reset/mt7629-resets.h>
-
-/ {
- compatible = "mediatek,mt7629";
- interrupt-parent = <&sysirq>;
- #address-cells = <2>;
- #size-cells = <2>;
-
- cpus {
- #address-cells = <1>;
- #size-cells = <0>;
- enable-method = "mediatek,mt6589-smp";
-
- cpu0: cpu@0 {
- device_type = "cpu";
- compatible = "arm,cortex-a7";
- reg = <0x0>;
- clock-frequency = <1250000000>;
- cci-control-port = <&cci_control2>;
- };
-
- cpu1: cpu@1 {
- device_type = "cpu";
- compatible = "arm,cortex-a7";
- reg = <0x1>;
- clock-frequency = <1250000000>;
- cci-control-port = <&cci_control2>;
- };
- };
-
- pmu {
- compatible = "arm,cortex-a7-pmu";
- interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_LOW>,
- <GIC_SPI 9 IRQ_TYPE_LEVEL_LOW>;
- interrupt-affinity = <&cpu0>, <&cpu1>;
- };
-
- clk20m: oscillator-0 {
- compatible = "fixed-clock";
- #clock-cells = <0>;
- clock-frequency = <20000000>;
- clock-output-names = "clk20m";
- };
-
- clk40m: oscillator-1 {
- compatible = "fixed-clock";
- #clock-cells = <0>;
- clock-frequency = <40000000>;
- clock-output-names = "clkxtal";
- };
-
- timer {
- compatible = "arm,armv7-timer";
- interrupt-parent = <&gic>;
- interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
- <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
- <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
- <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
- clock-frequency = <20000000>;
- arm,cpu-registers-not-fw-configured;
- };
-
- soc {
- compatible = "simple-bus";
- #address-cells = <1>;
- #size-cells = <1>;
- ranges;
-
- infracfg: syscon@10000000 {
- compatible = "mediatek,mt7629-infracfg", "syscon";
- reg = <0x10000000 0x1000>;
- #clock-cells = <1>;
- };
-
- pericfg: syscon@10002000 {
- compatible = "mediatek,mt7629-pericfg", "syscon";
- reg = <0x10002000 0x1000>;
- #clock-cells = <1>;
- };
-
- scpsys: scpsys@10006000 {
- compatible = "mediatek,mt7629-scpsys",
- "mediatek,mt7622-scpsys";
- #power-domain-cells = <1>;
- reg = <0x10006000 0x1000>;
- clocks = <&topckgen CLK_TOP_HIF_SEL>;
- clock-names = "hif_sel";
- assigned-clocks = <&topckgen CLK_TOP_HIF_SEL>;
- assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL1_D2>;
- infracfg = <&infracfg>;
- };
-
- timer: timer@10009000 {
- compatible = "mediatek,mt7629-timer",
- "mediatek,mt6765-timer";
- reg = <0x10009000 0x60>;
- interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
- clocks = <&clk20m>;
- clock-names = "clk20m";
- };
-
- sysirq: interrupt-controller@10200a80 {
- compatible = "mediatek,mt7629-sysirq",
- "mediatek,mt6577-sysirq";
- reg = <0x10200a80 0x20>;
- interrupt-controller;
- #interrupt-cells = <3>;
- interrupt-parent = <&gic>;
- };
-
- apmixedsys: syscon@10209000 {
- compatible = "mediatek,mt7629-apmixedsys", "syscon";
- reg = <0x10209000 0x1000>;
- #clock-cells = <1>;
- };
-
- rng: rng@1020f000 {
- compatible = "mediatek,mt7629-rng",
- "mediatek,mt7623-rng";
- reg = <0x1020f000 0x100>;
- clocks = <&infracfg CLK_INFRA_TRNG_PD>;
- clock-names = "rng";
- };
-
- topckgen: syscon@10210000 {
- compatible = "mediatek,mt7629-topckgen", "syscon";
- reg = <0x10210000 0x1000>;
- #clock-cells = <1>;
- };
-
- watchdog: watchdog@10212000 {
- compatible = "mediatek,mt7629-wdt",
- "mediatek,mt6589-wdt";
- reg = <0x10212000 0x100>;
- };
-
- pio: pinctrl@10217000 {
- compatible = "mediatek,mt7629-pinctrl";
- reg = <0x10217000 0x8000>,
- <0x10005000 0x1000>;
- reg-names = "base", "eint";
- gpio-controller;
- gpio-ranges = <&pio 0 0 79>;
- #gpio-cells = <2>;
- #interrupt-cells = <2>;
- interrupt-controller;
- interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
- interrupt-parent = <&gic>;
- };
-
- gic: interrupt-controller@10300000 {
- compatible = "arm,gic-400";
- interrupt-controller;
- #interrupt-cells = <3>;
- interrupt-parent = <&gic>;
- reg = <0x10310000 0x1000>,
- <0x10320000 0x1000>,
- <0x10340000 0x2000>,
- <0x10360000 0x2000>;
- };
-
- cci: cci@10390000 {
- compatible = "arm,cci-400";
- #address-cells = <1>;
- #size-cells = <1>;
- reg = <0x10390000 0x1000>;
- ranges = <0 0x10390000 0x10000>;
-
- cci_control0: slave-if@1000 {
- compatible = "arm,cci-400-ctrl-if";
- interface-type = "ace-lite";
- reg = <0x1000 0x1000>;
- };
-
- cci_control1: slave-if@4000 {
- compatible = "arm,cci-400-ctrl-if";
- interface-type = "ace";
- reg = <0x4000 0x1000>;
- };
-
- cci_control2: slave-if@5000 {
- compatible = "arm,cci-400-ctrl-if";
- interface-type = "ace";
- reg = <0x5000 0x1000>;
- };
-
- pmu@9000 {
- compatible = "arm,cci-400-pmu,r1";
- reg = <0x9000 0x5000>;
- interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
- };
- };
-
- uart0: serial@11002000 {
- compatible = "mediatek,mt7629-uart",
- "mediatek,mt6577-uart";
- reg = <0x11002000 0x400>;
- interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&topckgen CLK_TOP_UART_SEL>,
- <&pericfg CLK_PERI_UART0_PD>;
- clock-names = "baud", "bus";
- status = "disabled";
- };
-
- uart1: serial@11003000 {
- compatible = "mediatek,mt7629-uart",
- "mediatek,mt6577-uart";
- reg = <0x11003000 0x400>;
- interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&topckgen CLK_TOP_UART_SEL>,
- <&pericfg CLK_PERI_UART1_PD>;
- clock-names = "baud", "bus";
- status = "disabled";
- };
-
- uart2: serial@11004000 {
- compatible = "mediatek,mt7629-uart",
- "mediatek,mt6577-uart";
- reg = <0x11004000 0x400>;
- interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&topckgen CLK_TOP_UART_SEL>,
- <&pericfg CLK_PERI_UART2_PD>;
- clock-names = "baud", "bus";
- status = "disabled";
- };
-
- i2c: i2c@11007000 {
- compatible = "mediatek,mt7629-i2c",
- "mediatek,mt2712-i2c";
- reg = <0x11007000 0x90>,
- <0x11000100 0x80>;
- interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_LOW>;
- clock-div = <4>;
- clocks = <&pericfg CLK_PERI_I2C0_PD>,
- <&pericfg CLK_PERI_AP_DMA_PD>;
- clock-names = "main", "dma";
- assigned-clocks = <&topckgen CLK_TOP_AXI_SEL>;
- assigned-clock-parents = <&topckgen CLK_TOP_SYSPLL1_D2>;
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
-
- spi: spi@1100a000 {
- compatible = "mediatek,mt7629-spi",
- "mediatek,mt7622-spi";
- #address-cells = <1>;
- #size-cells = <0>;
- reg = <0x1100a000 0x100>;
- interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
- <&topckgen CLK_TOP_SPI0_SEL>,
- <&pericfg CLK_PERI_SPI0_PD>;
- clock-names = "parent-clk", "sel-clk", "spi-clk";
- status = "disabled";
- };
-
- qspi: spi@11014000 {
- compatible = "mediatek,mt7629-nor",
- "mediatek,mt8173-nor";
- reg = <0x11014000 0xe0>;
- clocks = <&pericfg CLK_PERI_FLASH_PD>,
- <&topckgen CLK_TOP_FLASH_SEL>;
- clock-names = "spi", "sf";
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
-
- wmac: wmac@18000000 {
- compatible = "mediatek,mt7629-wmac";
- reg = <0x18000000 0x100000>;
- interrupts = <GIC_SPI 211 IRQ_TYPE_LEVEL_LOW>,
- <GIC_SPI 129 IRQ_TYPE_LEVEL_LOW>;
- mediatek,mtd-eeprom = <&factory 0x0000>;
- status = "disabled";
- };
-
- ssusbsys: syscon@1a000000 {
- compatible = "mediatek,mt7629-ssusbsys", "syscon";
- reg = <0x1a000000 0x1000>;
- #clock-cells = <1>;
- #reset-cells = <1>;
- };
-
- ssusb: usb@1a0c0000 {
- compatible = "mediatek,mt7629-xhci",
- "mediatek,mtk-xhci";
- reg = <0x1a0c0000 0x01000>,
- <0x1a0c3e00 0x0100>;
- reg-names = "mac", "ippc";
- interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&ssusbsys CLK_SSUSB_SYS_EN>,
- <&ssusbsys CLK_SSUSB_REF_EN>,
- <&ssusbsys CLK_SSUSB_MCU_EN>,
- <&ssusbsys CLK_SSUSB_DMA_EN>;
- clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck";
- assigned-clocks = <&topckgen CLK_TOP_AXI_SEL>,
- <&topckgen CLK_TOP_SATA_SEL>,
- <&topckgen CLK_TOP_HIF_SEL>;
- assigned-clock-parents = <&topckgen CLK_TOP_SYSPLL1_D2>,
- <&topckgen CLK_TOP_UNIVPLL2_D4>,
- <&topckgen CLK_TOP_UNIVPLL1_D2>;
- power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF1>;
- phys = <&u2port0 PHY_TYPE_USB2>,
- <&u3port0 PHY_TYPE_USB3>;
- status = "disabled";
- };
-
- u3phy1: usb-phy@1a0c4000 {
- compatible = "mediatek,generic-tphy-v2";
- #address-cells = <1>;
- #size-cells = <1>;
- ranges;
- status = "disabled";
-
- u2port0: usb-phy@1a0c4000 {
- reg = <0x1a0c4000 0x700>;
- clocks = <&ssusbsys CLK_SSUSB_U2_PHY_EN>;
- clock-names = "ref";
- #phy-cells = <1>;
- status = "okay";
- };
-
- u3port0: usb-phy@1a1c4700 {
- reg = <0x1a1c4700 0x700>;
- clocks = <&clk20m>;
- clock-names = "ref";
- #phy-cells = <1>;
- status = "okay";
- };
- };
-
- pciesys: syscon@1a100800 {
- compatible = "mediatek,mt7629-pciesys", "syscon";
- reg = <0x1a100800 0x1000>;
- #clock-cells = <1>;
- #reset-cells = <1>;
- };
-
- ethsys: syscon@1b000000 {
- compatible = "mediatek,mt7629-ethsys", "syscon";
- reg = <0x1b000000 0x1000>;
- #clock-cells = <1>;
- #reset-cells = <1>;
- };
-
- eth: ethernet@1b100000 {
- compatible = "mediatek,mt7629-eth",
- "syscon";
- reg = <0x1b100000 0x20000>;
- interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_LOW>,
- <GIC_SPI 224 IRQ_TYPE_LEVEL_LOW>,
- <GIC_SPI 225 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&topckgen CLK_TOP_ETH_SEL>,
- <&topckgen CLK_TOP_F10M_REF_SEL>,
- <&ethsys CLK_ETH_ESW_EN>,
- <&ethsys CLK_ETH_GP0_EN>,
- <&ethsys CLK_ETH_GP1_EN>,
- <&ethsys CLK_ETH_GP2_EN>,
- <&ethsys CLK_ETH_FE_EN>,
- <&sgmiisys0 CLK_SGMII_TX_EN>,
- <&sgmiisys0 CLK_SGMII_RX_EN>,
- <&sgmiisys0 CLK_SGMII_CDR_REF>,
- <&sgmiisys0 CLK_SGMII_CDR_FB>,
- <&sgmiisys1 CLK_SGMII_TX_EN>,
- <&sgmiisys1 CLK_SGMII_RX_EN>,
- <&sgmiisys1 CLK_SGMII_CDR_REF>,
- <&sgmiisys1 CLK_SGMII_CDR_FB>,
- <&apmixedsys CLK_APMIXED_SGMIPLL>,
- <&apmixedsys CLK_APMIXED_ETH2PLL>;
- clock-names = "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2",
- "fe", "sgmii_tx250m", "sgmii_rx250m",
- "sgmii_cdr_ref", "sgmii_cdr_fb",
- "sgmii2_tx250m", "sgmii2_rx250m",
- "sgmii2_cdr_ref", "sgmii2_cdr_fb",
- "sgmii_ck", "eth2pll";
- assigned-clocks = <&topckgen CLK_TOP_ETH_SEL>,
- <&topckgen CLK_TOP_F10M_REF_SEL>;
- assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL1_D2>,
- <&topckgen CLK_TOP_SGMIIPLL_D2>;
- power-domains = <&scpsys MT7622_POWER_DOMAIN_ETHSYS>;
- mediatek,ethsys = <&ethsys>;
- mediatek,sgmiisys = <&sgmiisys0>,<&sgmiisys1>;
- mediatek,infracfg = <&infracfg>;
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
-
- sgmiisys0: syscon@1b128000 {
- compatible = "mediatek,mt7629-sgmiisys", "syscon";
- reg = <0x1b128000 0x3000>;
- #clock-cells = <1>;
- mediatek,physpeed = "2500";
- };
-
- sgmiisys1: syscon@1b130000 {
- compatible = "mediatek,mt7629-sgmiisys", "syscon";
- reg = <0x1b130000 0x3000>;
- #clock-cells = <1>;
- mediatek,physpeed = "2500";
- };
- };
-};
diff --git a/target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622-bananapi-bpi-r64.dts b/target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622-bananapi-bpi-r64.dts
deleted file mode 100644
index f1cbd94b40..0000000000
--- a/target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622-bananapi-bpi-r64.dts
+++ /dev/null
@@ -1,573 +0,0 @@
-// SPDX-License-Identifier: (GPL-2.0-only OR MIT)
-/*
- * Copyright (c) 2018 MediaTek Inc.
- * Author: Ryder Lee <ryder.lee@mediatek.com>
- */
-
-/dts-v1/;
-#include <dt-bindings/input/input.h>
-#include <dt-bindings/gpio/gpio.h>
-
-#include "mt7622.dtsi"
-#include "mt6380.dtsi"
-
-/ {
- model = "Bananapi BPI-R64";
- compatible = "bananapi,bpi-r64", "mediatek,mt7622";
-
- chosen {
- bootargs = "earlycon=uart8250,mmio32,0x11002000 console=ttyS0,115200n1 swiotlb=512";
- };
-
- cpus {
- cpu@0 {
- proc-supply = <&mt6380_vcpu_reg>;
- sram-supply = <&mt6380_vm_reg>;
- };
-
- cpu@1 {
- proc-supply = <&mt6380_vcpu_reg>;
- sram-supply = <&mt6380_vm_reg>;
- };
- };
-
- gpio-keys {
- compatible = "gpio-keys";
-
- factory {
- label = "factory";
- linux,code = <BTN_0>;
- gpios = <&pio 0 GPIO_ACTIVE_HIGH>;
- };
-
- wps {
- label = "wps";
- linux,code = <KEY_WPS_BUTTON>;
- gpios = <&pio 102 GPIO_ACTIVE_HIGH>;
- };
- };
-
- gsw: gsw@0 {
- compatible = "mediatek,mt753x";
- mediatek,ethsys = <&ethsys>;
- #address-cells = <1>;
- #size-cells = <0>;
- };
-
- leds {
- compatible = "gpio-leds";
-
- green {
- label = "bpi-r64:pio:green";
- gpios = <&pio 89 GPIO_ACTIVE_HIGH>;
- default-state = "off";
- };
-
- red {
- label = "bpi-r64:pio:red";
- gpios = <&pio 88 GPIO_ACTIVE_HIGH>;
- default-state = "off";
- };
- };
-
- memory {
- reg = <0 0x40000000 0 0x40000000>;
- };
-
- reg_1p8v: regulator-1p8v {
- compatible = "regulator-fixed";
- regulator-name = "fixed-1.8V";
- regulator-min-microvolt = <1800000>;
- regulator-max-microvolt = <1800000>;
- regulator-always-on;
- };
-
- reg_3p3v: regulator-3p3v {
- compatible = "regulator-fixed";
- regulator-name = "fixed-3.3V";
- regulator-min-microvolt = <3300000>;
- regulator-max-microvolt = <3300000>;
- regulator-boot-on;
- regulator-always-on;
- };
-
- reg_5v: regulator-5v {
- compatible = "regulator-fixed";
- regulator-name = "fixed-5V";
- regulator-min-microvolt = <5000000>;
- regulator-max-microvolt = <5000000>;
- regulator-boot-on;
- regulator-always-on;
- };
-
-};
-
-&bch {
- status = "disabled";
-};
-
-&btif {
- status = "okay";
-};
-
-&cir {
- pinctrl-names = "default";
- pinctrl-0 = <&irrx_pins>;
- status = "okay";
-};
-
-&eth {
- status = "okay";
- gmac0: mac@0 {
- compatible = "mediatek,eth-mac";
- reg = <0>;
- phy-mode = "sgmii";
- fixed-link {
- speed = <1000>;
- full-duplex;
- pause;
- };
- };
- gmac1: mac@1 {
- compatible = "mediatek,eth-mac";
- reg = <1>;
- phy-mode = "rgmii";
- fixed-link {
- speed = <1000>;
- full-duplex;
- pause;
- };
- };
- mdio: mdio-bus {
- #address-cells = <1>;
- #size-cells = <0>;
- };
-};
-
-&gsw {
- mediatek,mdio = <&mdio>;
- mediatek,portmap = "wllll";
- mediatek,mdio_master_pinmux = <0>;
- reset-gpios = <&pio 54 0>;
- interrupt-parent = <&pio>;
- interrupts = <53 IRQ_TYPE_LEVEL_HIGH>;
- status = "okay";
-
- port5: port@5 {
- compatible = "mediatek,mt753x-port";
- reg = <5>;
- phy-mode = "rgmii";
- fixed-link {
- speed = <1000>;
- full-duplex;
- };
- };
-
- port6: port@6 {
- compatible = "mediatek,mt753x-port";
- reg = <6>;
- phy-mode = "sgmii";
- fixed-link {
- speed = <2500>;
- full-duplex;
- };
- };
-};
-
-&i2c1 {
- pinctrl-names = "default";
- pinctrl-0 = <&i2c1_pins>;
- status = "okay";
-};
-
-&i2c2 {
- pinctrl-names = "default";
- pinctrl-0 = <&i2c2_pins>;
- status = "okay";
-};
-
-&mmc0 {
- pinctrl-names = "default", "state_uhs";
- pinctrl-0 = <&emmc_pins_default>;
- pinctrl-1 = <&emmc_pins_uhs>;
- status = "okay";
- bus-width = <8>;
- max-frequency = <50000000>;
- cap-mmc-highspeed;
- mmc-hs200-1_8v;
- vmmc-supply = <&reg_3p3v>;
- vqmmc-supply = <&reg_1p8v>;
- assigned-clocks = <&topckgen CLK_TOP_MSDC30_0_SEL>;
- assigned-clock-parents = <&topckgen CLK_TOP_UNIV48M>;
- non-removable;
-};
-
-&mmc1 {
- pinctrl-names = "default", "state_uhs";
- pinctrl-0 = <&sd0_pins_default>;
- pinctrl-1 = <&sd0_pins_uhs>;
- status = "okay";
- bus-width = <4>;
- max-frequency = <50000000>;
- cap-sd-highspeed;
- r_smpl = <1>;
- cd-gpios = <&pio 81 GPIO_ACTIVE_LOW>;
- vmmc-supply = <&reg_3p3v>;
- vqmmc-supply = <&reg_3p3v>;
- assigned-clocks = <&topckgen CLK_TOP_MSDC30_1_SEL>;
- assigned-clock-parents = <&topckgen CLK_TOP_UNIV48M>;
-};
-
-&nandc {
- pinctrl-names = "default";
- pinctrl-0 = <&parallel_nand_pins>;
- status = "disabled";
-};
-
-&nor_flash {
- pinctrl-names = "default";
- pinctrl-0 = <&spi_nor_pins>;
- status = "disabled";
-
- flash@0 {
- compatible = "jedec,spi-nor";
- reg = <0>;
- };
-};
-
-&pcie {
- pinctrl-names = "default";
- pinctrl-0 = <&pcie0_pins>, <&pcie1_pins>;
- status = "okay";
-
- pcie@0,0 {
- status = "okay";
- };
-
- pcie@1,0 {
- status = "okay";
- };
-};
-
-&pio {
- /* Attention: GPIO 90 is used to switch between PCIe@1,0 and
- * SATA functions. i.e. output-high: PCIe, output-low: SATA
- */
- asm_sel {
- gpio-hog;
- gpios = <90 GPIO_ACTIVE_HIGH>;
- output-high;
- };
-
- /* eMMC is shared pin with parallel NAND */
- emmc_pins_default: emmc-pins-default {
- mux {
- function = "emmc", "emmc_rst";
- groups = "emmc";
- };
-
- /* "NDL0","NDL1","NDL2","NDL3","NDL4","NDL5","NDL6","NDL7",
- * "NRB","NCLE" pins are used as DAT0,DAT1,DAT2,DAT3,DAT4,
- * DAT5,DAT6,DAT7,CMD,CLK for eMMC respectively
- */
- conf-cmd-dat {
- pins = "NDL0", "NDL1", "NDL2",
- "NDL3", "NDL4", "NDL5",
- "NDL6", "NDL7", "NRB";
- input-enable;
- bias-pull-up;
- };
-
- conf-clk {
- pins = "NCLE";
- bias-pull-down;
- };
- };
-
- emmc_pins_uhs: emmc-pins-uhs {
- mux {
- function = "emmc";
- groups = "emmc";
- };
-
- conf-cmd-dat {
- pins = "NDL0", "NDL1", "NDL2",
- "NDL3", "NDL4", "NDL5",
- "NDL6", "NDL7", "NRB";
- input-enable;
- drive-strength = <4>;
- bias-pull-up;
- };
-
- conf-clk {
- pins = "NCLE";
- drive-strength = <4>;
- bias-pull-down;
- };
- };
-
- eth_pins: eth-pins {
- mux {
- function = "eth";
- groups = "mdc_mdio", "rgmii_via_gmac2";
- };
- };
-
- i2c1_pins: i2c1-pins {
- mux {
- function = "i2c";
- groups = "i2c1_0";
- };
- };
-
- i2c2_pins: i2c2-pins {
- mux {
- function = "i2c";
- groups = "i2c2_0";
- };
- };
-
- i2s1_pins: i2s1-pins {
- mux {
- function = "i2s";
- groups = "i2s_out_mclk_bclk_ws",
- "i2s1_in_data",
- "i2s1_out_data";
- };
-
- conf {
- pins = "I2S1_IN", "I2S1_OUT", "I2S_BCLK",
- "I2S_WS", "I2S_MCLK";
- drive-strength = <12>;
- bias-pull-down;
- };
- };
-
- irrx_pins: irrx-pins {
- mux {
- function = "ir";
- groups = "ir_1_rx";
- };
- };
-
- irtx_pins: irtx-pins {
- mux {
- function = "ir";
- groups = "ir_1_tx";
- };
- };
-
- /* Parallel nand is shared pin with eMMC */
- parallel_nand_pins: parallel-nand-pins {
- mux {
- function = "flash";
- groups = "par_nand";
- };
- };
-
- pcie0_pins: pcie0-pins {
- mux {
- function = "pcie";
- groups = "pcie0_pad_perst",
- "pcie0_1_waken",
- "pcie0_1_clkreq";
- };
- };
-
- pcie1_pins: pcie1-pins {
- mux {
- function = "pcie";
- groups = "pcie1_pad_perst",
- "pcie1_0_waken",
- "pcie1_0_clkreq";
- };
- };
-
- pmic_bus_pins: pmic-bus-pins {
- mux {
- function = "pmic";
- groups = "pmic_bus";
- };
- };
-
- pwm7_pins: pwm1-2-pins {
- mux {
- function = "pwm";
- groups = "pwm_ch7_2";
- };
- };
-
- wled_pins: wled-pins {
- mux {
- function = "led";
- groups = "wled";
- };
- };
-
- sd0_pins_default: sd0-pins-default {
- mux {
- function = "sd";
- groups = "sd_0";
- };
-
- /* "I2S2_OUT, "I2S4_IN"", "I2S3_IN", "I2S2_IN",
- * "I2S4_OUT", "I2S3_OUT" are used as DAT0, DAT1,
- * DAT2, DAT3, CMD, CLK for SD respectively.
- */
- conf-cmd-data {
- pins = "I2S2_OUT", "I2S4_IN", "I2S3_IN",
- "I2S2_IN","I2S4_OUT";
- input-enable;
- drive-strength = <8>;
- bias-pull-up;
- };
- conf-clk {
- pins = "I2S3_OUT";
- drive-strength = <12>;
- bias-pull-down;
- };
- conf-cd {
- pins = "TXD3";
- bias-pull-up;
- };
- };
-
- sd0_pins_uhs: sd0-pins-uhs {
- mux {
- function = "sd";
- groups = "sd_0";
- };
-
- conf-cmd-data {
- pins = "I2S2_OUT", "I2S4_IN", "I2S3_IN",
- "I2S2_IN","I2S4_OUT";
- input-enable;
- bias-pull-up;
- };
-
- conf-clk {
- pins = "I2S3_OUT";
- bias-pull-down;
- };
- };
-
- /* Serial NAND is shared pin with SPI-NOR */
- serial_nand_pins: serial-nand-pins {
- mux {
- function = "flash";
- groups = "snfi";
- };
- };
-
- spic0_pins: spic0-pins {
- mux {
- function = "spi";
- groups = "spic0_0";
- };
- };
-
- spic1_pins: spic1-pins {
- mux {
- function = "spi";
- groups = "spic1_0";
- };
- };
-
- /* SPI-NOR is shared pin with serial NAND */
- spi_nor_pins: spi-nor-pins {
- mux {
- function = "flash";
- groups = "spi_nor";
- };
- };
-
- /* serial NAND is shared pin with SPI-NOR */
- serial_nand_pins: serial-nand-pins {
- mux {
- function = "flash";
- groups = "snfi";
- };
- };
-
- uart0_pins: uart0-pins {
- mux {
- function = "uart";
- groups = "uart0_0_tx_rx" ;
- };
- };
-
- uart2_pins: uart2-pins {
- mux {
- function = "uart";
- groups = "uart2_1_tx_rx" ;
- };
- };
-
- watchdog_pins: watchdog-pins {
- mux {
- function = "watchdog";
- groups = "watchdog";
- };
- };
-};
-
-&pwm {
- pinctrl-names = "default";
- pinctrl-0 = <&pwm7_pins>;
- status = "okay";
-};
-
-&pwrap {
- pinctrl-names = "default";
- pinctrl-0 = <&pmic_bus_pins>;
-
- status = "okay";
-};
-
-&sata {
- status = "disable";
-};
-
-&sata_phy {
- status = "disable";
-};
-
-&spi0 {
- pinctrl-names = "default";
- pinctrl-0 = <&spic0_pins>;
- status = "okay";
-};
-
-&spi1 {
- pinctrl-names = "default";
- pinctrl-0 = <&spic1_pins>;
- status = "okay";
-};
-
-&ssusb {
- vusb33-supply = <&reg_3p3v>;
- vbus-supply = <&reg_5v>;
- status = "okay";
-};
-
-&u3phy {
- status = "okay";
-};
-
-&uart0 {
- pinctrl-names = "default";
- pinctrl-0 = <&uart0_pins>;
- status = "okay";
-};
-
-&uart2 {
- pinctrl-names = "default";
- pinctrl-0 = <&uart2_pins>;
- status = "okay";
-};
-
-&watchdog {
- pinctrl-names = "default";
- pinctrl-0 = <&watchdog_pins>;
- status = "okay";
-};
diff --git a/target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622-elecom-wrc-2533gent.dts b/target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622-elecom-wrc-2533gent.dts
deleted file mode 100644
index 6e94e49bc1..0000000000
--- a/target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622-elecom-wrc-2533gent.dts
+++ /dev/null
@@ -1,612 +0,0 @@
-/*
- * Copyright (c) 2017 MediaTek Inc.
- * Author: Ming Huang <ming.huang@mediatek.com>
- * Sean Wang <sean.wang@mediatek.com>
- *
- * SPDX-License-Identifier: (GPL-2.0-only OR MIT)
- */
-
-/dts-v1/;
-#include <dt-bindings/input/input.h>
-#include <dt-bindings/gpio/gpio.h>
-
-#include "mt7622.dtsi"
-#include "mt6380.dtsi"
-
-/ {
- model = "Elecom WRC-2533";
- compatible = "elecom,wrc-2533gent", "mediatek,mt7622";
-
- aliases {
- led-boot = &led_power;
- led-failsafe = &led_power;
- led-running = &led_power;
- led-upgrade = &led_power;
- serial0 = &uart0;
- };
-
- chosen {
- stdout-path = "serial0:115200n8";
- bootargs = "earlycon=uart8250,mmio32,0x11002000 swiotlb=512 console=ttyS0,115200n8";
- };
-
- cpus {
- cpu@0 {
- proc-supply = <&mt6380_vcpu_reg>;
- sram-supply = <&mt6380_vm_reg>;
- };
-
- cpu@1 {
- proc-supply = <&mt6380_vcpu_reg>;
- sram-supply = <&mt6380_vm_reg>;
- };
- };
-
- gpio-keys {
- compatible = "gpio-keys";
- poll-interval = <100>;
-
- wps {
- label = "wps";
- linux,code = <KEY_WPS_BUTTON>;
- gpios = <&pio 0 GPIO_ACTIVE_HIGH>;
- };
-
- factory {
- label = "factory";
- linux,code = <KEY_WPS_BUTTON>;
- gpios = <&pio 102 GPIO_ACTIVE_LOW>;
- };
-
- switch0 {
- label = "switch0";
- gpios = <&pio 1 GPIO_ACTIVE_LOW>;
- linux,code = <BTN_0>;
- linux,input-type = <EV_SW>;
- };
-
- switch1 {
- label = "switch1";
- gpios = <&pio 16 GPIO_ACTIVE_LOW>;
- linux,code = <BTN_1>;
- linux,input-type = <EV_SW>;
- };
-
- switch2 {
- label = "switch2";
- gpios = <&pio 17 GPIO_ACTIVE_LOW>;
- linux,code = <BTN_2>;
- linux,input-type = <EV_SW>;
- };
-
- switch3 {
- label = "switch3";
- gpios = <&pio 18 GPIO_ACTIVE_LOW>;
- linux,code = <BTN_3>;
- linux,input-type = <EV_SW>;
- };
- };
-
- leds {
- compatible = "gpio-leds";
-
- led_power: power_g {
- label = "wrc-2533:green:power";
- gpios = <&pio 2 GPIO_ACTIVE_HIGH>;
- };
-
- power_b {
- label = "wrc-2533:blue:power";
- gpios = <&pio 19 GPIO_ACTIVE_HIGH>;
- };
-
- power_r {
- label = "wrc-2533:red:power";
- gpios = <&pio 73 GPIO_ACTIVE_HIGH>;
- };
-
- usb {
- label = "wrc-2533:blue:usb";
- gpios = <&pio 74 GPIO_ACTIVE_HIGH>;
- };
-
- wps {
- label = "wrc-2533:red:wps";
- gpios = <&pio 76 GPIO_ACTIVE_LOW>;
- };
-
- wifi2 {
- label = "wrc-2533:blue:wifi2g";
- gpios = <&pio 85 GPIO_ACTIVE_LOW>;
- };
-
- wifi5 {
- label = "wrc-2533:blue:wifi5g";
- gpios = <&pio 91 GPIO_ACTIVE_LOW>;
- };
- };
-
- reg_usb_vbus: regulator {
- compatible = "regulator-fixed";
- regulator-name = "usb_vbus";
- regulator-min-microvolt = <5000000>;
- regulator-max-microvolt = <5000000>;
- gpio = <&pio 22 GPIO_ACTIVE_LOW>;
- enable-active-high;
- };
-
- memory {
- reg = <0 0x40000000 0 0x3F000000>;
- };
-
- reg_1p8v: regulator-1p8v {
- compatible = "regulator-fixed";
- regulator-name = "fixed-1.8V";
- regulator-min-microvolt = <1800000>;
- regulator-max-microvolt = <1800000>;
- regulator-always-on;
- };
-
- reg_3p3v: regulator-3p3v {
- compatible = "regulator-fixed";
- regulator-name = "fixed-3.3V";
- regulator-min-microvolt = <3300000>;
- regulator-max-microvolt = <3300000>;
- regulator-boot-on;
- regulator-always-on;
- };
-
- rtkgsw: rtkgsw@0 {
- compatible = "mediatek,rtk-gsw";
- mediatek,ethsys = <&ethsys>;
- mediatek,mdio = <&mdio>;
- mediatek,reset-pin = <&pio 54 0>;
- status = "okay";
- };
-};
-
-&pcie {
- pinctrl-names = "default", "pcie1_pins";
- pinctrl-0 = <&pcie0_pins>;
- pinctrl-1 = <&pcie1_pins>;
- status = "okay";
-
- pcie@0,0 {
- status = "okay";
- mt7615@0,0 {
- reg = <0x0000 0 0 0 0>;
- mediatek,mtd-eeprom = <&factory 0x05000>;
- };
- };
-
- pcie@1,0 {
- status = "okay";
- };
-};
-
-&pio {
- /* eMMC is shared pin with parallel NAND */
- emmc_pins_default: emmc-pins-default {
- mux {
- function = "emmc", "emmc_rst";
- groups = "emmc";
- };
-
- /* "NDL0","NDL1","NDL2","NDL3","NDL4","NDL5","NDL6","NDL7",
- * "NRB","NCLE" pins are used as DAT0,DAT1,DAT2,DAT3,DAT4,
- * DAT5,DAT6,DAT7,CMD,CLK for eMMC respectively
- */
- conf-cmd-dat {
- pins = "NDL0", "NDL1", "NDL2",
- "NDL3", "NDL4", "NDL5",
- "NDL6", "NDL7", "NRB";
- input-enable;
- bias-pull-up;
- };
-
- conf-clk {
- pins = "NCLE";
- bias-pull-down;
- };
- };
-
- emmc_pins_uhs: emmc-pins-uhs {
- mux {
- function = "emmc";
- groups = "emmc";
- };
-
- conf-cmd-dat {
- pins = "NDL0", "NDL1", "NDL2",
- "NDL3", "NDL4", "NDL5",
- "NDL6", "NDL7", "NRB";
- input-enable;
- drive-strength = <4>;
- bias-pull-up;
- };
-
- conf-clk {
- pins = "NCLE";
- drive-strength = <4>;
- bias-pull-down;
- };
- };
-
- eth_pins: eth-pins {
- mux {
- function = "eth";
- groups = "mdc_mdio", "rgmii_via_gmac2";
- };
- };
-
- i2c1_pins: i2c1-pins {
- mux {
- function = "i2c";
- groups = "i2c1_0";
- };
- };
-
- i2c2_pins: i2c2-pins {
- mux {
- function = "i2c";
- groups = "i2c2_0";
- };
- };
-
- i2s1_pins: i2s1-pins {
- mux {
- function = "i2s";
- groups = "i2s_out_mclk_bclk_ws",
- "i2s1_in_data",
- "i2s1_out_data";
- };
-
- conf {
- pins = "I2S1_IN", "I2S1_OUT", "I2S_BCLK",
- "I2S_WS", "I2S_MCLK";
- drive-strength = <12>;
- bias-pull-down;
- };
- };
-
- irrx_pins: irrx-pins {
- mux {
- function = "ir";
- groups = "ir_1_rx";
- };
- };
-
- irtx_pins: irtx-pins {
- mux {
- function = "ir";
- groups = "ir_1_tx";
- };
- };
-
- /* Parallel nand is shared pin with eMMC */
- parallel_nand_pins: parallel-nand-pins {
- mux {
- function = "flash";
- groups = "par_nand";
- };
- };
-
- pcie0_pins: pcie0-pins {
- mux {
- function = "pcie";
- groups = "pcie0_pad_perst",
- "pcie0_1_waken",
- "pcie0_1_clkreq";
- };
- };
-
- pcie1_pins: pcie1-pins {
- mux {
- function = "pcie";
- groups = "pcie1_pad_perst",
- "pcie1_0_waken",
- "pcie1_0_clkreq";
- };
- };
-
- pmic_bus_pins: pmic-bus-pins {
- mux {
- function = "pmic";
- groups = "pmic_bus";
- };
- };
-
- pwm7_pins: pwm1-2-pins {
- mux {
- function = "pwm";
- groups = "pwm_ch7_2";
- };
- };
-
- wled_pins: wled-pins {
- mux {
- function = "led";
- groups = "wled";
- };
- };
-
- sd0_pins_default: sd0-pins-default {
- mux {
- function = "sd";
- groups = "sd_0";
- };
-
- /* "I2S2_OUT, "I2S4_IN"", "I2S3_IN", "I2S2_IN",
- * "I2S4_OUT", "I2S3_OUT" are used as DAT0, DAT1,
- * DAT2, DAT3, CMD, CLK for SD respectively.
- */
- conf-cmd-data {
- pins = "I2S2_OUT", "I2S4_IN", "I2S3_IN",
- "I2S2_IN","I2S4_OUT";
- input-enable;
- drive-strength = <8>;
- bias-pull-up;
- };
- conf-clk {
- pins = "I2S3_OUT";
- drive-strength = <12>;
- bias-pull-down;
- };
- conf-cd {
- pins = "TXD3";
- bias-pull-up;
- };
- };
-
- sd0_pins_uhs: sd0-pins-uhs {
- mux {
- function = "sd";
- groups = "sd_0";
- };
-
- conf-cmd-data {
- pins = "I2S2_OUT", "I2S4_IN", "I2S3_IN",
- "I2S2_IN","I2S4_OUT";
- input-enable;
- bias-pull-up;
- };
-
- conf-clk {
- pins = "I2S3_OUT";
- bias-pull-down;
- };
- };
-
- /* Serial NAND is shared pin with SPI-NOR */
- serial_nand_pins: serial-nand-pins {
- mux {
- function = "flash";
- groups = "snfi";
- };
- };
-
- spic0_pins: spic0-pins {
- mux {
- function = "spi";
- groups = "spic0_0";
- };
- };
-
- spic1_pins: spic1-pins {
- mux {
- function = "spi";
- groups = "spic1_0";
- };
- };
-
- /* SPI-NOR is shared pin with serial NAND */
- spi_nor_pins: spi-nor-pins {
- mux {
- function = "flash";
- groups = "spi_nor";
- };
- };
-
- /* serial NAND is shared pin with SPI-NOR */
- serial_nand_pins: serial-nand-pins {
- mux {
- function = "flash";
- groups = "snfi";
- };
- };
-
- uart0_pins: uart0-pins {
- mux {
- function = "uart";
- groups = "uart0_0_tx_rx" ;
- };
- };
-
- uart2_pins: uart2-pins {
- mux {
- function = "uart";
- groups = "uart2_1_tx_rx" ;
- };
- };
-
- watchdog_pins: watchdog-pins {
- mux {
- function = "watchdog";
- groups = "watchdog";
- };
- };
-};
-
-&bch {
- status = "okay";
-};
-
-&btif {
- status = "okay";
-};
-
-&cir {
- pinctrl-names = "default";
- pinctrl-0 = <&irrx_pins>;
- status = "okay";
-};
-
-&eth {
- status = "okay";
- pinctrl-names = "default";
- pinctrl-0 = <&eth_pins>;
- gmac0: mac@0 {
- compatible = "mediatek,eth-mac";
- reg = <0>;
- phy-mode = "sgmii";
- fixed-link {
- speed = <1000>;
- full-duplex;
- pause;
- };
- };
- gmac1: mac@1 {
- compatible = "mediatek,eth-mac";
- reg = <1>;
- phy-mode = "rgmii";
- fixed-link {
- speed = <1000>;
- full-duplex;
- pause;
- };
- };
- mdio: mdio-bus {
- #address-cells = <1>;
- #size-cells = <0>;
- };
-};
-
-&i2c1 {
- pinctrl-names = "default";
- pinctrl-0 = <&i2c1_pins>;
- status = "okay";
-};
-
-&i2c2 {
- pinctrl-names = "default";
- pinctrl-0 = <&i2c2_pins>;
- status = "okay";
-};
-
-&pwm {
- pinctrl-names = "default";
- pinctrl-0 = <&pwm7_pins>;
- status = "okay";
-};
-
-&pwrap {
- pinctrl-names = "default";
- pinctrl-0 = <&pmic_bus_pins>;
-
- status = "okay";
-};
-
-&snfi {
- pinctrl-names = "default";
- pinctrl-0 = <&serial_nand_pins>;
- status = "okay";
-
- spi_nand@0 {
- #address-cells = <1>;
- #size-cells = <1>;
- compatible = "spi-nand";
- spi-max-frequency = <104000000>;
- reg = <0>;
-
- partitions {
- compatible = "fixed-partitions";
- #address-cells = <1>;
- #size-cells = <1>;
-
- partition@0 {
- label = "preloader";
- reg = <0x00000 0x0080000>;
- read-only;
- };
-
- partition@80000 {
- label = "ATF";
- reg = <0x80000 0x0040000>;
- read-only;
- };
-
- partition@c0000 {
- label = "uboot";
- reg = <0xc0000 0x0080000>;
- read-only;
- };
-
- partition@140000 {
- label = "uboot-env";
- reg = <0x140000 0x0080000>;
- read-only;
- };
-
- factory: partition@1c0000 {
- label = "factory";
- reg = <0x1c0000 0x0040000>;
- read-only;
- };
-
- partition@200000 {
- label = "firmware";
- reg = <0x200000 0x2000000>;
- };
-
- partition@2200000 {
- label = "reserved";
- reg = <0x2200000 0x4000000>;
- };
- };
- };
-};
-
-&spi0 {
- pinctrl-names = "default";
- pinctrl-0 = <&spic0_pins>;
- status = "okay";
-};
-
-&spi1 {
- pinctrl-names = "default";
- pinctrl-0 = <&spic1_pins>;
- status = "okay";
-};
-
-&ssusb {
- vusb33-supply = <&reg_3p3v>;
- vbus-supply = <&reg_usb_vbus>;
- status = "okay";
-};
-
-&u3phy {
- status = "okay";
-};
-
-&uart0 {
- pinctrl-names = "default";
- pinctrl-0 = <&uart0_pins>;
- status = "okay";
-};
-
-&uart2 {
- pinctrl-names = "default";
- pinctrl-0 = <&uart2_pins>;
- status = "okay";
-};
-
-&watchdog {
- pinctrl-names = "default";
- pinctrl-0 = <&watchdog_pins>;
- status = "okay";
-};
-
-&wmac {
- mediatek,mtd-eeprom = <&factory 0x0000>;
- status = "okay";
-};
diff --git a/target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622-lynx-rfb1.dts b/target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622-lynx-rfb1.dts
deleted file mode 100644
index 52db118231..0000000000
--- a/target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622-lynx-rfb1.dts
+++ /dev/null
@@ -1,609 +0,0 @@
-/*
- * Copyright (c) 2017 MediaTek Inc.
- * Author: Ming Huang <ming.huang@mediatek.com>
- * Sean Wang <sean.wang@mediatek.com>
- *
- * SPDX-License-Identifier: (GPL-2.0-only OR MIT)
- */
-
-/dts-v1/;
-#include <dt-bindings/input/input.h>
-#include <dt-bindings/gpio/gpio.h>
-
-#include "mt7622.dtsi"
-#include "mt6380.dtsi"
-
-/ {
- model = "MediaTek MT7622 RFB1 board";
- compatible = "mediatek,mt7622-rfb1", "mediatek,mt7622";
-
- aliases {
- serial0 = &uart0;
- };
-
- chosen {
- stdout-path = "serial0:115200n8";
- bootargs = "earlycon=uart8250,mmio32,0x11002000 swiotlb=512";
- };
-
- cpus {
- cpu@0 {
- proc-supply = <&mt6380_vcpu_reg>;
- sram-supply = <&mt6380_vm_reg>;
- };
-
- cpu@1 {
- proc-supply = <&mt6380_vcpu_reg>;
- sram-supply = <&mt6380_vm_reg>;
- };
- };
-
- gpio-keys {
- compatible = "gpio-keys";
- poll-interval = <100>;
-
- factory {
- label = "factory";
- linux,code = <BTN_0>;
- gpios = <&pio 0 0>;
- };
-
- wps {
- label = "wps";
- linux,code = <KEY_WPS_BUTTON>;
- gpios = <&pio 102 0>;
- };
- };
-
- gsw: gsw@0 {
- compatible = "mediatek,mt753x";
- mediatek,ethsys = <&ethsys>;
- #address-cells = <1>;
- #size-cells = <0>;
- };
-
- memory {
- reg = <0 0x40000000 0 0x3F000000>;
- };
-
- reg_1p8v: regulator-1p8v {
- compatible = "regulator-fixed";
- regulator-name = "fixed-1.8V";
- regulator-min-microvolt = <1800000>;
- regulator-max-microvolt = <1800000>;
- regulator-always-on;
- };
-
- reg_3p3v: regulator-3p3v {
- compatible = "regulator-fixed";
- regulator-name = "fixed-3.3V";
- regulator-min-microvolt = <3300000>;
- regulator-max-microvolt = <3300000>;
- regulator-boot-on;
- regulator-always-on;
- };
-
- reg_5v: regulator-5v {
- compatible = "regulator-fixed";
- regulator-name = "fixed-5V";
- regulator-min-microvolt = <5000000>;
- regulator-max-microvolt = <5000000>;
- regulator-boot-on;
- regulator-always-on;
- };
-};
-
-&pcie {
- pinctrl-names = "default", "pcie1_pins";
- pinctrl-0 = <&pcie0_pins>;
- pinctrl-1 = <&pcie1_pins>;
- status = "okay";
-
- pcie@0,0 {
- status = "okay";
- };
-
- pcie@1,0 {
- status = "okay";
- };
-
-};
-
-&pio {
- /* eMMC is shared pin with parallel NAND */
- emmc_pins_default: emmc-pins-default {
- mux {
- function = "emmc", "emmc_rst";
- groups = "emmc";
- };
-
- /* "NDL0","NDL1","NDL2","NDL3","NDL4","NDL5","NDL6","NDL7",
- * "NRB","NCLE" pins are used as DAT0,DAT1,DAT2,DAT3,DAT4,
- * DAT5,DAT6,DAT7,CMD,CLK for eMMC respectively
- */
- conf-cmd-dat {
- pins = "NDL0", "NDL1", "NDL2",
- "NDL3", "NDL4", "NDL5",
- "NDL6", "NDL7", "NRB";
- input-enable;
- bias-pull-up;
- };
-
- conf-clk {
- pins = "NCLE";
- bias-pull-down;
- };
- };
-
- emmc_pins_uhs: emmc-pins-uhs {
- mux {
- function = "emmc";
- groups = "emmc";
- };
-
- conf-cmd-dat {
- pins = "NDL0", "NDL1", "NDL2",
- "NDL3", "NDL4", "NDL5",
- "NDL6", "NDL7", "NRB";
- input-enable;
- drive-strength = <4>;
- bias-pull-up;
- };
-
- conf-clk {
- pins = "NCLE";
- drive-strength = <4>;
- bias-pull-down;
- };
- };
-
- eth_pins: eth-pins {
- mux {
- function = "eth";
- groups = "mdc_mdio", "rgmii_via_gmac2";
- };
- };
-
- i2c1_pins: i2c1-pins {
- mux {
- function = "i2c";
- groups = "i2c1_0";
- };
- };
-
- i2c2_pins: i2c2-pins {
- mux {
- function = "i2c";
- groups = "i2c2_0";
- };
- };
-
- i2s1_pins: i2s1-pins {
- mux {
- function = "i2s";
- groups = "i2s_out_mclk_bclk_ws",
- "i2s1_in_data",
- "i2s1_out_data";
- };
-
- conf {
- pins = "I2S1_IN", "I2S1_OUT", "I2S_BCLK",
- "I2S_WS", "I2S_MCLK";
- drive-strength = <12>;
- bias-pull-down;
- };
- };
-
- irrx_pins: irrx-pins {
- mux {
- function = "ir";
- groups = "ir_1_rx";
- };
- };
-
- irtx_pins: irtx-pins {
- mux {
- function = "ir";
- groups = "ir_1_tx";
- };
- };
-
- /* Parallel nand is shared pin with eMMC */
- parallel_nand_pins: parallel-nand-pins {
- mux {
- function = "flash";
- groups = "par_nand";
- };
- };
-
- pcie0_pins: pcie0-pins {
- mux {
- function = "pcie";
- groups = "pcie0_pad_perst",
- "pcie0_1_waken",
- "pcie0_1_clkreq";
- };
- };
-
- pcie1_pins: pcie1-pins {
- mux {
- function = "pcie";
- groups = "pcie1_pad_perst",
- "pcie1_0_waken",
- "pcie1_0_clkreq";
- };
- };
-
- pmic_bus_pins: pmic-bus-pins {
- mux {
- function = "pmic";
- groups = "pmic_bus";
- };
- };
-
- pwm7_pins: pwm1-2-pins {
- mux {
- function = "pwm";
- groups = "pwm_ch7_2";
- };
- };
-
- wled_pins: wled-pins {
- mux {
- function = "led";
- groups = "wled";
- };
- };
-
- sd0_pins_default: sd0-pins-default {
- mux {
- function = "sd";
- groups = "sd_0";
- };
-
- /* "I2S2_OUT, "I2S4_IN"", "I2S3_IN", "I2S2_IN",
- * "I2S4_OUT", "I2S3_OUT" are used as DAT0, DAT1,
- * DAT2, DAT3, CMD, CLK for SD respectively.
- */
- conf-cmd-data {
- pins = "I2S2_OUT", "I2S4_IN", "I2S3_IN",
- "I2S2_IN","I2S4_OUT";
- input-enable;
- drive-strength = <8>;
- bias-pull-up;
- };
- conf-clk {
- pins = "I2S3_OUT";
- drive-strength = <12>;
- bias-pull-down;
- };
- conf-cd {
- pins = "TXD3";
- bias-pull-up;
- };
- };
-
- sd0_pins_uhs: sd0-pins-uhs {
- mux {
- function = "sd";
- groups = "sd_0";
- };
-
- conf-cmd-data {
- pins = "I2S2_OUT", "I2S4_IN", "I2S3_IN",
- "I2S2_IN","I2S4_OUT";
- input-enable;
- bias-pull-up;
- };
-
- conf-clk {
- pins = "I2S3_OUT";
- bias-pull-down;
- };
- };
-
- /* Serial NAND is shared pin with SPI-NOR */
- serial_nand_pins: serial-nand-pins {
- mux {
- function = "flash";
- groups = "snfi";
- };
- };
-
- spic0_pins: spic0-pins {
- mux {
- function = "spi";
- groups = "spic0_0";
- };
- };
-
- spic1_pins: spic1-pins {
- mux {
- function = "spi";
- groups = "spic1_0";
- };
- };
-
- /* SPI-NOR is shared pin with serial NAND */
- spi_nor_pins: spi-nor-pins {
- mux {
- function = "flash";
- groups = "spi_nor";
- };
- };
-
- /* serial NAND is shared pin with SPI-NOR */
- serial_nand_pins: serial-nand-pins {
- mux {
- function = "flash";
- groups = "snfi";
- };
- };
-
- uart0_pins: uart0-pins {
- mux {
- function = "uart";
- groups = "uart0_0_tx_rx" ;
- };
- };
-
- uart2_pins: uart2-pins {
- mux {
- function = "uart";
- groups = "uart2_1_tx_rx" ;
- };
- };
-
- watchdog_pins: watchdog-pins {
- mux {
- function = "watchdog";
- groups = "watchdog";
- };
- };
-};
-
-&bch {
- status = "okay";
-};
-
-&btif {
- status = "okay";
-};
-
-&cir {
- pinctrl-names = "default";
- pinctrl-0 = <&irrx_pins>;
- status = "okay";
-};
-
-&eth {
- status = "okay";
- gmac0: mac@0 {
- compatible = "mediatek,eth-mac";
- reg = <0>;
- phy-mode = "sgmii";
- fixed-link {
- speed = <1000>;
- full-duplex;
- pause;
- };
- };
- gmac1: mac@1 {
- compatible = "mediatek,eth-mac";
- reg = <1>;
- phy-mode = "rgmii";
- fixed-link {
- speed = <1000>;
- full-duplex;
- pause;
- };
- };
- mdio: mdio-bus {
- #address-cells = <1>;
- #size-cells = <0>;
- };
-};
-
-&gsw {
- mediatek,mdio = <&mdio>;
- mediatek,portmap = "llllw";
- mediatek,mdio_master_pinmux = <0>;
- reset-gpios = <&pio 54 0>;
- interrupt-parent = <&pio>;
- interrupts = <53 IRQ_TYPE_LEVEL_HIGH>;
- status = "okay";
-
- port5: port@5 {
- compatible = "mediatek,mt753x-port";
- reg = <5>;
- phy-mode = "rgmii";
- fixed-link {
- speed = <1000>;
- full-duplex;
- };
- };
-
- port6: port@6 {
- compatible = "mediatek,mt753x-port";
- reg = <6>;
- phy-mode = "sgmii";
- fixed-link {
- speed = <2500>;
- full-duplex;
- };
- };
-};
-
-&i2c1 {
- pinctrl-names = "default";
- pinctrl-0 = <&i2c1_pins>;
- status = "okay";
-};
-
-&i2c2 {
- pinctrl-names = "default";
- pinctrl-0 = <&i2c2_pins>;
- status = "okay";
-};
-
-&mmc0 {
- pinctrl-names = "default", "state_uhs";
- pinctrl-0 = <&emmc_pins_default>;
- pinctrl-1 = <&emmc_pins_uhs>;
- status = "okay";
- bus-width = <8>;
- max-frequency = <50000000>;
- cap-mmc-highspeed;
- mmc-hs200-1_8v;
- vmmc-supply = <&reg_3p3v>;
- vqmmc-supply = <&reg_1p8v>;
- assigned-clocks = <&topckgen CLK_TOP_MSDC30_0_SEL>;
- assigned-clock-parents = <&topckgen CLK_TOP_UNIV48M>;
- non-removable;
-};
-
-&mmc1 {
- pinctrl-names = "default", "state_uhs";
- pinctrl-0 = <&sd0_pins_default>;
- pinctrl-1 = <&sd0_pins_uhs>;
- status = "okay";
- bus-width = <4>;
- max-frequency = <50000000>;
- cap-sd-highspeed;
- r_smpl = <1>;
- cd-gpios = <&pio 81 GPIO_ACTIVE_LOW>;
- vmmc-supply = <&reg_3p3v>;
- vqmmc-supply = <&reg_3p3v>;
- assigned-clocks = <&topckgen CLK_TOP_MSDC30_1_SEL>;
- assigned-clock-parents = <&topckgen CLK_TOP_UNIV48M>;
-};
-
-&nandc {
- pinctrl-names = "default";
- pinctrl-0 = <&parallel_nand_pins>;
- status = "disabled";
-};
-
-&nor_flash {
- pinctrl-names = "default";
- pinctrl-0 = <&spi_nor_pins>;
- status = "disabled";
-
- flash@0 {
- compatible = "jedec,spi-nor";
- reg = <0>;
- };
-};
-
-&pwm {
- pinctrl-names = "default";
- pinctrl-0 = <&pwm7_pins>;
- status = "okay";
-};
-
-&pwrap {
- pinctrl-names = "default";
- pinctrl-0 = <&pmic_bus_pins>;
-
- status = "okay";
-};
-
-&snfi {
- pinctrl-names = "default";
- pinctrl-0 = <&serial_nand_pins>;
- status = "okay";
-
- spi_nand@0 {
- #address-cells = <1>;
- #size-cells = <1>;
- compatible = "spi-nand";
- spi-max-frequency = <104000000>;
- reg = <0>;
-
- partitions {
- compatible = "fixed-partitions";
- #address-cells = <1>;
- #size-cells = <1>;
-
- partition@0 {
- label = "preloader";
- reg = <0x00000 0x0080000>;
- read-only;
- };
-
- partition@80000 {
- label = "ATF";
- reg = <0x80000 0x0040000>;
- read-only;
- };
-
- partition@c0000 {
- label = "uboot";
- reg = <0xc0000 0x0080000>;
- read-only;
- };
-
- partition@140000 {
- label = "uboot-env";
- reg = <0x140000 0x0080000>;
- read-only;
- };
-
- partition@1c0000 {
- label = "factory";
- reg = <0x1c0000 0x0040000>;
- read-only;
- };
-
- partition@200000 {
- label = "firmware";
- reg = <0x200000 0x2000000>;
- };
-
- partition@2200000 {
- label = "reserved";
- reg = <0x2200000 0x4000000>;
- };
- };
- };
-};
-
-&spi0 {
- pinctrl-names = "default";
- pinctrl-0 = <&spic0_pins>;
- status = "okay";
-};
-
-&spi1 {
- pinctrl-names = "default";
- pinctrl-0 = <&spic1_pins>;
- status = "okay";
-};
-
-&ssusb {
- vusb33-supply = <&reg_3p3v>;
- vbus-supply = <&reg_5v>;
- status = "okay";
-};
-
-&u3phy {
- status = "okay";
-};
-
-&uart0 {
- pinctrl-names = "default";
- pinctrl-0 = <&uart0_pins>;
- status = "okay";
-};
-
-&uart2 {
- pinctrl-names = "default";
- pinctrl-0 = <&uart2_pins>;
- status = "okay";
-};
-
-&watchdog {
- pinctrl-names = "default";
- pinctrl-0 = <&watchdog_pins>;
- status = "okay";
-};
diff --git a/target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622-rfb1.dts b/target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622-rfb1.dts
deleted file mode 100644
index 1002ad2b77..0000000000
--- a/target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622-rfb1.dts
+++ /dev/null
@@ -1,609 +0,0 @@
-/*
- * Copyright (c) 2017 MediaTek Inc.
- * Author: Ming Huang <ming.huang@mediatek.com>
- * Sean Wang <sean.wang@mediatek.com>
- *
- * SPDX-License-Identifier: (GPL-2.0-only OR MIT)
- */
-
-/dts-v1/;
-#include <dt-bindings/input/input.h>
-#include <dt-bindings/gpio/gpio.h>
-
-#include "mt7622.dtsi"
-#include "mt6380.dtsi"
-
-/ {
- model = "MediaTek MT7622 RFB1 board";
- compatible = "mediatek,mt7622-rfb1", "mediatek,mt7622";
-
- aliases {
- serial0 = &uart0;
- };
-
- chosen {
- stdout-path = "serial0:115200n8";
- bootargs = "earlycon=uart8250,mmio32,0x11002000 console=ttyS0,115200n1 swiotlb=512";
- };
-
- cpus {
- cpu@0 {
- proc-supply = <&mt6380_vcpu_reg>;
- sram-supply = <&mt6380_vm_reg>;
- };
-
- cpu@1 {
- proc-supply = <&mt6380_vcpu_reg>;
- sram-supply = <&mt6380_vm_reg>;
- };
- };
-
- gpio-keys {
- compatible = "gpio-keys";
- poll-interval = <100>;
-
- factory {
- label = "factory";
- linux,code = <BTN_0>;
- gpios = <&pio 0 0>;
- };
-
- wps {
- label = "wps";
- linux,code = <KEY_WPS_BUTTON>;
- gpios = <&pio 102 0>;
- };
- };
-
- gsw: gsw@0 {
- compatible = "mediatek,mt753x";
- mediatek,ethsys = <&ethsys>;
- #address-cells = <1>;
- #size-cells = <0>;
- };
-
- memory {
- reg = <0 0x40000000 0 0x3F000000>;
- };
-
- reg_1p8v: regulator-1p8v {
- compatible = "regulator-fixed";
- regulator-name = "fixed-1.8V";
- regulator-min-microvolt = <1800000>;
- regulator-max-microvolt = <1800000>;
- regulator-always-on;
- };
-
- reg_3p3v: regulator-3p3v {
- compatible = "regulator-fixed";
- regulator-name = "fixed-3.3V";
- regulator-min-microvolt = <3300000>;
- regulator-max-microvolt = <3300000>;
- regulator-boot-on;
- regulator-always-on;
- };
-
- reg_5v: regulator-5v {
- compatible = "regulator-fixed";
- regulator-name = "fixed-5V";
- regulator-min-microvolt = <5000000>;
- regulator-max-microvolt = <5000000>;
- regulator-boot-on;
- regulator-always-on;
- };
-};
-
-&pcie {
- pinctrl-names = "default", "pcie1_pins";
- pinctrl-0 = <&pcie0_pins>;
- pinctrl-1 = <&pcie1_pins>;
- status = "okay";
-
- pcie@0,0 {
- status = "okay";
- };
-
- pcie@1,0 {
- status = "okay";
- };
-
-};
-
-&pio {
- /* eMMC is shared pin with parallel NAND */
- emmc_pins_default: emmc-pins-default {
- mux {
- function = "emmc", "emmc_rst";
- groups = "emmc";
- };
-
- /* "NDL0","NDL1","NDL2","NDL3","NDL4","NDL5","NDL6","NDL7",
- * "NRB","NCLE" pins are used as DAT0,DAT1,DAT2,DAT3,DAT4,
- * DAT5,DAT6,DAT7,CMD,CLK for eMMC respectively
- */
- conf-cmd-dat {
- pins = "NDL0", "NDL1", "NDL2",
- "NDL3", "NDL4", "NDL5",
- "NDL6", "NDL7", "NRB";
- input-enable;
- bias-pull-up;
- };
-
- conf-clk {
- pins = "NCLE";
- bias-pull-down;
- };
- };
-
- emmc_pins_uhs: emmc-pins-uhs {
- mux {
- function = "emmc";
- groups = "emmc";
- };
-
- conf-cmd-dat {
- pins = "NDL0", "NDL1", "NDL2",
- "NDL3", "NDL4", "NDL5",
- "NDL6", "NDL7", "NRB";
- input-enable;
- drive-strength = <4>;
- bias-pull-up;
- };
-
- conf-clk {
- pins = "NCLE";
- drive-strength = <4>;
- bias-pull-down;
- };
- };
-
- eth_pins: eth-pins {
- mux {
- function = "eth";
- groups = "mdc_mdio", "rgmii_via_gmac2";
- };
- };
-
- i2c1_pins: i2c1-pins {
- mux {
- function = "i2c";
- groups = "i2c1_0";
- };
- };
-
- i2c2_pins: i2c2-pins {
- mux {
- function = "i2c";
- groups = "i2c2_0";
- };
- };
-
- i2s1_pins: i2s1-pins {
- mux {
- function = "i2s";
- groups = "i2s_out_mclk_bclk_ws",
- "i2s1_in_data",
- "i2s1_out_data";
- };
-
- conf {
- pins = "I2S1_IN", "I2S1_OUT", "I2S_BCLK",
- "I2S_WS", "I2S_MCLK";
- drive-strength = <12>;
- bias-pull-down;
- };
- };
-
- irrx_pins: irrx-pins {
- mux {
- function = "ir";
- groups = "ir_1_rx";
- };
- };
-
- irtx_pins: irtx-pins {
- mux {
- function = "ir";
- groups = "ir_1_tx";
- };
- };
-
- /* Parallel nand is shared pin with eMMC */
- parallel_nand_pins: parallel-nand-pins {
- mux {
- function = "flash";
- groups = "par_nand";
- };
- };
-
- pcie0_pins: pcie0-pins {
- mux {
- function = "pcie";
- groups = "pcie0_pad_perst",
- "pcie0_1_waken",
- "pcie0_1_clkreq";
- };
- };
-
- pcie1_pins: pcie1-pins {
- mux {
- function = "pcie";
- groups = "pcie1_pad_perst",
- "pcie1_0_waken",
- "pcie1_0_clkreq";
- };
- };
-
- pmic_bus_pins: pmic-bus-pins {
- mux {
- function = "pmic";
- groups = "pmic_bus";
- };
- };
-
- pwm7_pins: pwm1-2-pins {
- mux {
- function = "pwm";
- groups = "pwm_ch7_2";
- };
- };
-
- wled_pins: wled-pins {
- mux {
- function = "led";
- groups = "wled";
- };
- };
-
- sd0_pins_default: sd0-pins-default {
- mux {
- function = "sd";
- groups = "sd_0";
- };
-
- /* "I2S2_OUT, "I2S4_IN"", "I2S3_IN", "I2S2_IN",
- * "I2S4_OUT", "I2S3_OUT" are used as DAT0, DAT1,
- * DAT2, DAT3, CMD, CLK for SD respectively.
- */
- conf-cmd-data {
- pins = "I2S2_OUT", "I2S4_IN", "I2S3_IN",
- "I2S2_IN","I2S4_OUT";
- input-enable;
- drive-strength = <8>;
- bias-pull-up;
- };
- conf-clk {
- pins = "I2S3_OUT";
- drive-strength = <12>;
- bias-pull-down;
- };
- conf-cd {
- pins = "TXD3";
- bias-pull-up;
- };
- };
-
- sd0_pins_uhs: sd0-pins-uhs {
- mux {
- function = "sd";
- groups = "sd_0";
- };
-
- conf-cmd-data {
- pins = "I2S2_OUT", "I2S4_IN", "I2S3_IN",
- "I2S2_IN","I2S4_OUT";
- input-enable;
- bias-pull-up;
- };
-
- conf-clk {
- pins = "I2S3_OUT";
- bias-pull-down;
- };
- };
-
- /* Serial NAND is shared pin with SPI-NOR */
- serial_nand_pins: serial-nand-pins {
- mux {
- function = "flash";
- groups = "snfi";
- };
- };
-
- spic0_pins: spic0-pins {
- mux {
- function = "spi";
- groups = "spic0_0";
- };
- };
-
- spic1_pins: spic1-pins {
- mux {
- function = "spi";
- groups = "spic1_0";
- };
- };
-
- /* SPI-NOR is shared pin with serial NAND */
- spi_nor_pins: spi-nor-pins {
- mux {
- function = "flash";
- groups = "spi_nor";
- };
- };
-
- /* serial NAND is shared pin with SPI-NOR */
- serial_nand_pins: serial-nand-pins {
- mux {
- function = "flash";
- groups = "snfi";
- };
- };
-
- uart0_pins: uart0-pins {
- mux {
- function = "uart";
- groups = "uart0_0_tx_rx" ;
- };
- };
-
- uart2_pins: uart2-pins {
- mux {
- function = "uart";
- groups = "uart2_1_tx_rx" ;
- };
- };
-
- watchdog_pins: watchdog-pins {
- mux {
- function = "watchdog";
- groups = "watchdog";
- };
- };
-};
-
-&bch {
- status = "okay";
-};
-
-&btif {
- status = "okay";
-};
-
-&cir {
- pinctrl-names = "default";
- pinctrl-0 = <&irrx_pins>;
- status = "okay";
-};
-
-&eth {
- status = "okay";
- gmac0: mac@0 {
- compatible = "mediatek,eth-mac";
- reg = <0>;
- phy-mode = "sgmii";
- fixed-link {
- speed = <1000>;
- full-duplex;
- pause;
- };
- };
- gmac1: mac@1 {
- compatible = "mediatek,eth-mac";
- reg = <1>;
- phy-mode = "rgmii";
- fixed-link {
- speed = <1000>;
- full-duplex;
- pause;
- };
- };
- mdio: mdio-bus {
- #address-cells = <1>;
- #size-cells = <0>;
- };
-};
-
-&gsw {
- mediatek,mdio = <&mdio>;
- mediatek,portmap = "llllw";
- mediatek,mdio_master_pinmux = <0>;
- reset-gpios = <&pio 54 0>;
- interrupt-parent = <&pio>;
- interrupts = <53 IRQ_TYPE_LEVEL_HIGH>;
- status = "okay";
-
- port5: port@5 {
- compatible = "mediatek,mt753x-port";
- reg = <5>;
- phy-mode = "rgmii";
- fixed-link {
- speed = <1000>;
- full-duplex;
- };
- };
-
- port6: port@6 {
- compatible = "mediatek,mt753x-port";
- reg = <6>;
- phy-mode = "sgmii";
- fixed-link {
- speed = <2500>;
- full-duplex;
- };
- };
-};
-
-&i2c1 {
- pinctrl-names = "default";
- pinctrl-0 = <&i2c1_pins>;
- status = "okay";
-};
-
-&i2c2 {
- pinctrl-names = "default";
- pinctrl-0 = <&i2c2_pins>;
- status = "okay";
-};
-
-&mmc0 {
- pinctrl-names = "default", "state_uhs";
- pinctrl-0 = <&emmc_pins_default>;
- pinctrl-1 = <&emmc_pins_uhs>;
- status = "okay";
- bus-width = <8>;
- max-frequency = <50000000>;
- cap-mmc-highspeed;
- mmc-hs200-1_8v;
- vmmc-supply = <&reg_3p3v>;
- vqmmc-supply = <&reg_1p8v>;
- assigned-clocks = <&topckgen CLK_TOP_MSDC30_0_SEL>;
- assigned-clock-parents = <&topckgen CLK_TOP_UNIV48M>;
- non-removable;
-};
-
-&mmc1 {
- pinctrl-names = "default", "state_uhs";
- pinctrl-0 = <&sd0_pins_default>;
- pinctrl-1 = <&sd0_pins_uhs>;
- status = "okay";
- bus-width = <4>;
- max-frequency = <50000000>;
- cap-sd-highspeed;
- r_smpl = <1>;
- cd-gpios = <&pio 81 GPIO_ACTIVE_LOW>;
- vmmc-supply = <&reg_3p3v>;
- vqmmc-supply = <&reg_3p3v>;
- assigned-clocks = <&topckgen CLK_TOP_MSDC30_1_SEL>;
- assigned-clock-parents = <&topckgen CLK_TOP_UNIV48M>;
-};
-
-&nandc {
- pinctrl-names = "default";
- pinctrl-0 = <&parallel_nand_pins>;
- status = "disabled";
-};
-
-&nor_flash {
- pinctrl-names = "default";
- pinctrl-0 = <&spi_nor_pins>;
- status = "disabled";
-
- flash@0 {
- compatible = "jedec,spi-nor";
- reg = <0>;
- };
-};
-
-&pwm {
- pinctrl-names = "default";
- pinctrl-0 = <&pwm7_pins>;
- status = "okay";
-};
-
-&pwrap {
- pinctrl-names = "default";
- pinctrl-0 = <&pmic_bus_pins>;
-
- status = "okay";
-};
-
-&snfi {
- pinctrl-names = "default";
- pinctrl-0 = <&serial_nand_pins>;
- status = "okay";
-
- spi_nand@0 {
- #address-cells = <1>;
- #size-cells = <1>;
- compatible = "spi-nand";
- spi-max-frequency = <104000000>;
- reg = <0>;
-
- partitions {
- compatible = "fixed-partitions";
- #address-cells = <1>;
- #size-cells = <1>;
-
- partition@0 {
- label = "preloader";
- reg = <0x00000 0x0080000>;
- read-only;
- };
-
- partition@80000 {
- label = "ATF";
- reg = <0x80000 0x0040000>;
- read-only;
- };
-
- partition@c0000 {
- label = "uboot";
- reg = <0xc0000 0x0080000>;
- read-only;
- };
-
- partition@140000 {
- label = "uboot-env";
- reg = <0x140000 0x0080000>;
- read-only;
- };
-
- partition@1c0000 {
- label = "factory";
- reg = <0x1c0000 0x0040000>;
- read-only;
- };
-
- partition@200000 {
- label = "firmware";
- reg = <0x200000 0x2000000>;
- };
-
- partition@2200000 {
- label = "reserved";
- reg = <0x2200000 0x4000000>;
- };
- };
- };
-};
-
-&spi0 {
- pinctrl-names = "default";
- pinctrl-0 = <&spic0_pins>;
- status = "okay";
-};
-
-&spi1 {
- pinctrl-names = "default";
- pinctrl-0 = <&spic1_pins>;
- status = "okay";
-};
-
-&ssusb {
- vusb33-supply = <&reg_3p3v>;
- vbus-supply = <&reg_5v>;
- status = "okay";
-};
-
-&u3phy {
- status = "okay";
-};
-
-&uart0 {
- pinctrl-names = "default";
- pinctrl-0 = <&uart0_pins>;
- status = "okay";
-};
-
-&uart2 {
- pinctrl-names = "default";
- pinctrl-0 = <&uart2_pins>;
- status = "okay";
-};
-
-&watchdog {
- pinctrl-names = "default";
- pinctrl-0 = <&watchdog_pins>;
- status = "okay";
-};
diff --git a/target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622.dtsi b/target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622.dtsi
deleted file mode 100644
index 934b4d9383..0000000000
--- a/target/linux/mediatek/files-4.19/arch/arm64/boot/dts/mediatek/mt7622.dtsi
+++ /dev/null
@@ -1,914 +0,0 @@
-/*
- * Copyright (c) 2017 MediaTek Inc.
- * Author: Ming Huang <ming.huang@mediatek.com>
- * Sean Wang <sean.wang@mediatek.com>
- *
- * SPDX-License-Identifier: (GPL-2.0-only OR MIT)
- */
-
-#include <dt-bindings/interrupt-controller/irq.h>
-#include <dt-bindings/interrupt-controller/arm-gic.h>
-#include <dt-bindings/clock/mt7622-clk.h>
-#include <dt-bindings/phy/phy.h>
-#include <dt-bindings/power/mt7622-power.h>
-#include <dt-bindings/reset/mt7622-reset.h>
-#include <dt-bindings/thermal/thermal.h>
-
-/ {
- compatible = "mediatek,mt7622";
- interrupt-parent = <&sysirq>;
- #address-cells = <2>;
- #size-cells = <2>;
-
- cpu_opp_table: opp-table {
- compatible = "operating-points-v2";
- opp-shared;
- opp-300000000 {
- opp-hz = /bits/ 64 <30000000>;
- opp-microvolt = <950000>;
- };
-
- opp-437500000 {
- opp-hz = /bits/ 64 <437500000>;
- opp-microvolt = <1000000>;
- };
-
- opp-600000000 {
- opp-hz = /bits/ 64 <600000000>;
- opp-microvolt = <1050000>;
- };
-
- opp-812500000 {
- opp-hz = /bits/ 64 <812500000>;
- opp-microvolt = <1100000>;
- };
-
- opp-1025000000 {
- opp-hz = /bits/ 64 <1025000000>;
- opp-microvolt = <1150000>;
- };
-
- opp-1137500000 {
- opp-hz = /bits/ 64 <1137500000>;
- opp-microvolt = <1200000>;
- };
-
- opp-1262500000 {
- opp-hz = /bits/ 64 <1262500000>;
- opp-microvolt = <1250000>;
- };
-
- opp-1350000000 {
- opp-hz = /bits/ 64 <1350000000>;
- opp-microvolt = <1310000>;
- };
- };
-
- cpus {
- #address-cells = <2>;
- #size-cells = <0>;
-
- cpu0: cpu@0 {
- device_type = "cpu";
- compatible = "arm,cortex-a53", "arm,armv8";
- reg = <0x0 0x0>;
- clocks = <&infracfg CLK_INFRA_MUX1_SEL>,
- <&apmixedsys CLK_APMIXED_MAIN_CORE_EN>;
- clock-names = "cpu", "intermediate";
- operating-points-v2 = <&cpu_opp_table>;
- #cooling-cells = <2>;
- enable-method = "psci";
- clock-frequency = <1300000000>;
- };
-
- cpu1: cpu@1 {
- device_type = "cpu";
- compatible = "arm,cortex-a53", "arm,armv8";
- reg = <0x0 0x1>;
- clocks = <&infracfg CLK_INFRA_MUX1_SEL>,
- <&apmixedsys CLK_APMIXED_MAIN_CORE_EN>;
- clock-names = "cpu", "intermediate";
- operating-points-v2 = <&cpu_opp_table>;
- #cooling-cells = <2>;
- enable-method = "psci";
- clock-frequency = <1300000000>;
- };
- };
-
- pwrap_clk: dummy40m {
- compatible = "fixed-clock";
- clock-frequency = <40000000>;
- #clock-cells = <0>;
- };
-
- clk25m: oscillator {
- compatible = "fixed-clock";
- #clock-cells = <0>;
- clock-frequency = <25000000>;
- clock-output-names = "clkxtal";
- };
-
- psci {
- compatible = "arm,psci-0.2";
- method = "smc";
- };
-
- reserved-memory {
- #address-cells = <2>;
- #size-cells = <2>;
- ranges;
-
- /* 192 KiB reserved for ARM Trusted Firmware (BL31) */
- secmon_reserved: secmon@43000000 {
- reg = <0 0x43000000 0 0x30000>;
- no-map;
- };
- };
-
- thermal-zones {
- cpu_thermal: cpu-thermal {
- polling-delay-passive = <1000>;
- polling-delay = <1000>;
-
- thermal-sensors = <&thermal 0>;
-
- trips {
- cpu_passive: cpu-passive {
- temperature = <47000>;
- hysteresis = <2000>;
- type = "passive";
- };
-
- cpu_active: cpu-active {
- temperature = <67000>;
- hysteresis = <2000>;
- type = "active";
- };
-
- cpu_hot: cpu-hot {
- temperature = <87000>;
- hysteresis = <2000>;
- type = "hot";
- };
-
- cpu-crit {
- temperature = <107000>;
- hysteresis = <2000>;
- type = "critical";
- };
- };
-
- cooling-maps {
- map0 {
- trip = <&cpu_passive>;
- cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
- };
-
- map1 {
- trip = <&cpu_active>;
- cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
- };
-
- map2 {
- trip = <&cpu_hot>;
- cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
- };
- };
- };
- };
-
- timer {
- compatible = "arm,armv8-timer";
- interrupt-parent = <&gic>;
- interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) |
- IRQ_TYPE_LEVEL_HIGH)>,
- <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) |
- IRQ_TYPE_LEVEL_HIGH)>,
- <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) |
- IRQ_TYPE_LEVEL_HIGH)>,
- <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) |
- IRQ_TYPE_LEVEL_HIGH)>;
- };
-
- infracfg: infracfg@10000000 {
- compatible = "mediatek,mt7622-infracfg",
- "syscon";
- reg = <0 0x10000000 0 0x1000>;
- #clock-cells = <1>;
- #reset-cells = <1>;
- };
-
- pwrap: pwrap@10001000 {
- compatible = "mediatek,mt7622-pwrap";
- reg = <0 0x10001000 0 0x250>;
- reg-names = "pwrap";
- clocks = <&infracfg CLK_INFRA_PMIC_PD>, <&pwrap_clk>;
- clock-names = "spi", "wrap";
- resets = <&infracfg MT7622_INFRA_PMIC_WRAP_RST>;
- reset-names = "pwrap";
- interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
- status = "disabled";
- };
-
- pericfg: pericfg@10002000 {
- compatible = "mediatek,mt7622-pericfg",
- "syscon";
- reg = <0 0x10002000 0 0x1000>;
- #clock-cells = <1>;
- #reset-cells = <1>;
- };
-
- scpsys: scpsys@10006000 {
- compatible = "mediatek,mt7622-scpsys",
- "syscon";
- #power-domain-cells = <1>;
- reg = <0 0x10006000 0 0x1000>;
- interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_LOW>,
- <GIC_SPI 166 IRQ_TYPE_LEVEL_LOW>,
- <GIC_SPI 167 IRQ_TYPE_LEVEL_LOW>,
- <GIC_SPI 168 IRQ_TYPE_LEVEL_LOW>;
- infracfg = <&infracfg>;
- clocks = <&topckgen CLK_TOP_HIF_SEL>;
- clock-names = "hif_sel";
- };
-
- cir: cir@10009000 {
- compatible = "mediatek,mt7622-cir";
- reg = <0 0x10009000 0 0x1000>;
- interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&infracfg CLK_INFRA_IRRX_PD>,
- <&topckgen CLK_TOP_AXI_SEL>;
- clock-names = "clk", "bus";
- status = "disabled";
- };
-
- sysirq: interrupt-controller@10200620 {
- compatible = "mediatek,mt7622-sysirq",
- "mediatek,mt6577-sysirq";
- interrupt-controller;
- #interrupt-cells = <3>;
- interrupt-parent = <&gic>;
- reg = <0 0x10200620 0 0x20>;
- };
-
- efuse: efuse@10206000 {
- compatible = "mediatek,mt7622-efuse",
- "mediatek,efuse";
- reg = <0 0x10206000 0 0x1000>;
- #address-cells = <1>;
- #size-cells = <1>;
-
- thermal_calibration: calib@198 {
- reg = <0x198 0xc>;
- };
- };
-
- apmixedsys: apmixedsys@10209000 {
- compatible = "mediatek,mt7622-apmixedsys",
- "syscon";
- reg = <0 0x10209000 0 0x1000>;
- #clock-cells = <1>;
- };
-
- topckgen: topckgen@10210000 {
- compatible = "mediatek,mt7622-topckgen",
- "syscon";
- reg = <0 0x10210000 0 0x1000>;
- #clock-cells = <1>;
- };
-
- rng: rng@1020f000 {
- compatible = "mediatek,mt7622-rng",
- "mediatek,mt7623-rng";
- reg = <0 0x1020f000 0 0x1000>;
- clocks = <&infracfg CLK_INFRA_TRNG>;
- clock-names = "rng";
- };
-
- pio: pinctrl@10211000 {
- compatible = "mediatek,mt7622-pinctrl";
- reg = <0 0x10211000 0 0x1000>,
- <0 0x10005000 0 0x1000>;
- reg-names = "base", "eint";
- gpio-controller;
- #gpio-cells = <2>;
- gpio-ranges = <&pio 0 0 103>;
- interrupt-controller;
- interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
- interrupt-parent = <&gic>;
- #interrupt-cells = <2>;
- };
-
- watchdog: watchdog@10212000 {
- compatible = "mediatek,mt7622-wdt",
- "mediatek,mt6589-wdt";
- reg = <0 0x10212000 0 0x800>;
- };
-
- rtc: rtc@10212800 {
- compatible = "mediatek,mt7622-rtc",
- "mediatek,soc-rtc";
- reg = <0 0x10212800 0 0x200>;
- interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&topckgen CLK_TOP_RTC>;
- clock-names = "rtc";
- };
-
- gic: interrupt-controller@10300000 {
- compatible = "arm,gic-400";
- interrupt-controller;
- #interrupt-cells = <3>;
- interrupt-parent = <&gic>;
- reg = <0 0x10310000 0 0x1000>,
- <0 0x10320000 0 0x1000>,
- <0 0x10340000 0 0x2000>,
- <0 0x10360000 0 0x2000>;
- };
-
- auxadc: adc@11001000 {
- compatible = "mediatek,mt7622-auxadc";
- reg = <0 0x11001000 0 0x1000>;
- clocks = <&pericfg CLK_PERI_AUXADC_PD>;
- clock-names = "main";
- #io-channel-cells = <1>;
- };
-
- uart0: serial@11002000 {
- compatible = "mediatek,mt7622-uart",
- "mediatek,mt6577-uart";
- reg = <0 0x11002000 0 0x400>;
- interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&topckgen CLK_TOP_UART_SEL>,
- <&pericfg CLK_PERI_UART0_PD>;
- clock-names = "baud", "bus";
- status = "disabled";
- };
-
- uart1: serial@11003000 {
- compatible = "mediatek,mt7622-uart",
- "mediatek,mt6577-uart";
- reg = <0 0x11003000 0 0x400>;
- interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&topckgen CLK_TOP_UART_SEL>,
- <&pericfg CLK_PERI_UART1_PD>;
- clock-names = "baud", "bus";
- status = "disabled";
- };
-
- uart2: serial@11004000 {
- compatible = "mediatek,mt7622-uart",
- "mediatek,mt6577-uart";
- reg = <0 0x11004000 0 0x400>;
- interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&topckgen CLK_TOP_UART_SEL>,
- <&pericfg CLK_PERI_UART2_PD>;
- clock-names = "baud", "bus";
- status = "disabled";
- };
-
- uart3: serial@11005000 {
- compatible = "mediatek,mt7622-uart",
- "mediatek,mt6577-uart";
- reg = <0 0x11005000 0 0x400>;
- interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&topckgen CLK_TOP_UART_SEL>,
- <&pericfg CLK_PERI_UART3_PD>;
- clock-names = "baud", "bus";
- status = "disabled";
- };
-
- pwm: pwm@11006000 {
- compatible = "mediatek,mt7622-pwm";
- reg = <0 0x11006000 0 0x1000>;
- interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&topckgen CLK_TOP_PWM_SEL>,
- <&pericfg CLK_PERI_PWM_PD>,
- <&pericfg CLK_PERI_PWM1_PD>,
- <&pericfg CLK_PERI_PWM2_PD>,
- <&pericfg CLK_PERI_PWM3_PD>,
- <&pericfg CLK_PERI_PWM4_PD>,
- <&pericfg CLK_PERI_PWM5_PD>,
- <&pericfg CLK_PERI_PWM6_PD>;
- clock-names = "top", "main", "pwm1", "pwm2", "pwm3", "pwm4",
- "pwm5", "pwm6";
- status = "disabled";
- };
-
- i2c0: i2c@11007000 {
- compatible = "mediatek,mt7622-i2c";
- reg = <0 0x11007000 0 0x90>,
- <0 0x11000100 0 0x80>;
- interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_LOW>;
- clock-div = <16>;
- clocks = <&pericfg CLK_PERI_I2C0_PD>,
- <&pericfg CLK_PERI_AP_DMA_PD>;
- clock-names = "main", "dma";
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
-
- i2c1: i2c@11008000 {
- compatible = "mediatek,mt7622-i2c";
- reg = <0 0x11008000 0 0x90>,
- <0 0x11000180 0 0x80>;
- interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_LOW>;
- clock-div = <16>;
- clocks = <&pericfg CLK_PERI_I2C1_PD>,
- <&pericfg CLK_PERI_AP_DMA_PD>;
- clock-names = "main", "dma";
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
-
- i2c2: i2c@11009000 {
- compatible = "mediatek,mt7622-i2c";
- reg = <0 0x11009000 0 0x90>,
- <0 0x11000200 0 0x80>;
- interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_LOW>;
- clock-div = <16>;
- clocks = <&pericfg CLK_PERI_I2C2_PD>,
- <&pericfg CLK_PERI_AP_DMA_PD>;
- clock-names = "main", "dma";
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
-
- spi0: spi@1100a000 {
- compatible = "mediatek,mt7622-spi";
- reg = <0 0x1100a000 0 0x100>;
- interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
- <&topckgen CLK_TOP_SPI0_SEL>,
- <&pericfg CLK_PERI_SPI0_PD>;
- clock-names = "parent-clk", "sel-clk", "spi-clk";
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
-
- thermal: thermal@1100b000 {
- #thermal-sensor-cells = <1>;
- compatible = "mediatek,mt7622-thermal";
- reg = <0 0x1100b000 0 0x1000>;
- interrupts = <0 78 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&pericfg CLK_PERI_THERM_PD>,
- <&pericfg CLK_PERI_AUXADC_PD>;
- clock-names = "therm", "auxadc";
- resets = <&pericfg MT7622_PERI_THERM_SW_RST>;
- reset-names = "therm";
- mediatek,auxadc = <&auxadc>;
- mediatek,apmixedsys = <&apmixedsys>;
- nvmem-cells = <&thermal_calibration>;
- nvmem-cell-names = "calibration-data";
- };
-
- btif: serial@1100c000 {
- compatible = "mediatek,mt7622-btif",
- "mediatek,mtk-btif";
- reg = <0 0x1100c000 0 0x1000>;
- interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&pericfg CLK_PERI_BTIF_PD>;
- clock-names = "main";
- reg-shift = <2>;
- reg-io-width = <4>;
- status = "disabled";
-
- bluetooth {
- compatible = "mediatek,mt7622-bluetooth";
- power-domains = <&scpsys MT7622_POWER_DOMAIN_WB>;
- clocks = <&clk25m>;
- clock-names = "ref";
- };
- };
-
- nandc: nfi@1100d000 {
- compatible = "mediatek,mt7622-nfc";
- reg = <0 0x1100D000 0 0x1000>;
- interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&pericfg CLK_PERI_NFI_PD>,
- <&pericfg CLK_PERI_SNFI_PD>;
- clock-names = "nfi_clk", "pad_clk";
- ecc-engine = <&bch>;
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
-
- bch: ecc@1100e000 {
- compatible = "mediatek,mt7622-ecc";
- reg = <0 0x1100e000 0 0x1000>;
- interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&pericfg CLK_PERI_NFIECC_PD>;
- clock-names = "nfiecc_clk";
- status = "disabled";
- };
-
- nor_flash: spi@11014000 {
- compatible = "mediatek,mt7622-nor",
- "mediatek,mt8173-nor";
- reg = <0 0x11014000 0 0xe0>;
- clocks = <&pericfg CLK_PERI_FLASH_PD>,
- <&topckgen CLK_TOP_FLASH_SEL>;
- clock-names = "spi", "sf";
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
-
- snfi: spi@1100d000 {
- compatible = "mediatek,mt7622-snfi";
- reg = <0 0x1100d000 0 0x1000>;
- interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&pericfg CLK_PERI_NFI_PD>,
- <&pericfg CLK_PERI_SNFI_PD>;
- clock-names = "nfi_clk", "spi_clk";
- ecc-engine = <&bch>;
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
-
- spi1: spi@11016000 {
- compatible = "mediatek,mt7622-spi";
- reg = <0 0x11016000 0 0x100>;
- interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
- <&topckgen CLK_TOP_SPI1_SEL>,
- <&pericfg CLK_PERI_SPI1_PD>;
- clock-names = "parent-clk", "sel-clk", "spi-clk";
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
-
- uart4: serial@11019000 {
- compatible = "mediatek,mt7622-uart",
- "mediatek,mt6577-uart";
- reg = <0 0x11019000 0 0x400>;
- interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&topckgen CLK_TOP_UART_SEL>,
- <&pericfg CLK_PERI_UART4_PD>;
- clock-names = "baud", "bus";
- status = "disabled";
- };
-
- audsys: clock-controller@11220000 {
- compatible = "mediatek,mt7622-audsys", "syscon";
- reg = <0 0x11220000 0 0x2000>;
- #clock-cells = <1>;
-
- afe: audio-controller {
- compatible = "mediatek,mt7622-audio";
- interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_LOW>,
- <GIC_SPI 145 IRQ_TYPE_LEVEL_LOW>;
- interrupt-names = "afe", "asys";
-
- clocks = <&infracfg CLK_INFRA_AUDIO_PD>,
- <&topckgen CLK_TOP_AUD1_SEL>,
- <&topckgen CLK_TOP_AUD2_SEL>,
- <&topckgen CLK_TOP_A1SYS_HP_DIV_PD>,
- <&topckgen CLK_TOP_A2SYS_HP_DIV_PD>,
- <&topckgen CLK_TOP_I2S0_MCK_SEL>,
- <&topckgen CLK_TOP_I2S1_MCK_SEL>,
- <&topckgen CLK_TOP_I2S2_MCK_SEL>,
- <&topckgen CLK_TOP_I2S3_MCK_SEL>,
- <&topckgen CLK_TOP_I2S0_MCK_DIV>,
- <&topckgen CLK_TOP_I2S1_MCK_DIV>,
- <&topckgen CLK_TOP_I2S2_MCK_DIV>,
- <&topckgen CLK_TOP_I2S3_MCK_DIV>,
- <&topckgen CLK_TOP_I2S0_MCK_DIV_PD>,
- <&topckgen CLK_TOP_I2S1_MCK_DIV_PD>,
- <&topckgen CLK_TOP_I2S2_MCK_DIV_PD>,
- <&topckgen CLK_TOP_I2S3_MCK_DIV_PD>,
- <&audsys CLK_AUDIO_I2SO1>,
- <&audsys CLK_AUDIO_I2SO2>,
- <&audsys CLK_AUDIO_I2SO3>,
- <&audsys CLK_AUDIO_I2SO4>,
- <&audsys CLK_AUDIO_I2SIN1>,
- <&audsys CLK_AUDIO_I2SIN2>,
- <&audsys CLK_AUDIO_I2SIN3>,
- <&audsys CLK_AUDIO_I2SIN4>,
- <&audsys CLK_AUDIO_ASRCO1>,
- <&audsys CLK_AUDIO_ASRCO2>,
- <&audsys CLK_AUDIO_ASRCO3>,
- <&audsys CLK_AUDIO_ASRCO4>,
- <&audsys CLK_AUDIO_AFE>,
- <&audsys CLK_AUDIO_AFE_CONN>,
- <&audsys CLK_AUDIO_A1SYS>,
- <&audsys CLK_AUDIO_A2SYS>;
-
- clock-names = "infra_sys_audio_clk",
- "top_audio_mux1_sel",
- "top_audio_mux2_sel",
- "top_audio_a1sys_hp",
- "top_audio_a2sys_hp",
- "i2s0_src_sel",
- "i2s1_src_sel",
- "i2s2_src_sel",
- "i2s3_src_sel",
- "i2s0_src_div",
- "i2s1_src_div",
- "i2s2_src_div",
- "i2s3_src_div",
- "i2s0_mclk_en",
- "i2s1_mclk_en",
- "i2s2_mclk_en",
- "i2s3_mclk_en",
- "i2so0_hop_ck",
- "i2so1_hop_ck",
- "i2so2_hop_ck",
- "i2so3_hop_ck",
- "i2si0_hop_ck",
- "i2si1_hop_ck",
- "i2si2_hop_ck",
- "i2si3_hop_ck",
- "asrc0_out_ck",
- "asrc1_out_ck",
- "asrc2_out_ck",
- "asrc3_out_ck",
- "audio_afe_pd",
- "audio_afe_conn_pd",
- "audio_a1sys_pd",
- "audio_a2sys_pd";
-
- assigned-clocks = <&topckgen CLK_TOP_A1SYS_HP_SEL>,
- <&topckgen CLK_TOP_A2SYS_HP_SEL>,
- <&topckgen CLK_TOP_A1SYS_HP_DIV>,
- <&topckgen CLK_TOP_A2SYS_HP_DIV>;
- assigned-clock-parents = <&topckgen CLK_TOP_AUD1PLL>,
- <&topckgen CLK_TOP_AUD2PLL>;
- assigned-clock-rates = <0>, <0>, <49152000>, <45158400>;
- };
- };
-
- mmc0: mmc@11230000 {
- compatible = "mediatek,mt7622-mmc";
- reg = <0 0x11230000 0 0x1000>;
- interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&pericfg CLK_PERI_MSDC30_0_PD>,
- <&topckgen CLK_TOP_MSDC50_0_SEL>;
- clock-names = "source", "hclk";
- status = "disabled";
- };
-
- mmc1: mmc@11240000 {
- compatible = "mediatek,mt7622-mmc";
- reg = <0 0x11240000 0 0x1000>;
- interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&pericfg CLK_PERI_MSDC30_1_PD>,
- <&topckgen CLK_TOP_AXI_SEL>;
- clock-names = "source", "hclk";
- status = "disabled";
- };
-
- wmac: wmac@18000000 {
- compatible = "mediatek,mt7622-wmac";
- reg = <0 0x18000000 0 0x100000>;
- interrupts = <GIC_SPI 211 IRQ_TYPE_LEVEL_LOW>;
-
- mediatek,infracfg = <&infracfg>;
- status = "disabled";
-
- power-domains = <&scpsys MT7622_POWER_DOMAIN_WB>;
- };
-
- ssusbsys: ssusbsys@1a000000 {
- compatible = "mediatek,mt7622-ssusbsys",
- "syscon";
- reg = <0 0x1a000000 0 0x1000>;
- #clock-cells = <1>;
- #reset-cells = <1>;
- };
-
- ssusb: usb@1a0c0000 {
- compatible = "mediatek,mt7622-xhci",
- "mediatek,mtk-xhci";
- reg = <0 0x1a0c0000 0 0x01000>,
- <0 0x1a0c4700 0 0x0100>;
- reg-names = "mac", "ippc";
- interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_LOW>;
- power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF1>;
- clocks = <&ssusbsys CLK_SSUSB_SYS_EN>,
- <&ssusbsys CLK_SSUSB_REF_EN>,
- <&ssusbsys CLK_SSUSB_MCU_EN>,
- <&ssusbsys CLK_SSUSB_DMA_EN>;
- clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck";
- phys = <&u2port0 PHY_TYPE_USB2>,
- <&u3port0 PHY_TYPE_USB3>,
- <&u2port1 PHY_TYPE_USB2>;
-
- status = "disabled";
- };
-
- u3phy: usb-phy@1a0c4000 {
- compatible = "mediatek,mt7622-u3phy",
- "mediatek,generic-tphy-v1";
- reg = <0 0x1a0c4000 0 0x700>;
- #address-cells = <2>;
- #size-cells = <2>;
- ranges;
- status = "disabled";
-
- u2port0: usb-phy@1a0c4800 {
- reg = <0 0x1a0c4800 0 0x0100>;
- #phy-cells = <1>;
- clocks = <&ssusbsys CLK_SSUSB_U2_PHY_EN>;
- clock-names = "ref";
- };
-
- u3port0: usb-phy@1a0c4900 {
- reg = <0 0x1a0c4900 0 0x0700>;
- #phy-cells = <1>;
- clocks = <&clk25m>;
- clock-names = "ref";
- };
-
- u2port1: usb-phy@1a0c5000 {
- reg = <0 0x1a0c5000 0 0x0100>;
- #phy-cells = <1>;
- clocks = <&ssusbsys CLK_SSUSB_U2_PHY_1P_EN>;
- clock-names = "ref";
- };
- };
-
- pciesys: pciesys@1a100800 {
- compatible = "mediatek,mt7622-pciesys",
- "syscon";
- reg = <0 0x1a100800 0 0x1000>;
- #clock-cells = <1>;
- #reset-cells = <1>;
- };
-
- pcie: pcie@1a140000 {
- compatible = "mediatek,mt7622-pcie";
- device_type = "pci";
- reg = <0 0x1a140000 0 0x1000>,
- <0 0x1a143000 0 0x1000>,
- <0 0x1a145000 0 0x1000>;
- reg-names = "subsys", "port0", "port1";
- #address-cells = <3>;
- #size-cells = <2>;
- interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_LOW>,
- <GIC_SPI 229 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&pciesys CLK_PCIE_P0_MAC_EN>,
- <&pciesys CLK_PCIE_P1_MAC_EN>,
- <&pciesys CLK_PCIE_P0_AHB_EN>,
- <&pciesys CLK_PCIE_P0_AHB_EN>,
- <&pciesys CLK_PCIE_P0_AUX_EN>,
- <&pciesys CLK_PCIE_P1_AUX_EN>,
- <&pciesys CLK_PCIE_P0_AXI_EN>,
- <&pciesys CLK_PCIE_P1_AXI_EN>,
- <&pciesys CLK_PCIE_P0_OBFF_EN>,
- <&pciesys CLK_PCIE_P1_OBFF_EN>,
- <&pciesys CLK_PCIE_P0_PIPE_EN>,
- <&pciesys CLK_PCIE_P1_PIPE_EN>;
- clock-names = "sys_ck0", "sys_ck1", "ahb_ck0", "ahb_ck1",
- "aux_ck0", "aux_ck1", "axi_ck0", "axi_ck1",
- "obff_ck0", "obff_ck1", "pipe_ck0", "pipe_ck1";
- power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF0>;
- bus-range = <0x00 0xff>;
- ranges = <0x82000000 0 0x20000000 0x0 0x20000000 0 0x10000000>;
- status = "disabled";
-
- pcie0: pcie@0,0 {
- reg = <0x0000 0 0 0 0>;
- #address-cells = <3>;
- #size-cells = <2>;
- #interrupt-cells = <1>;
- ranges;
- status = "disabled";
-
- num-lanes = <1>;
- interrupt-map-mask = <0 0 0 7>;
- interrupt-map = <0 0 0 1 &pcie_intc0 0>,
- <0 0 0 2 &pcie_intc0 1>,
- <0 0 0 3 &pcie_intc0 2>,
- <0 0 0 4 &pcie_intc0 3>;
- pcie_intc0: interrupt-controller {
- interrupt-controller;
- #address-cells = <0>;
- #interrupt-cells = <1>;
- };
- };
-
- pcie1: pcie@1,0 {
- reg = <0x0800 0 0 0 0>;
- #address-cells = <3>;
- #size-cells = <2>;
- #interrupt-cells = <1>;
- ranges;
- status = "disabled";
-
- num-lanes = <1>;
- interrupt-map-mask = <0 0 0 7>;
- interrupt-map = <0 0 0 1 &pcie_intc1 0>,
- <0 0 0 2 &pcie_intc1 1>,
- <0 0 0 3 &pcie_intc1 2>,
- <0 0 0 4 &pcie_intc1 3>;
- pcie_intc1: interrupt-controller {
- interrupt-controller;
- #address-cells = <0>;
- #interrupt-cells = <1>;
- };
- };
- };
-
- sata: sata@1a200000 {
- compatible = "mediatek,mt7622-ahci",
- "mediatek,mtk-ahci";
- reg = <0 0x1a200000 0 0x1100>;
- interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>;
- interrupt-names = "hostc";
- clocks = <&pciesys CLK_SATA_AHB_EN>,
- <&pciesys CLK_SATA_AXI_EN>,
- <&pciesys CLK_SATA_ASIC_EN>,
- <&pciesys CLK_SATA_RBC_EN>,
- <&pciesys CLK_SATA_PM_EN>;
- clock-names = "ahb", "axi", "asic", "rbc", "pm";
- phys = <&sata_port PHY_TYPE_SATA>;
- phy-names = "sata-phy";
- ports-implemented = <0x1>;
- power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF0>;
- resets = <&pciesys MT7622_SATA_AXI_BUS_RST>,
- <&pciesys MT7622_SATA_PHY_SW_RST>,
- <&pciesys MT7622_SATA_PHY_REG_RST>;
- reset-names = "axi", "sw", "reg";
- mediatek,phy-mode = <&pciesys>;
- status = "disabled";
- };
-
- sata_phy: sata-phy@1a243000 {
- compatible = "mediatek,generic-tphy-v1";
- #address-cells = <2>;
- #size-cells = <2>;
- ranges;
- status = "disabled";
-
- sata_port: sata-phy@1a243000 {
- reg = <0 0x1a243000 0 0x0100>;
- clocks = <&topckgen CLK_TOP_ETH_500M>;
- clock-names = "ref";
- #phy-cells = <1>;
- };
- };
-
- ethsys: syscon@1b000000 {
- compatible = "mediatek,mt7622-ethsys",
- "syscon";
- reg = <0 0x1b000000 0 0x1000>;
- #clock-cells = <1>;
- #reset-cells = <1>;
- };
-
- hsdma: dma-controller@1b007000 {
- compatible = "mediatek,mt7622-hsdma";
- reg = <0 0x1b007000 0 0x1000>;
- interrupts = <GIC_SPI 219 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&ethsys CLK_ETH_HSDMA_EN>;
- clock-names = "hsdma";
- power-domains = <&scpsys MT7622_POWER_DOMAIN_ETHSYS>;
- #dma-cells = <1>;
- };
-
- eth: ethernet@1b100000 {
- compatible = "mediatek,mt7622-eth",
- "mediatek,mt2701-eth",
- "syscon";
- reg = <0 0x1b100000 0 0x20000>;
- interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_LOW>,
- <GIC_SPI 224 IRQ_TYPE_LEVEL_LOW>,
- <GIC_SPI 225 IRQ_TYPE_LEVEL_LOW>;
- clocks = <&topckgen CLK_TOP_ETH_SEL>,
- <&ethsys CLK_ETH_ESW_EN>,
- <&ethsys CLK_ETH_GP0_EN>,
- <&ethsys CLK_ETH_GP1_EN>,
- <&ethsys CLK_ETH_GP2_EN>,
- <&sgmiisys CLK_SGMII_TX250M_EN>,
- <&sgmiisys CLK_SGMII_RX250M_EN>,
- <&sgmiisys CLK_SGMII_CDR_REF>,
- <&sgmiisys CLK_SGMII_CDR_FB>,
- <&topckgen CLK_TOP_SGMIIPLL>,
- <&apmixedsys CLK_APMIXED_ETH2PLL>;
- clock-names = "ethif", "esw", "gp0", "gp1", "gp2",
- "sgmii_tx250m", "sgmii_rx250m",
- "sgmii_cdr_ref", "sgmii_cdr_fb", "sgmii_ck",
- "eth2pll";
- power-domains = <&scpsys MT7622_POWER_DOMAIN_ETHSYS>;
- mediatek,ethsys = <&ethsys>;
- mediatek,sgmiisys = <&sgmiisys>;
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
-
- sgmiisys: sgmiisys@1b128000 {
- compatible = "mediatek,mt7622-sgmiisys",
- "syscon";
- reg = <0 0x1b128000 0 0x3000>;
- #clock-cells = <1>;
- mediatek,physpeed = "2500";
- };
-};
diff --git a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/Kconfig b/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/Kconfig
deleted file mode 100644
index d9e0230cf0..0000000000
--- a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/Kconfig
+++ /dev/null
@@ -1,3 +0,0 @@
-
-config MT753X_GSW
- tristate "Driver for the MediaTek MT753x switch"
diff --git a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/Makefile b/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/Makefile
deleted file mode 100644
index 7aae451cd1..0000000000
--- a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/Makefile
+++ /dev/null
@@ -1,11 +0,0 @@
-#
-# Makefile for MediaTek MT753x gigabit switch
-#
-
-obj-$(CONFIG_MT753X_GSW) += mt753x.o
-
-mt753x-$(CONFIG_SWCONFIG) += mt753x_swconfig.o
-
-mt753x-y += mt753x_mdio.o mt7530.o mt7531.o \
- mt753x_common.o mt753x_vlan.o \
- mt753x_nl.o
diff --git a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt7530.c b/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt7530.c
deleted file mode 100644
index 6a94d0d2f4..0000000000
--- a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt7530.c
+++ /dev/null
@@ -1,631 +0,0 @@
-// SPDX-License-Identifier: GPL-2.0-only
-/*
- * Copyright (c) 2018 MediaTek Inc.
- * Author: Weijie Gao <weijie.gao@mediatek.com>
- */
-
-#include <linux/kernel.h>
-#include <linux/delay.h>
-
-#include "mt753x.h"
-#include "mt753x_regs.h"
-
-/* MT7530 registers */
-
-/* Unique fields of PMCR for MT7530 */
-#define FORCE_MODE BIT(15)
-
-/* Unique fields of GMACCR for MT7530 */
-#define VLAN_SUPT_NO_S 14
-#define VLAN_SUPT_NO_M 0x1c000
-#define LATE_COL_DROP BIT(13)
-
-/* Unique fields of (M)HWSTRAP for MT7530 */
-#define BOND_OPTION BIT(24)
-#define P5_PHY0_SEL BIT(20)
-#define CHG_TRAP BIT(16)
-#define LOOPDET_DIS BIT(14)
-#define P5_INTF_SEL_GMAC5 BIT(13)
-#define SMI_ADDR_S 11
-#define SMI_ADDR_M 0x1800
-#define XTAL_FSEL_S 9
-#define XTAL_FSEL_M 0x600
-#define P6_INTF_DIS BIT(8)
-#define P5_INTF_MODE_RGMII BIT(7)
-#define P5_INTF_DIS_S BIT(6)
-#define C_MDIO_BPS_S BIT(5)
-#define EEPROM_EN_S BIT(4)
-
-/* PHY EEE Register bitmap of define */
-#define PHY_DEV07 0x07
-#define PHY_DEV07_REG_03C 0x3c
-
-/* PHY Extend Register 0x14 bitmap of define */
-#define PHY_EXT_REG_14 0x14
-
-/* Fields of PHY_EXT_REG_14 */
-#define PHY_EN_DOWN_SHFIT BIT(4)
-
-/* PHY Token Ring Register 0x10 bitmap of define */
-#define PHY_TR_REG_10 0x10
-
-/* PHY Token Ring Register 0x12 bitmap of define */
-#define PHY_TR_REG_12 0x12
-
-/* PHY LPI PCS/DSP Control Register bitmap of define */
-#define PHY_LPI_REG_11 0x11
-
-/* PHY DEV 0x1e Register bitmap of define */
-#define PHY_DEV1E 0x1e
-#define PHY_DEV1E_REG_123 0x123
-#define PHY_DEV1E_REG_A6 0xa6
-
-/* Values of XTAL_FSEL */
-#define XTAL_20MHZ 1
-#define XTAL_40MHZ 2
-#define XTAL_25MHZ 3
-
-#define P6ECR 0x7830
-#define P6_INTF_MODE_TRGMII BIT(0)
-
-#define TRGMII_TXCTRL 0x7a40
-#define TRAIN_TXEN BIT(31)
-#define TXC_INV BIT(30)
-#define TX_DOEO BIT(29)
-#define TX_RST BIT(28)
-
-#define TRGMII_TD0_CTRL 0x7a50
-#define TRGMII_TD1_CTRL 0x7a58
-#define TRGMII_TD2_CTRL 0x7a60
-#define TRGMII_TD3_CTRL 0x7a68
-#define TRGMII_TXCTL_CTRL 0x7a70
-#define TRGMII_TCK_CTRL 0x7a78
-#define TRGMII_TD_CTRL(n) (0x7a50 + (n) * 8)
-#define NUM_TRGMII_CTRL 6
-#define TX_DMPEDRV BIT(31)
-#define TX_DM_SR BIT(15)
-#define TX_DMERODT BIT(14)
-#define TX_DMOECTL BIT(13)
-#define TX_TAP_S 8
-#define TX_TAP_M 0xf00
-#define TX_TRAIN_WD_S 0
-#define TX_TRAIN_WD_M 0xff
-
-#define TRGMII_TD0_ODT 0x7a54
-#define TRGMII_TD1_ODT 0x7a5c
-#define TRGMII_TD2_ODT 0x7a64
-#define TRGMII_TD3_ODT 0x7a6c
-#define TRGMII_TXCTL_ODT 0x7574
-#define TRGMII_TCK_ODT 0x757c
-#define TRGMII_TD_ODT(n) (0x7a54 + (n) * 8)
-#define NUM_TRGMII_ODT 6
-#define TX_DM_DRVN_PRE_S 30
-#define TX_DM_DRVN_PRE_M 0xc0000000
-#define TX_DM_DRVP_PRE_S 28
-#define TX_DM_DRVP_PRE_M 0x30000000
-#define TX_DM_TDSEL_S 24
-#define TX_DM_TDSEL_M 0xf000000
-#define TX_ODTEN BIT(23)
-#define TX_DME_PRE BIT(20)
-#define TX_DM_DRVNT0 BIT(19)
-#define TX_DM_DRVPT0 BIT(18)
-#define TX_DM_DRVNTE BIT(17)
-#define TX_DM_DRVPTE BIT(16)
-#define TX_DM_ODTN_S 12
-#define TX_DM_ODTN_M 0x7000
-#define TX_DM_ODTP_S 8
-#define TX_DM_ODTP_M 0x700
-#define TX_DM_DRVN_S 4
-#define TX_DM_DRVN_M 0xf0
-#define TX_DM_DRVP_S 0
-#define TX_DM_DRVP_M 0x0f
-
-#define P5RGMIIRXCR 0x7b00
-#define CSR_RGMII_RCTL_CFG_S 24
-#define CSR_RGMII_RCTL_CFG_M 0x7000000
-#define CSR_RGMII_RXD_CFG_S 16
-#define CSR_RGMII_RXD_CFG_M 0x70000
-#define CSR_RGMII_EDGE_ALIGN BIT(8)
-#define CSR_RGMII_RXC_90DEG_CFG_S 4
-#define CSR_RGMII_RXC_90DEG_CFG_M 0xf0
-#define CSR_RGMII_RXC_0DEG_CFG_S 0
-#define CSR_RGMII_RXC_0DEG_CFG_M 0x0f
-
-#define P5RGMIITXCR 0x7b04
-#define CSR_RGMII_TXEN_CFG_S 16
-#define CSR_RGMII_TXEN_CFG_M 0x70000
-#define CSR_RGMII_TXD_CFG_S 8
-#define CSR_RGMII_TXD_CFG_M 0x700
-#define CSR_RGMII_TXC_CFG_S 0
-#define CSR_RGMII_TXC_CFG_M 0x1f
-
-#define CHIP_REV 0x7ffc
-#define CHIP_NAME_S 16
-#define CHIP_NAME_M 0xffff0000
-#define CHIP_REV_S 0
-#define CHIP_REV_M 0x0f
-
-/* MMD registers */
-#define CORE_PLL_GROUP2 0x401
-#define RG_SYSPLL_EN_NORMAL BIT(15)
-#define RG_SYSPLL_VODEN BIT(14)
-#define RG_SYSPLL_POSDIV_S 5
-#define RG_SYSPLL_POSDIV_M 0x60
-
-#define CORE_PLL_GROUP4 0x403
-#define RG_SYSPLL_DDSFBK_EN BIT(12)
-#define RG_SYSPLL_BIAS_EN BIT(11)
-#define RG_SYSPLL_BIAS_LPF_EN BIT(10)
-
-#define CORE_PLL_GROUP5 0x404
-#define RG_LCDDS_PCW_NCPO1_S 0
-#define RG_LCDDS_PCW_NCPO1_M 0xffff
-
-#define CORE_PLL_GROUP6 0x405
-#define RG_LCDDS_PCW_NCPO0_S 0
-#define RG_LCDDS_PCW_NCPO0_M 0xffff
-
-#define CORE_PLL_GROUP7 0x406
-#define RG_LCDDS_PWDB BIT(15)
-#define RG_LCDDS_ISO_EN BIT(13)
-#define RG_LCCDS_C_S 4
-#define RG_LCCDS_C_M 0x70
-#define RG_LCDDS_PCW_NCPO_CHG BIT(3)
-
-#define CORE_PLL_GROUP10 0x409
-#define RG_LCDDS_SSC_DELTA_S 0
-#define RG_LCDDS_SSC_DELTA_M 0xfff
-
-#define CORE_PLL_GROUP11 0x40a
-#define RG_LCDDS_SSC_DELTA1_S 0
-#define RG_LCDDS_SSC_DELTA1_M 0xfff
-
-#define CORE_GSWPLL_GCR_1 0x040d
-#define GSWPLL_PREDIV_S 14
-#define GSWPLL_PREDIV_M 0xc000
-#define GSWPLL_POSTDIV_200M_S 12
-#define GSWPLL_POSTDIV_200M_M 0x3000
-#define GSWPLL_EN_PRE BIT(11)
-#define GSWPLL_FBKSEL BIT(10)
-#define GSWPLL_BP BIT(9)
-#define GSWPLL_BR BIT(8)
-#define GSWPLL_FBKDIV_200M_S 0
-#define GSWPLL_FBKDIV_200M_M 0xff
-
-#define CORE_GSWPLL_GCR_2 0x040e
-#define GSWPLL_POSTDIV_500M_S 8
-#define GSWPLL_POSTDIV_500M_M 0x300
-#define GSWPLL_FBKDIV_500M_S 0
-#define GSWPLL_FBKDIV_500M_M 0xff
-
-#define TRGMII_GSW_CLK_CG 0x0410
-#define TRGMIICK_EN BIT(1)
-#define GSWCK_EN BIT(0)
-
-static int mt7530_mii_read(struct gsw_mt753x *gsw, int phy, int reg)
-{
- if (phy < MT753X_NUM_PHYS)
- phy = (gsw->phy_base + phy) & MT753X_SMI_ADDR_MASK;
-
- return mdiobus_read(gsw->host_bus, phy, reg);
-}
-
-static void mt7530_mii_write(struct gsw_mt753x *gsw, int phy, int reg, u16 val)
-{
- if (phy < MT753X_NUM_PHYS)
- phy = (gsw->phy_base + phy) & MT753X_SMI_ADDR_MASK;
-
- mdiobus_write(gsw->host_bus, phy, reg, val);
-}
-
-static int mt7530_mmd_read(struct gsw_mt753x *gsw, int addr, int devad, u16 reg)
-{
- u16 val;
-
- if (addr < MT753X_NUM_PHYS)
- addr = (gsw->phy_base + addr) & MT753X_SMI_ADDR_MASK;
-
- mutex_lock(&gsw->host_bus->mdio_lock);
-
- gsw->host_bus->write(gsw->host_bus, addr, MII_MMD_ACC_CTL_REG,
- (MMD_ADDR << MMD_CMD_S) |
- ((devad << MMD_DEVAD_S) & MMD_DEVAD_M));
-
- gsw->host_bus->write(gsw->host_bus, addr, MII_MMD_ADDR_DATA_REG, reg);
-
- gsw->host_bus->write(gsw->host_bus, addr, MII_MMD_ACC_CTL_REG,
- (MMD_DATA << MMD_CMD_S) |
- ((devad << MMD_DEVAD_S) & MMD_DEVAD_M));
-
- val = gsw->host_bus->read(gsw->host_bus, addr, MII_MMD_ADDR_DATA_REG);
-
- mutex_unlock(&gsw->host_bus->mdio_lock);
-
- return val;
-}
-
-static void mt7530_mmd_write(struct gsw_mt753x *gsw, int addr, int devad,
- u16 reg, u16 val)
-{
- if (addr < MT753X_NUM_PHYS)
- addr = (gsw->phy_base + addr) & MT753X_SMI_ADDR_MASK;
-
- mutex_lock(&gsw->host_bus->mdio_lock);
-
- gsw->host_bus->write(gsw->host_bus, addr, MII_MMD_ACC_CTL_REG,
- (MMD_ADDR << MMD_CMD_S) |
- ((devad << MMD_DEVAD_S) & MMD_DEVAD_M));
-
- gsw->host_bus->write(gsw->host_bus, addr, MII_MMD_ADDR_DATA_REG, reg);
-
- gsw->host_bus->write(gsw->host_bus, addr, MII_MMD_ACC_CTL_REG,
- (MMD_DATA << MMD_CMD_S) |
- ((devad << MMD_DEVAD_S) & MMD_DEVAD_M));
-
- gsw->host_bus->write(gsw->host_bus, addr, MII_MMD_ADDR_DATA_REG, val);
-
- mutex_unlock(&gsw->host_bus->mdio_lock);
-}
-
-static void mt7530_core_reg_write(struct gsw_mt753x *gsw, u32 reg, u32 val)
-{
- gsw->mmd_write(gsw, 0, 0x1f, reg, val);
-}
-
-static void mt7530_trgmii_setting(struct gsw_mt753x *gsw)
-{
- u16 i;
-
- mt7530_core_reg_write(gsw, CORE_PLL_GROUP5, 0x0780);
- mdelay(1);
- mt7530_core_reg_write(gsw, CORE_PLL_GROUP6, 0);
- mt7530_core_reg_write(gsw, CORE_PLL_GROUP10, 0x87);
- mdelay(1);
- mt7530_core_reg_write(gsw, CORE_PLL_GROUP11, 0x87);
-
- /* PLL BIAS enable */
- mt7530_core_reg_write(gsw, CORE_PLL_GROUP4,
- RG_SYSPLL_DDSFBK_EN | RG_SYSPLL_BIAS_EN);
- mdelay(1);
-
- /* PLL LPF enable */
- mt7530_core_reg_write(gsw, CORE_PLL_GROUP4,
- RG_SYSPLL_DDSFBK_EN |
- RG_SYSPLL_BIAS_EN | RG_SYSPLL_BIAS_LPF_EN);
-
- /* sys PLL enable */
- mt7530_core_reg_write(gsw, CORE_PLL_GROUP2,
- RG_SYSPLL_EN_NORMAL | RG_SYSPLL_VODEN |
- (1 << RG_SYSPLL_POSDIV_S));
-
- /* LCDDDS PWDS */
- mt7530_core_reg_write(gsw, CORE_PLL_GROUP7,
- (3 << RG_LCCDS_C_S) |
- RG_LCDDS_PWDB | RG_LCDDS_ISO_EN);
- mdelay(1);
-
- /* Enable MT7530 TRGMII clock */
- mt7530_core_reg_write(gsw, TRGMII_GSW_CLK_CG, GSWCK_EN | TRGMIICK_EN);
-
- /* lower Tx Driving */
- for (i = 0 ; i < NUM_TRGMII_ODT; i++)
- mt753x_reg_write(gsw, TRGMII_TD_ODT(i),
- (4 << TX_DM_DRVP_S) | (4 << TX_DM_DRVN_S));
-}
-
-static void mt7530_rgmii_setting(struct gsw_mt753x *gsw)
-{
- u32 val;
-
- mt7530_core_reg_write(gsw, CORE_PLL_GROUP5, 0x0c80);
- mdelay(1);
- mt7530_core_reg_write(gsw, CORE_PLL_GROUP6, 0);
- mt7530_core_reg_write(gsw, CORE_PLL_GROUP10, 0x87);
- mdelay(1);
- mt7530_core_reg_write(gsw, CORE_PLL_GROUP11, 0x87);
-
- val = mt753x_reg_read(gsw, TRGMII_TXCTRL);
- val &= ~TXC_INV;
- mt753x_reg_write(gsw, TRGMII_TXCTRL, val);
-
- mt753x_reg_write(gsw, TRGMII_TCK_CTRL,
- (8 << TX_TAP_S) | (0x55 << TX_TRAIN_WD_S));
-}
-
-static int mt7530_mac_port_setup(struct gsw_mt753x *gsw)
-{
- u32 hwstrap, p6ecr = 0, p5mcr, p6mcr, phyad;
-
- hwstrap = mt753x_reg_read(gsw, MHWSTRAP);
- hwstrap &= ~(P6_INTF_DIS | P5_INTF_MODE_RGMII | P5_INTF_DIS_S);
- hwstrap |= P5_INTF_SEL_GMAC5;
- if (!gsw->port5_cfg.enabled) {
- p5mcr = FORCE_MODE;
- hwstrap |= P5_INTF_DIS_S;
- } else {
- p5mcr = (IPG_96BIT_WITH_SHORT_IPG << IPG_CFG_S) |
- MAC_MODE | MAC_TX_EN | MAC_RX_EN |
- BKOFF_EN | BACKPR_EN;
-
- if (gsw->port5_cfg.force_link) {
- p5mcr |= FORCE_MODE | FORCE_LINK | FORCE_RX_FC |
- FORCE_TX_FC;
- p5mcr |= gsw->port5_cfg.speed << FORCE_SPD_S;
-
- if (gsw->port5_cfg.duplex)
- p5mcr |= FORCE_DPX;
- }
-
- switch (gsw->port5_cfg.phy_mode) {
- case PHY_INTERFACE_MODE_MII:
- case PHY_INTERFACE_MODE_GMII:
- break;
- case PHY_INTERFACE_MODE_RGMII:
- hwstrap |= P5_INTF_MODE_RGMII;
- break;
- default:
- dev_info(gsw->dev, "%s is not supported by port5\n",
- phy_modes(gsw->port5_cfg.phy_mode));
- p5mcr = FORCE_MODE;
- hwstrap |= P5_INTF_DIS_S;
- }
-
- /* Port5 to PHY direct mode */
- if (of_property_read_u32(gsw->port5_cfg.np, "phy-address",
- &phyad))
- goto parse_p6;
-
- if (phyad != 0 && phyad != 4) {
- dev_info(gsw->dev,
- "Only PHY 0/4 can be connected to Port 5\n");
- goto parse_p6;
- }
-
- hwstrap &= ~P5_INTF_SEL_GMAC5;
- if (phyad == 0)
- hwstrap |= P5_PHY0_SEL;
- else
- hwstrap &= ~P5_PHY0_SEL;
- }
-
-parse_p6:
- if (!gsw->port6_cfg.enabled) {
- p6mcr = FORCE_MODE;
- hwstrap |= P6_INTF_DIS;
- } else {
- p6mcr = (IPG_96BIT_WITH_SHORT_IPG << IPG_CFG_S) |
- MAC_MODE | MAC_TX_EN | MAC_RX_EN |
- BKOFF_EN | BACKPR_EN;
-
- if (gsw->port6_cfg.force_link) {
- p6mcr |= FORCE_MODE | FORCE_LINK | FORCE_RX_FC |
- FORCE_TX_FC;
- p6mcr |= gsw->port6_cfg.speed << FORCE_SPD_S;
-
- if (gsw->port6_cfg.duplex)
- p6mcr |= FORCE_DPX;
- }
-
- switch (gsw->port6_cfg.phy_mode) {
- case PHY_INTERFACE_MODE_RGMII:
- p6ecr = BIT(1);
- break;
- case PHY_INTERFACE_MODE_TRGMII:
- /* set MT7530 central align */
- p6ecr = BIT(0);
- break;
- default:
- dev_info(gsw->dev, "%s is not supported by port6\n",
- phy_modes(gsw->port6_cfg.phy_mode));
- p6mcr = FORCE_MODE;
- hwstrap |= P6_INTF_DIS;
- }
- }
-
- mt753x_reg_write(gsw, MHWSTRAP, hwstrap);
- mt753x_reg_write(gsw, P6ECR, p6ecr);
-
- mt753x_reg_write(gsw, PMCR(5), p5mcr);
- mt753x_reg_write(gsw, PMCR(6), p6mcr);
-
- return 0;
-}
-
-static void mt7530_core_pll_setup(struct gsw_mt753x *gsw)
-{
- u32 hwstrap;
-
- hwstrap = mt753x_reg_read(gsw, HWSTRAP);
-
- switch ((hwstrap & XTAL_FSEL_M) >> XTAL_FSEL_S) {
- case XTAL_40MHZ:
- /* Disable MT7530 core clock */
- mt7530_core_reg_write(gsw, TRGMII_GSW_CLK_CG, 0);
-
- /* disable MT7530 PLL */
- mt7530_core_reg_write(gsw, CORE_GSWPLL_GCR_1,
- (2 << GSWPLL_POSTDIV_200M_S) |
- (32 << GSWPLL_FBKDIV_200M_S));
-
- /* For MT7530 core clock = 500Mhz */
- mt7530_core_reg_write(gsw, CORE_GSWPLL_GCR_2,
- (1 << GSWPLL_POSTDIV_500M_S) |
- (25 << GSWPLL_FBKDIV_500M_S));
-
- /* Enable MT7530 PLL */
- mt7530_core_reg_write(gsw, CORE_GSWPLL_GCR_1,
- (2 << GSWPLL_POSTDIV_200M_S) |
- (32 << GSWPLL_FBKDIV_200M_S) |
- GSWPLL_EN_PRE);
-
- usleep_range(20, 40);
-
- /* Enable MT7530 core clock */
- mt7530_core_reg_write(gsw, TRGMII_GSW_CLK_CG, GSWCK_EN);
- break;
- default:
- /* TODO: PLL settings for 20/25MHz */
- break;
- }
-
- hwstrap = mt753x_reg_read(gsw, HWSTRAP);
- hwstrap |= CHG_TRAP;
- if (gsw->direct_phy_access)
- hwstrap &= ~C_MDIO_BPS_S;
- else
- hwstrap |= C_MDIO_BPS_S;
-
- mt753x_reg_write(gsw, MHWSTRAP, hwstrap);
-
- if (gsw->port6_cfg.enabled &&
- gsw->port6_cfg.phy_mode == PHY_INTERFACE_MODE_TRGMII) {
- mt7530_trgmii_setting(gsw);
- } else {
- /* RGMII */
- mt7530_rgmii_setting(gsw);
- }
-
- /* delay setting for 10/1000M */
- mt753x_reg_write(gsw, P5RGMIIRXCR,
- CSR_RGMII_EDGE_ALIGN |
- (2 << CSR_RGMII_RXC_0DEG_CFG_S));
- mt753x_reg_write(gsw, P5RGMIITXCR, 0x14 << CSR_RGMII_TXC_CFG_S);
-}
-
-static int mt7530_sw_detect(struct gsw_mt753x *gsw, struct chip_rev *crev)
-{
- u32 rev;
-
- rev = mt753x_reg_read(gsw, CHIP_REV);
-
- if (((rev & CHIP_NAME_M) >> CHIP_NAME_S) == MT7530) {
- if (crev) {
- crev->rev = rev & CHIP_REV_M;
- crev->name = "MT7530";
- }
-
- return 0;
- }
-
- return -ENODEV;
-}
-
-static void mt7530_phy_setting(struct gsw_mt753x *gsw)
-{
- int i;
- u32 val;
-
- for (i = 0; i < MT753X_NUM_PHYS; i++) {
- /* Disable EEE */
- gsw->mmd_write(gsw, i, PHY_DEV07, PHY_DEV07_REG_03C, 0);
-
- /* Enable HW auto downshift */
- gsw->mii_write(gsw, i, 0x1f, 0x1);
- val = gsw->mii_read(gsw, i, PHY_EXT_REG_14);
- val |= PHY_EN_DOWN_SHFIT;
- gsw->mii_write(gsw, i, PHY_EXT_REG_14, val);
-
- /* Increase SlvDPSready time */
- gsw->mii_write(gsw, i, 0x1f, 0x52b5);
- gsw->mii_write(gsw, i, PHY_TR_REG_10, 0xafae);
- gsw->mii_write(gsw, i, PHY_TR_REG_12, 0x2f);
- gsw->mii_write(gsw, i, PHY_TR_REG_10, 0x8fae);
-
- /* Increase post_update_timer */
- gsw->mii_write(gsw, i, 0x1f, 0x3);
- gsw->mii_write(gsw, i, PHY_LPI_REG_11, 0x4b);
- gsw->mii_write(gsw, i, 0x1f, 0);
-
- /* Adjust 100_mse_threshold */
- gsw->mmd_write(gsw, i, PHY_DEV1E, PHY_DEV1E_REG_123, 0xffff);
-
- /* Disable mcc */
- gsw->mmd_write(gsw, i, PHY_DEV1E, PHY_DEV1E_REG_A6, 0x300);
- }
-}
-
-static inline bool get_phy_access_mode(const struct device_node *np)
-{
- return of_property_read_bool(np, "mt7530,direct-phy-access");
-}
-
-static int mt7530_sw_init(struct gsw_mt753x *gsw)
-{
- int i;
- u32 val;
-
- gsw->direct_phy_access = get_phy_access_mode(gsw->dev->of_node);
-
- /* Force MT7530 to use (in)direct PHY access */
- val = mt753x_reg_read(gsw, HWSTRAP);
- val |= CHG_TRAP;
- if (gsw->direct_phy_access)
- val &= ~C_MDIO_BPS_S;
- else
- val |= C_MDIO_BPS_S;
- mt753x_reg_write(gsw, MHWSTRAP, val);
-
- /* Read PHY address base from HWSTRAP */
- gsw->phy_base = (((val & SMI_ADDR_M) >> SMI_ADDR_S) << 3) + 8;
- gsw->phy_base &= MT753X_SMI_ADDR_MASK;
-
- if (gsw->direct_phy_access) {
- gsw->mii_read = mt7530_mii_read;
- gsw->mii_write = mt7530_mii_write;
- gsw->mmd_read = mt7530_mmd_read;
- gsw->mmd_write = mt7530_mmd_write;
- } else {
- gsw->mii_read = mt753x_mii_read;
- gsw->mii_write = mt753x_mii_write;
- gsw->mmd_read = mt753x_mmd_ind_read;
- gsw->mmd_write = mt753x_mmd_ind_write;
- }
-
- for (i = 0; i < MT753X_NUM_PHYS; i++) {
- val = gsw->mii_read(gsw, i, MII_BMCR);
- val |= BMCR_PDOWN;
- gsw->mii_write(gsw, i, MII_BMCR, val);
- }
-
- /* Force MAC link down before reset */
- mt753x_reg_write(gsw, PMCR(5), FORCE_MODE);
- mt753x_reg_write(gsw, PMCR(6), FORCE_MODE);
-
- /* Switch soft reset */
- /* BUG: sw reset causes gsw int flooding */
- mt753x_reg_write(gsw, SYS_CTRL, SW_PHY_RST | SW_SYS_RST | SW_REG_RST);
- usleep_range(10, 20);
-
- /* global mac control settings configuration */
- mt753x_reg_write(gsw, GMACCR,
- LATE_COL_DROP | (15 << MTCC_LMT_S) |
- (2 << MAX_RX_JUMBO_S) | RX_PKT_LEN_MAX_JUMBO);
-
- mt7530_core_pll_setup(gsw);
- mt7530_mac_port_setup(gsw);
-
- return 0;
-}
-
-static int mt7530_sw_post_init(struct gsw_mt753x *gsw)
-{
- int i;
- u32 val;
-
- mt7530_phy_setting(gsw);
-
- for (i = 0; i < MT753X_NUM_PHYS; i++) {
- val = gsw->mii_read(gsw, i, MII_BMCR);
- val &= ~BMCR_PDOWN;
- gsw->mii_write(gsw, i, MII_BMCR, val);
- }
-
- return 0;
-}
-
-struct mt753x_sw_id mt7530_id = {
- .model = MT7530,
- .detect = mt7530_sw_detect,
- .init = mt7530_sw_init,
- .post_init = mt7530_sw_post_init
-};
diff --git a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt7530.h b/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt7530.h
deleted file mode 100644
index 40243d4e5a..0000000000
--- a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt7530.h
+++ /dev/null
@@ -1,13 +0,0 @@
-/* SPDX-License-Identifier: GPL-2.0-only */
-/*
- * Copyright (c) 2018 MediaTek Inc.
- */
-
-#ifndef _MT7530_H_
-#define _MT7530_H_
-
-#include "mt753x.h"
-
-extern struct mt753x_sw_id mt7530_id;
-
-#endif /* _MT7530_H_ */
diff --git a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt7531.c b/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt7531.c
deleted file mode 100644
index 7ebf09c102..0000000000
--- a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt7531.c
+++ /dev/null
@@ -1,918 +0,0 @@
-// SPDX-License-Identifier: GPL-2.0-only
-/*
- * Copyright (c) 2018 MediaTek Inc.
- * Author: Zhanguo Ju <zhanguo.ju@mediatek.com>
- */
-
-#include <linux/kernel.h>
-#include <linux/delay.h>
-#include <linux/hrtimer.h>
-
-#include "mt753x.h"
-#include "mt753x_regs.h"
-
-/* MT7531 registers */
-#define SGMII_REG_BASE 0x5000
-#define SGMII_REG_PORT_BASE 0x1000
-#define SGMII_REG(p, r) (SGMII_REG_BASE + \
- (p) * SGMII_REG_PORT_BASE + (r))
-#define PCS_CONTROL_1(p) SGMII_REG(p, 0x00)
-#define SGMII_MODE(p) SGMII_REG(p, 0x20)
-#define QPHY_PWR_STATE_CTRL(p) SGMII_REG(p, 0xe8)
-#define PHYA_CTRL_SIGNAL3(p) SGMII_REG(p, 0x128)
-
-/* Fields of PCS_CONTROL_1 */
-#define SGMII_LINK_STATUS BIT(18)
-#define SGMII_AN_ENABLE BIT(12)
-#define SGMII_AN_RESTART BIT(9)
-
-/* Fields of SGMII_MODE */
-#define SGMII_REMOTE_FAULT_DIS BIT(8)
-#define SGMII_IF_MODE_FORCE_DUPLEX BIT(4)
-#define SGMII_IF_MODE_FORCE_SPEED_S 0x2
-#define SGMII_IF_MODE_FORCE_SPEED_M 0x0c
-#define SGMII_IF_MODE_ADVERT_AN BIT(1)
-
-/* Values of SGMII_IF_MODE_FORCE_SPEED */
-#define SGMII_IF_MODE_FORCE_SPEED_10 0
-#define SGMII_IF_MODE_FORCE_SPEED_100 1
-#define SGMII_IF_MODE_FORCE_SPEED_1000 2
-
-/* Fields of QPHY_PWR_STATE_CTRL */
-#define PHYA_PWD BIT(4)
-
-/* Fields of PHYA_CTRL_SIGNAL3 */
-#define RG_TPHY_SPEED_S 2
-#define RG_TPHY_SPEED_M 0x0c
-
-/* Values of RG_TPHY_SPEED */
-#define RG_TPHY_SPEED_1000 0
-#define RG_TPHY_SPEED_2500 1
-
-/* Unique fields of (M)HWSTRAP for MT7531 */
-#define XTAL_FSEL_S 7
-#define XTAL_FSEL_M BIT(7)
-#define PHY_EN BIT(6)
-#define CHG_STRAP BIT(8)
-
-/* Efuse Register Define */
-#define GBE_EFUSE 0x7bc8
-#define GBE_SEL_EFUSE_EN BIT(0)
-
-/* PHY ENABLE Register bitmap define */
-#define PHY_DEV1F 0x1f
-#define PHY_DEV1F_REG_44 0x44
-#define PHY_DEV1F_REG_104 0x104
-#define PHY_DEV1F_REG_10A 0x10a
-#define PHY_DEV1F_REG_10B 0x10b
-#define PHY_DEV1F_REG_10C 0x10c
-#define PHY_DEV1F_REG_10D 0x10d
-#define PHY_DEV1F_REG_268 0x268
-#define PHY_DEV1F_REG_269 0x269
-#define PHY_DEV1F_REG_403 0x403
-
-/* Fields of PHY_DEV1F_REG_403 */
-#define GBE_EFUSE_SETTING BIT(3)
-#define PHY_EN_BYPASS_MODE BIT(4)
-#define POWER_ON_OFF BIT(5)
-#define PHY_PLL_M GENMASK(9, 8)
-#define PHY_PLL_SEL(x) (((x) << 8) & GENMASK(9, 8))
-
-/* PHY EEE Register bitmap of define */
-#define PHY_DEV07 0x07
-#define PHY_DEV07_REG_03C 0x3c
-
-/* PHY Extend Register 0x14 bitmap of define */
-#define PHY_EXT_REG_14 0x14
-
-/* Fields of PHY_EXT_REG_14 */
-#define PHY_EN_DOWN_SHFIT BIT(4)
-
-/* PHY Extend Register 0x17 bitmap of define */
-#define PHY_EXT_REG_17 0x17
-
-/* Fields of PHY_EXT_REG_17 */
-#define PHY_LINKDOWN_POWER_SAVING_EN BIT(4)
-
-/* PHY Token Ring Register 0x10 bitmap of define */
-#define PHY_TR_REG_10 0x10
-
-/* PHY Token Ring Register 0x12 bitmap of define */
-#define PHY_TR_REG_12 0x12
-
-/* PHY DEV 0x1e Register bitmap of define */
-#define PHY_DEV1E 0x1e
-#define PHY_DEV1E_REG_13 0x13
-#define PHY_DEV1E_REG_14 0x14
-#define PHY_DEV1E_REG_41 0x41
-#define PHY_DEV1E_REG_A6 0xa6
-#define PHY_DEV1E_REG_0C6 0x0c6
-#define PHY_DEV1E_REG_0FE 0x0fe
-#define PHY_DEV1E_REG_123 0x123
-#define PHY_DEV1E_REG_189 0x189
-
-/* Fields of PHY_DEV1E_REG_0C6 */
-#define PHY_POWER_SAVING_S 8
-#define PHY_POWER_SAVING_M 0x300
-#define PHY_POWER_SAVING_TX 0x0
-
-/* Fields of PHY_DEV1E_REG_189 */
-#define DESCRAMBLER_CLEAR_EN 0x1
-
-/* Values of XTAL_FSEL_S */
-#define XTAL_40MHZ 0
-#define XTAL_25MHZ 1
-
-#define PLLGP_EN 0x7820
-#define EN_COREPLL BIT(2)
-#define SW_CLKSW BIT(1)
-#define SW_PLLGP BIT(0)
-
-#define PLLGP_CR0 0x78a8
-#define RG_COREPLL_EN BIT(22)
-#define RG_COREPLL_POSDIV_S 23
-#define RG_COREPLL_POSDIV_M 0x3800000
-#define RG_COREPLL_SDM_PCW_S 1
-#define RG_COREPLL_SDM_PCW_M 0x3ffffe
-#define RG_COREPLL_SDM_PCW_CHG BIT(0)
-
-/* TOP Signals Status Register */
-#define TOP_SIG_SR 0x780c
-#define PAD_DUAL_SGMII_EN BIT(1)
-
-/* RGMII and SGMII PLL clock */
-#define ANA_PLLGP_CR2 0x78b0
-#define ANA_PLLGP_CR5 0x78bc
-
-/* GPIO mode define */
-#define GPIO_MODE_REGS(x) (0x7c0c + (((x) / 8) * 4))
-#define GPIO_MODE_S 4
-
-/* GPIO GROUP IOLB SMT0 Control */
-#define SMT0_IOLB 0x7f04
-#define SMT_IOLB_5_SMI_MDC_EN BIT(5)
-
-/* Unique fields of PMCR for MT7531 */
-#define FORCE_MODE_EEE1G BIT(25)
-#define FORCE_MODE_EEE100 BIT(26)
-#define FORCE_MODE_TX_FC BIT(27)
-#define FORCE_MODE_RX_FC BIT(28)
-#define FORCE_MODE_DPX BIT(29)
-#define FORCE_MODE_SPD BIT(30)
-#define FORCE_MODE_LNK BIT(31)
-#define FORCE_MODE BIT(15)
-
-#define CHIP_REV 0x781C
-#define CHIP_NAME_S 16
-#define CHIP_NAME_M 0xffff0000
-#define CHIP_REV_S 0
-#define CHIP_REV_M 0x0f
-#define CHIP_REV_E1 0x0
-
-#define CLKGEN_CTRL 0x7500
-#define CLK_SKEW_OUT_S 8
-#define CLK_SKEW_OUT_M 0x300
-#define CLK_SKEW_IN_S 6
-#define CLK_SKEW_IN_M 0xc0
-#define RXCLK_NO_DELAY BIT(5)
-#define TXCLK_NO_REVERSE BIT(4)
-#define GP_MODE_S 1
-#define GP_MODE_M 0x06
-#define GP_CLK_EN BIT(0)
-
-/* Values of GP_MODE */
-#define GP_MODE_RGMII 0
-#define GP_MODE_MII 1
-#define GP_MODE_REV_MII 2
-
-/* Values of CLK_SKEW_IN */
-#define CLK_SKEW_IN_NO_CHANGE 0
-#define CLK_SKEW_IN_DELAY_100PPS 1
-#define CLK_SKEW_IN_DELAY_200PPS 2
-#define CLK_SKEW_IN_REVERSE 3
-
-/* Values of CLK_SKEW_OUT */
-#define CLK_SKEW_OUT_NO_CHANGE 0
-#define CLK_SKEW_OUT_DELAY_100PPS 1
-#define CLK_SKEW_OUT_DELAY_200PPS 2
-#define CLK_SKEW_OUT_REVERSE 3
-
-/* Proprietory Control Register of Internal Phy device 0x1e */
-#define RXADC_CONTROL_3 0xc2
-#define RXADC_LDO_CONTROL_2 0xd3
-
-/* Proprietory Control Register of Internal Phy device 0x1f */
-#define TXVLD_DA_271 0x271
-#define TXVLD_DA_272 0x272
-#define TXVLD_DA_273 0x273
-
-/* DSP Channel and NOD_ADDR*/
-#define DSP_CH 0x2
-#define DSP_NOD_ADDR 0xD
-
-/* gpio pinmux pins and functions define */
-static int gpio_int_pins[] = {0};
-static int gpio_int_funcs[] = {1};
-static int gpio_mdc_pins[] = {11, 20};
-static int gpio_mdc_funcs[] = {2, 2};
-static int gpio_mdio_pins[] = {12, 21};
-static int gpio_mdio_funcs[] = {2, 2};
-
-static int mt7531_set_port_sgmii_force_mode(struct gsw_mt753x *gsw, u32 port,
- struct mt753x_port_cfg *port_cfg)
-{
- u32 speed, port_base, val;
- ktime_t timeout;
- u32 timeout_us;
-
- if (port < 5 || port >= MT753X_NUM_PORTS) {
- dev_info(gsw->dev, "port %d is not a SGMII port\n", port);
- return -EINVAL;
- }
-
- port_base = port - 5;
-
- switch (port_cfg->speed) {
- case MAC_SPD_1000:
- speed = RG_TPHY_SPEED_1000;
- break;
- case MAC_SPD_2500:
- speed = RG_TPHY_SPEED_2500;
- break;
- default:
- dev_info(gsw->dev, "invalid SGMII speed idx %d for port %d\n",
- port_cfg->speed, port);
-
- speed = RG_TPHY_SPEED_1000;
- }
-
- /* Step 1: Speed select register setting */
- val = mt753x_reg_read(gsw, PHYA_CTRL_SIGNAL3(port_base));
- val &= ~RG_TPHY_SPEED_M;
- val |= speed << RG_TPHY_SPEED_S;
- mt753x_reg_write(gsw, PHYA_CTRL_SIGNAL3(port_base), val);
-
- /* Step 2 : Disable AN */
- val = mt753x_reg_read(gsw, PCS_CONTROL_1(port_base));
- val &= ~SGMII_AN_ENABLE;
- mt753x_reg_write(gsw, PCS_CONTROL_1(port_base), val);
-
- /* Step 3: SGMII force mode setting */
- val = mt753x_reg_read(gsw, SGMII_MODE(port_base));
- val &= ~SGMII_IF_MODE_ADVERT_AN;
- val &= ~SGMII_IF_MODE_FORCE_SPEED_M;
- val |= SGMII_IF_MODE_FORCE_SPEED_1000 << SGMII_IF_MODE_FORCE_SPEED_S;
- val |= SGMII_IF_MODE_FORCE_DUPLEX;
- /* For sgmii force mode, 0 is full duplex and 1 is half duplex */
- if (port_cfg->duplex)
- val &= ~SGMII_IF_MODE_FORCE_DUPLEX;
-
- mt753x_reg_write(gsw, SGMII_MODE(port_base), val);
-
- /* Step 4: XXX: Disable Link partner's AN and set force mode */
-
- /* Step 5: XXX: Special setting for PHYA ==> reserved for flexible */
-
- /* Step 6 : Release PHYA power down state */
- val = mt753x_reg_read(gsw, QPHY_PWR_STATE_CTRL(port_base));
- val &= ~PHYA_PWD;
- mt753x_reg_write(gsw, QPHY_PWR_STATE_CTRL(port_base), val);
-
- /* Step 7 : Polling SGMII_LINK_STATUS */
- timeout_us = 2000000;
- timeout = ktime_add_us(ktime_get(), timeout_us);
- while (1) {
- val = mt753x_reg_read(gsw, PCS_CONTROL_1(port_base));
- val &= SGMII_LINK_STATUS;
-
- if (val)
- break;
-
- if (ktime_compare(ktime_get(), timeout) > 0)
- return -ETIMEDOUT;
- }
-
- return 0;
-}
-
-static int mt7531_set_port_sgmii_an_mode(struct gsw_mt753x *gsw, u32 port,
- struct mt753x_port_cfg *port_cfg)
-{
- u32 speed, port_base, val;
- ktime_t timeout;
- u32 timeout_us;
-
- if (port < 5 || port >= MT753X_NUM_PORTS) {
- dev_info(gsw->dev, "port %d is not a SGMII port\n", port);
- return -EINVAL;
- }
-
- port_base = port - 5;
-
- switch (port_cfg->speed) {
- case MAC_SPD_1000:
- speed = RG_TPHY_SPEED_1000;
- break;
- case MAC_SPD_2500:
- speed = RG_TPHY_SPEED_2500;
- break;
- default:
- dev_info(gsw->dev, "invalid SGMII speed idx %d for port %d\n",
- port_cfg->speed, port);
-
- speed = RG_TPHY_SPEED_1000;
- }
-
- /* Step 1: Speed select register setting */
- val = mt753x_reg_read(gsw, PHYA_CTRL_SIGNAL3(port_base));
- val &= ~RG_TPHY_SPEED_M;
- val |= speed << RG_TPHY_SPEED_S;
- mt753x_reg_write(gsw, PHYA_CTRL_SIGNAL3(port_base), val);
-
- /* Step 2: Remote fault disable */
- val = mt753x_reg_read(gsw, SGMII_MODE(port));
- val |= SGMII_REMOTE_FAULT_DIS;
- mt753x_reg_write(gsw, SGMII_MODE(port), val);
-
- /* Step 3: Setting Link partner's AN enable = 1 */
-
- /* Step 4: Setting Link partner's device ability for speed/duplex */
-
- /* Step 5: AN re-start */
- val = mt753x_reg_read(gsw, PCS_CONTROL_1(port));
- val |= SGMII_AN_RESTART;
- mt753x_reg_write(gsw, PCS_CONTROL_1(port), val);
-
- /* Step 6: Special setting for PHYA ==> reserved for flexible */
-
- /* Step 7 : Polling SGMII_LINK_STATUS */
- timeout_us = 2000000;
- timeout = ktime_add_us(ktime_get(), timeout_us);
- while (1) {
- val = mt753x_reg_read(gsw, PCS_CONTROL_1(port_base));
- val &= SGMII_LINK_STATUS;
-
- if (val)
- break;
-
- if (ktime_compare(ktime_get(), timeout) > 0)
- return -ETIMEDOUT;
- }
-
- return 0;
-}
-
-static int mt7531_set_port_rgmii(struct gsw_mt753x *gsw, u32 port)
-{
- u32 val;
-
- if (port != 5) {
- dev_info(gsw->dev, "RGMII mode is not available for port %d\n",
- port);
- return -EINVAL;
- }
-
- val = mt753x_reg_read(gsw, CLKGEN_CTRL);
- val |= GP_CLK_EN;
- val &= ~GP_MODE_M;
- val |= GP_MODE_RGMII << GP_MODE_S;
- val |= TXCLK_NO_REVERSE;
- val |= RXCLK_NO_DELAY;
- val &= ~CLK_SKEW_IN_M;
- val |= CLK_SKEW_IN_NO_CHANGE << CLK_SKEW_IN_S;
- val &= ~CLK_SKEW_OUT_M;
- val |= CLK_SKEW_OUT_NO_CHANGE << CLK_SKEW_OUT_S;
- mt753x_reg_write(gsw, CLKGEN_CTRL, val);
-
- return 0;
-}
-
-static int mt7531_mac_port_setup(struct gsw_mt753x *gsw, u32 port,
- struct mt753x_port_cfg *port_cfg)
-{
- u32 pmcr;
- u32 speed;
-
- if (port < 5 || port >= MT753X_NUM_PORTS) {
- dev_info(gsw->dev, "port %d is not a MAC port\n", port);
- return -EINVAL;
- }
-
- if (port_cfg->enabled) {
- pmcr = (IPG_96BIT_WITH_SHORT_IPG << IPG_CFG_S) |
- MAC_MODE | MAC_TX_EN | MAC_RX_EN |
- BKOFF_EN | BACKPR_EN;
-
- if (port_cfg->force_link) {
- /* PMCR's speed field 0x11 is reserved,
- * sw should set 0x10
- */
- speed = port_cfg->speed;
- if (port_cfg->speed == MAC_SPD_2500)
- speed = MAC_SPD_1000;
-
- pmcr |= FORCE_MODE_LNK | FORCE_LINK |
- FORCE_MODE_SPD | FORCE_MODE_DPX |
- FORCE_MODE_RX_FC | FORCE_MODE_TX_FC |
- FORCE_RX_FC | FORCE_TX_FC |
- (speed << FORCE_SPD_S);
-
- if (port_cfg->duplex)
- pmcr |= FORCE_DPX;
- }
- } else {
- pmcr = FORCE_MODE_LNK;
- }
-
- switch (port_cfg->phy_mode) {
- case PHY_INTERFACE_MODE_RGMII:
- mt7531_set_port_rgmii(gsw, port);
- break;
- case PHY_INTERFACE_MODE_SGMII:
- if (port_cfg->force_link)
- mt7531_set_port_sgmii_force_mode(gsw, port, port_cfg);
- else
- mt7531_set_port_sgmii_an_mode(gsw, port, port_cfg);
- break;
- default:
- if (port_cfg->enabled)
- dev_info(gsw->dev, "%s is not supported by port %d\n",
- phy_modes(port_cfg->phy_mode), port);
-
- pmcr = FORCE_MODE_LNK;
- }
-
- mt753x_reg_write(gsw, PMCR(port), pmcr);
-
- return 0;
-}
-
-static void mt7531_core_pll_setup(struct gsw_mt753x *gsw)
-{
- u32 hwstrap;
- u32 val;
-
- val = mt753x_reg_read(gsw, TOP_SIG_SR);
- if (val & PAD_DUAL_SGMII_EN)
- return;
-
- hwstrap = mt753x_reg_read(gsw, HWSTRAP);
-
- switch ((hwstrap & XTAL_FSEL_M) >> XTAL_FSEL_S) {
- case XTAL_25MHZ:
- /* Step 1 : Disable MT7531 COREPLL */
- val = mt753x_reg_read(gsw, PLLGP_EN);
- val &= ~EN_COREPLL;
- mt753x_reg_write(gsw, PLLGP_EN, val);
-
- /* Step 2: switch to XTAL output */
- val = mt753x_reg_read(gsw, PLLGP_EN);
- val |= SW_CLKSW;
- mt753x_reg_write(gsw, PLLGP_EN, val);
-
- val = mt753x_reg_read(gsw, PLLGP_CR0);
- val &= ~RG_COREPLL_EN;
- mt753x_reg_write(gsw, PLLGP_CR0, val);
-
- /* Step 3: disable PLLGP and enable program PLLGP */
- val = mt753x_reg_read(gsw, PLLGP_EN);
- val |= SW_PLLGP;
- mt753x_reg_write(gsw, PLLGP_EN, val);
-
- /* Step 4: program COREPLL output frequency to 500MHz */
- val = mt753x_reg_read(gsw, PLLGP_CR0);
- val &= ~RG_COREPLL_POSDIV_M;
- val |= 2 << RG_COREPLL_POSDIV_S;
- mt753x_reg_write(gsw, PLLGP_CR0, val);
- usleep_range(25, 35);
-
- val = mt753x_reg_read(gsw, PLLGP_CR0);
- val &= ~RG_COREPLL_SDM_PCW_M;
- val |= 0x140000 << RG_COREPLL_SDM_PCW_S;
- mt753x_reg_write(gsw, PLLGP_CR0, val);
-
- /* Set feedback divide ratio update signal to high */
- val = mt753x_reg_read(gsw, PLLGP_CR0);
- val |= RG_COREPLL_SDM_PCW_CHG;
- mt753x_reg_write(gsw, PLLGP_CR0, val);
- /* Wait for at least 16 XTAL clocks */
- usleep_range(10, 20);
-
- /* Step 5: set feedback divide ratio update signal to low */
- val = mt753x_reg_read(gsw, PLLGP_CR0);
- val &= ~RG_COREPLL_SDM_PCW_CHG;
- mt753x_reg_write(gsw, PLLGP_CR0, val);
-
- /* Enable 325M clock for SGMII */
- mt753x_reg_write(gsw, ANA_PLLGP_CR5, 0xad0000);
-
- /* Enable 250SSC clock for RGMII */
- mt753x_reg_write(gsw, ANA_PLLGP_CR2, 0x4f40000);
-
- /* Step 6: Enable MT7531 PLL */
- val = mt753x_reg_read(gsw, PLLGP_CR0);
- val |= RG_COREPLL_EN;
- mt753x_reg_write(gsw, PLLGP_CR0, val);
-
- val = mt753x_reg_read(gsw, PLLGP_EN);
- val |= EN_COREPLL;
- mt753x_reg_write(gsw, PLLGP_EN, val);
- usleep_range(25, 35);
-
- break;
- case XTAL_40MHZ:
- /* Step 1 : Disable MT7531 COREPLL */
- val = mt753x_reg_read(gsw, PLLGP_EN);
- val &= ~EN_COREPLL;
- mt753x_reg_write(gsw, PLLGP_EN, val);
-
- /* Step 2: switch to XTAL output */
- val = mt753x_reg_read(gsw, PLLGP_EN);
- val |= SW_CLKSW;
- mt753x_reg_write(gsw, PLLGP_EN, val);
-
- val = mt753x_reg_read(gsw, PLLGP_CR0);
- val &= ~RG_COREPLL_EN;
- mt753x_reg_write(gsw, PLLGP_CR0, val);
-
- /* Step 3: disable PLLGP and enable program PLLGP */
- val = mt753x_reg_read(gsw, PLLGP_EN);
- val |= SW_PLLGP;
- mt753x_reg_write(gsw, PLLGP_EN, val);
-
- /* Step 4: program COREPLL output frequency to 500MHz */
- val = mt753x_reg_read(gsw, PLLGP_CR0);
- val &= ~RG_COREPLL_POSDIV_M;
- val |= 2 << RG_COREPLL_POSDIV_S;
- mt753x_reg_write(gsw, PLLGP_CR0, val);
- usleep_range(25, 35);
-
- val = mt753x_reg_read(gsw, PLLGP_CR0);
- val &= ~RG_COREPLL_SDM_PCW_M;
- val |= 0x190000 << RG_COREPLL_SDM_PCW_S;
- mt753x_reg_write(gsw, PLLGP_CR0, val);
-
- /* Set feedback divide ratio update signal to high */
- val = mt753x_reg_read(gsw, PLLGP_CR0);
- val |= RG_COREPLL_SDM_PCW_CHG;
- mt753x_reg_write(gsw, PLLGP_CR0, val);
- /* Wait for at least 16 XTAL clocks */
- usleep_range(10, 20);
-
- /* Step 5: set feedback divide ratio update signal to low */
- val = mt753x_reg_read(gsw, PLLGP_CR0);
- val &= ~RG_COREPLL_SDM_PCW_CHG;
- mt753x_reg_write(gsw, PLLGP_CR0, val);
-
- /* Enable 325M clock for SGMII */
- mt753x_reg_write(gsw, ANA_PLLGP_CR5, 0xad0000);
-
- /* Enable 250SSC clock for RGMII */
- mt753x_reg_write(gsw, ANA_PLLGP_CR2, 0x4f40000);
-
- /* Step 6: Enable MT7531 PLL */
- val = mt753x_reg_read(gsw, PLLGP_CR0);
- val |= RG_COREPLL_EN;
- mt753x_reg_write(gsw, PLLGP_CR0, val);
-
- val = mt753x_reg_read(gsw, PLLGP_EN);
- val |= EN_COREPLL;
- mt753x_reg_write(gsw, PLLGP_EN, val);
- usleep_range(25, 35);
- break;
- }
-}
-
-static int mt7531_internal_phy_calibration(struct gsw_mt753x *gsw)
-{
- return 0;
-}
-
-static int mt7531_sw_detect(struct gsw_mt753x *gsw, struct chip_rev *crev)
-{
- u32 rev, topsig;
-
- rev = mt753x_reg_read(gsw, CHIP_REV);
-
- if (((rev & CHIP_NAME_M) >> CHIP_NAME_S) == MT7531) {
- if (crev) {
- topsig = mt753x_reg_read(gsw, TOP_SIG_SR);
-
- crev->rev = rev & CHIP_REV_M;
- crev->name = topsig & PAD_DUAL_SGMII_EN ?
- "MT7531AE" : "MT7531BE";
- }
-
- return 0;
- }
-
- return -ENODEV;
-}
-
-static void pinmux_set_mux_7531(struct gsw_mt753x *gsw, u32 pin, u32 mode)
-{
- u32 val;
-
- val = mt753x_reg_read(gsw, GPIO_MODE_REGS(pin));
- val &= ~(0xf << (pin & 7) * GPIO_MODE_S);
- val |= mode << (pin & 7) * GPIO_MODE_S;
- mt753x_reg_write(gsw, GPIO_MODE_REGS(pin), val);
-}
-
-static int mt7531_set_gpio_pinmux(struct gsw_mt753x *gsw)
-{
- u32 group = 0;
- struct device_node *np = gsw->dev->of_node;
-
- /* Set GPIO 0 interrupt mode */
- pinmux_set_mux_7531(gsw, gpio_int_pins[0], gpio_int_funcs[0]);
-
- of_property_read_u32(np, "mediatek,mdio_master_pinmux", &group);
-
- /* group = 0: do nothing, 1: 1st group (AE), 2: 2nd group (BE) */
- if (group > 0 && group <= 2) {
- group--;
- pinmux_set_mux_7531(gsw, gpio_mdc_pins[group],
- gpio_mdc_funcs[group]);
- pinmux_set_mux_7531(gsw, gpio_mdio_pins[group],
- gpio_mdio_funcs[group]);
- }
-
- return 0;
-}
-
-static void mt7531_phy_pll_setup(struct gsw_mt753x *gsw)
-{
- u32 hwstrap;
- u32 val;
-
- hwstrap = mt753x_reg_read(gsw, HWSTRAP);
-
- switch ((hwstrap & XTAL_FSEL_M) >> XTAL_FSEL_S) {
- case XTAL_25MHZ:
- /* disable pll auto calibration */
- gsw->mmd_write(gsw, 0, PHY_DEV1F, PHY_DEV1F_REG_104, 0x608);
-
- /* change pll sel */
- val = gsw->mmd_read(gsw, 0, PHY_DEV1F,
- PHY_DEV1F_REG_403);
- val &= ~(PHY_PLL_M);
- val |= PHY_PLL_SEL(3);
- gsw->mmd_write(gsw, 0, PHY_DEV1F, PHY_DEV1F_REG_403, val);
-
- /* set divider ratio */
- gsw->mmd_write(gsw, 0, PHY_DEV1F,
- PHY_DEV1F_REG_10A, 0x1009);
-
- /* set divider ratio */
- gsw->mmd_write(gsw, 0, PHY_DEV1F, PHY_DEV1F_REG_10B, 0x7c6);
-
- /* capacitance and resistance adjustment */
- gsw->mmd_write(gsw, 0, PHY_DEV1F,
- PHY_DEV1F_REG_10C, 0xa8be);
-
- break;
- case XTAL_40MHZ:
- /* disable pll auto calibration */
- gsw->mmd_write(gsw, 0, PHY_DEV1F, PHY_DEV1F_REG_104, 0x608);
-
- /* change pll sel */
- val = gsw->mmd_read(gsw, 0, PHY_DEV1F,
- PHY_DEV1F_REG_403);
- val &= ~(PHY_PLL_M);
- val |= PHY_PLL_SEL(3);
- gsw->mmd_write(gsw, 0, PHY_DEV1F, PHY_DEV1F_REG_403, val);
-
- /* set divider ratio */
- gsw->mmd_write(gsw, 0, PHY_DEV1F,
- PHY_DEV1F_REG_10A, 0x1018);
-
- /* set divider ratio */
- gsw->mmd_write(gsw, 0, PHY_DEV1F, PHY_DEV1F_REG_10B, 0xc676);
-
- /* capacitance and resistance adjustment */
- gsw->mmd_write(gsw, 0, PHY_DEV1F,
- PHY_DEV1F_REG_10C, 0xd8be);
- break;
- }
-
- /* power down pll. additional delay is not required via mdio access */
- gsw->mmd_write(gsw, 0, PHY_DEV1F, PHY_DEV1F_REG_10D, 0x10);
-
- /* power up pll */
- gsw->mmd_write(gsw, 0, PHY_DEV1F, PHY_DEV1F_REG_10D, 0x14);
-}
-
-static void mt7531_phy_setting(struct gsw_mt753x *gsw)
-{
- int i;
- u32 val;
-
- /* Adjust DAC TX Delay */
- gsw->mmd_write(gsw, 0, PHY_DEV1F, PHY_DEV1F_REG_44, 0xc0);
-
- for (i = 0; i < MT753X_NUM_PHYS; i++) {
- /* Disable EEE */
- gsw->mmd_write(gsw, i, PHY_DEV07, PHY_DEV07_REG_03C, 0);
-
- /* Enable HW auto downshift */
- gsw->mii_write(gsw, i, 0x1f, 0x1);
- val = gsw->mii_read(gsw, i, PHY_EXT_REG_14);
- val |= PHY_EN_DOWN_SHFIT;
- gsw->mii_write(gsw, i, PHY_EXT_REG_14, val);
-
- /* Increase SlvDPSready time */
- gsw->mii_write(gsw, i, 0x1f, 0x52b5);
- gsw->mii_write(gsw, i, PHY_TR_REG_10, 0xafae);
- gsw->mii_write(gsw, i, PHY_TR_REG_12, 0x2f);
- gsw->mii_write(gsw, i, PHY_TR_REG_10, 0x8fae);
- gsw->mii_write(gsw, i, 0x1f, 0);
-
- /* Adjust 100_mse_threshold */
- gsw->mmd_write(gsw, i, PHY_DEV1E, PHY_DEV1E_REG_123, 0xffff);
-
- /* Disable mcc */
- gsw->mmd_write(gsw, i, PHY_DEV1E, PHY_DEV1E_REG_A6, 0x300);
-
- /* PHY link down power saving enable */
- val = gsw->mii_read(gsw, i, PHY_EXT_REG_17);
- val |= PHY_LINKDOWN_POWER_SAVING_EN;
- gsw->mii_write(gsw, i, PHY_EXT_REG_17, val);
-
- val = gsw->mmd_read(gsw, i, PHY_DEV1E, PHY_DEV1E_REG_0C6);
- val &= ~PHY_POWER_SAVING_M;
- val |= PHY_POWER_SAVING_TX << PHY_POWER_SAVING_S;
- gsw->mmd_write(gsw, i, PHY_DEV1E, PHY_DEV1E_REG_0C6, val);
-
- /* Set TX Pair delay selection */
- gsw->mmd_write(gsw, i, PHY_DEV1E, PHY_DEV1E_REG_13, 0x404);
- gsw->mmd_write(gsw, i, PHY_DEV1E, PHY_DEV1E_REG_14, 0x404);
- }
-}
-
-static void mt7531_adjust_line_driving(struct gsw_mt753x *gsw, u32 port)
-{
- /* For ADC timing margin window for LDO calibration */
- gsw->mmd_write(gsw, port, PHY_DEV1E, RXADC_LDO_CONTROL_2, 0x2222);
-
- /* Adjust AD sample timing */
- gsw->mmd_write(gsw, port, PHY_DEV1E, RXADC_CONTROL_3, 0x4444);
-
- /* Adjust Line driver current for different mode */
- gsw->mmd_write(gsw, port, PHY_DEV1F, TXVLD_DA_271, 0x2ca5);
-
- /* Adjust Line driver current for different mode */
- gsw->mmd_write(gsw, port, PHY_DEV1F, TXVLD_DA_272, 0xc6b);
-
- /* Adjust Line driver amplitude for 10BT */
- gsw->mmd_write(gsw, port, PHY_DEV1F, TXVLD_DA_273, 0x3000);
-
- /* Adjust RX Echo path filter */
- gsw->mmd_write(gsw, port, PHY_DEV1E, PHY_DEV1E_REG_0FE, 0x2);
-
- /* Adjust RX HVGA bias current */
- gsw->mmd_write(gsw, port, PHY_DEV1E, PHY_DEV1E_REG_41, 0x3333);
-
- /* Adjust TX class AB driver 1 */
- gsw->mmd_write(gsw, port, PHY_DEV1F, PHY_DEV1F_REG_268, 0x388);
-
- /* Adjust TX class AB driver 2 */
- gsw->mmd_write(gsw, port, PHY_DEV1F, PHY_DEV1F_REG_269, 0x4448);
-}
-
-static void mt7531_eee_setting(struct gsw_mt753x *gsw, u32 port)
-{
- u32 tr_reg_control;
- u32 val;
-
- /* Disable generate signal to clear the scramble_lock when lpi mode */
- val = gsw->mmd_read(gsw, port, PHY_DEV1E, PHY_DEV1E_REG_189);
- val &= ~DESCRAMBLER_CLEAR_EN;
- gsw->mmd_write(gsw, port, PHY_DEV1E, PHY_DEV1E_REG_189, val);
-
- /* roll back CR*/
- gsw->mii_write(gsw, port, 0x1f, 0x52b5);
- gsw->mmd_write(gsw, port, 0x1e, 0x2d1, 0);
- tr_reg_control = (1 << 15) | (0 << 13) | (DSP_CH << 11) |
- (DSP_NOD_ADDR << 7) | (0x8 << 1);
- gsw->mii_write(gsw, port, 17, 0x1b);
- gsw->mii_write(gsw, port, 18, 0);
- gsw->mii_write(gsw, port, 16, tr_reg_control);
- tr_reg_control = (1 << 15) | (0 << 13) | (DSP_CH << 11) |
- (DSP_NOD_ADDR << 7) | (0xf << 1);
- gsw->mii_write(gsw, port, 17, 0);
- gsw->mii_write(gsw, port, 18, 0);
- gsw->mii_write(gsw, port, 16, tr_reg_control);
-
- tr_reg_control = (1 << 15) | (0 << 13) | (DSP_CH << 11) |
- (DSP_NOD_ADDR << 7) | (0x10 << 1);
- gsw->mii_write(gsw, port, 17, 0x500);
- gsw->mii_write(gsw, port, 18, 0);
- gsw->mii_write(gsw, port, 16, tr_reg_control);
- gsw->mii_write(gsw, port, 0x1f, 0);
-}
-
-static int mt7531_sw_init(struct gsw_mt753x *gsw)
-{
- int i;
- u32 val;
-
- gsw->phy_base = (gsw->smi_addr + 1) & MT753X_SMI_ADDR_MASK;
-
- gsw->mii_read = mt753x_mii_read;
- gsw->mii_write = mt753x_mii_write;
- gsw->mmd_read = mt753x_mmd_read;
- gsw->mmd_write = mt753x_mmd_write;
-
- for (i = 0; i < MT753X_NUM_PHYS; i++) {
- val = gsw->mii_read(gsw, i, MII_BMCR);
- val |= BMCR_ISOLATE;
- gsw->mii_write(gsw, i, MII_BMCR, val);
- }
-
- /* Force MAC link down before reset */
- mt753x_reg_write(gsw, PMCR(5), FORCE_MODE_LNK);
- mt753x_reg_write(gsw, PMCR(6), FORCE_MODE_LNK);
-
- /* Switch soft reset */
- mt753x_reg_write(gsw, SYS_CTRL, SW_SYS_RST | SW_REG_RST);
- usleep_range(10, 20);
-
- /* Enable MDC input Schmitt Trigger */
- val = mt753x_reg_read(gsw, SMT0_IOLB);
- mt753x_reg_write(gsw, SMT0_IOLB, val | SMT_IOLB_5_SMI_MDC_EN);
-
- /* Set 7531 gpio pinmux */
- mt7531_set_gpio_pinmux(gsw);
-
- /* Global mac control settings */
- mt753x_reg_write(gsw, GMACCR,
- (15 << MTCC_LMT_S) | (11 << MAX_RX_JUMBO_S) |
- RX_PKT_LEN_MAX_JUMBO);
-
- mt7531_core_pll_setup(gsw);
- mt7531_mac_port_setup(gsw, 5, &gsw->port5_cfg);
- mt7531_mac_port_setup(gsw, 6, &gsw->port6_cfg);
-
- return 0;
-}
-
-static int mt7531_sw_post_init(struct gsw_mt753x *gsw)
-{
- int i;
- u32 val;
-
- mt7531_phy_pll_setup(gsw);
-
- /* Internal PHYs are disabled by default. SW should enable them.
- * Note that this may already be enabled in bootloader stage.
- */
- val = gsw->mmd_read(gsw, 0, PHY_DEV1F, PHY_DEV1F_REG_403);
- val |= PHY_EN_BYPASS_MODE;
- val &= ~POWER_ON_OFF;
- gsw->mmd_write(gsw, 0, PHY_DEV1F, PHY_DEV1F_REG_403, val);
-
- mt7531_phy_setting(gsw);
-
- for (i = 0; i < MT753X_NUM_PHYS; i++) {
- val = gsw->mii_read(gsw, i, MII_BMCR);
- val &= ~BMCR_ISOLATE;
- gsw->mii_write(gsw, i, MII_BMCR, val);
- }
-
- for (i = 0; i < MT753X_NUM_PHYS; i++)
- mt7531_adjust_line_driving(gsw, i);
-
- for (i = 0; i < MT753X_NUM_PHYS; i++)
- mt7531_eee_setting(gsw, i);
-
- val = mt753x_reg_read(gsw, CHIP_REV);
- val &= CHIP_REV_M;
- if (val == CHIP_REV_E1) {
- mt7531_internal_phy_calibration(gsw);
- } else {
- val = mt753x_reg_read(gsw, GBE_EFUSE);
- if (val & GBE_SEL_EFUSE_EN) {
- val = gsw->mmd_read(gsw, 0, PHY_DEV1F,
- PHY_DEV1F_REG_403);
- val &= ~GBE_EFUSE_SETTING;
- gsw->mmd_write(gsw, 0, PHY_DEV1F, PHY_DEV1F_REG_403,
- val);
- } else {
- mt7531_internal_phy_calibration(gsw);
- }
- }
-
- return 0;
-}
-
-struct mt753x_sw_id mt7531_id = {
- .model = MT7531,
- .detect = mt7531_sw_detect,
- .init = mt7531_sw_init,
- .post_init = mt7531_sw_post_init
-};
-
-MODULE_LICENSE("GPL");
-MODULE_AUTHOR("Zhanguo Ju <zhanguo.ju@mediatek.com>");
-MODULE_DESCRIPTION("Driver for MediaTek MT753x Gigabit Switch");
diff --git a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt7531.h b/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt7531.h
deleted file mode 100644
index 52c8a49fd3..0000000000
--- a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt7531.h
+++ /dev/null
@@ -1,13 +0,0 @@
-/* SPDX-License-Identifier: GPL-2.0-only */
-/*
- * Copyright (c) 2018 MediaTek Inc.
- */
-
-#ifndef _MT7531_H_
-#define _MT7531_H_
-
-#include "mt753x.h"
-
-extern struct mt753x_sw_id mt7531_id;
-
-#endif /* _MT7531_H_ */
diff --git a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x.h b/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x.h
deleted file mode 100644
index 837a415648..0000000000
--- a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x.h
+++ /dev/null
@@ -1,213 +0,0 @@
-/* SPDX-License-Identifier: GPL-2.0-only */
-/*
- * Copyright (c) 2018 MediaTek Inc.
- * Author: Weijie Gao <weijie.gao@mediatek.com>
- */
-
-#ifndef _MT753X_H_
-#define _MT753X_H_
-
-#include <linux/list.h>
-#include <linux/mutex.h>
-#include <linux/netdevice.h>
-#include <linux/of_mdio.h>
-#include <linux/workqueue.h>
-#include <linux/gpio/consumer.h>
-
-#ifdef CONFIG_SWCONFIG
-#include <linux/switch.h>
-#endif
-
-#include "mt753x_vlan.h"
-
-#define MT753X_DFL_CPU_PORT 6
-#define MT753X_NUM_PHYS 5
-
-#define MT753X_DFL_SMI_ADDR 0x1f
-#define MT753X_SMI_ADDR_MASK 0x1f
-
-struct gsw_mt753x;
-
-enum mt753x_model {
- MT7530 = 0x7530,
- MT7531 = 0x7531
-};
-
-struct mt753x_port_cfg {
- struct device_node *np;
- int phy_mode;
- u32 enabled: 1;
- u32 force_link: 1;
- u32 speed: 2;
- u32 duplex: 1;
-};
-
-struct mt753x_phy {
- struct gsw_mt753x *gsw;
- struct net_device netdev;
- struct phy_device *phydev;
-};
-
-struct gsw_mt753x {
- u32 id;
-
- struct device *dev;
- struct mii_bus *host_bus;
- struct mii_bus *gphy_bus;
- struct mutex mii_lock; /* MII access lock */
- u32 smi_addr;
- u32 phy_base;
- int direct_phy_access;
-
- enum mt753x_model model;
- const char *name;
-
- struct mt753x_port_cfg port5_cfg;
- struct mt753x_port_cfg port6_cfg;
-
- int phy_status_poll;
- struct mt753x_phy phys[MT753X_NUM_PHYS];
-
- int phy_link_sts;
-
- int irq;
- int reset_pin;
- struct work_struct irq_worker;
-
-#ifdef CONFIG_SWCONFIG
- struct switch_dev swdev;
- u32 cpu_port;
-#endif
-
- int global_vlan_enable;
- struct mt753x_vlan_entry vlan_entries[MT753X_NUM_VLANS];
- struct mt753x_port_entry port_entries[MT753X_NUM_PORTS];
-
- int (*mii_read)(struct gsw_mt753x *gsw, int phy, int reg);
- void (*mii_write)(struct gsw_mt753x *gsw, int phy, int reg, u16 val);
-
- int (*mmd_read)(struct gsw_mt753x *gsw, int addr, int devad, u16 reg);
- void (*mmd_write)(struct gsw_mt753x *gsw, int addr, int devad, u16 reg,
- u16 val);
-
- struct list_head list;
-};
-
-struct chip_rev {
- const char *name;
- u32 rev;
-};
-
-struct mt753x_sw_id {
- enum mt753x_model model;
- int (*detect)(struct gsw_mt753x *gsw, struct chip_rev *crev);
- int (*init)(struct gsw_mt753x *gsw);
- int (*post_init)(struct gsw_mt753x *gsw);
-};
-
-extern struct list_head mt753x_devs;
-
-struct gsw_mt753x *mt753x_get_gsw(u32 id);
-struct gsw_mt753x *mt753x_get_first_gsw(void);
-void mt753x_put_gsw(void);
-void mt753x_lock_gsw(void);
-
-u32 mt753x_reg_read(struct gsw_mt753x *gsw, u32 reg);
-void mt753x_reg_write(struct gsw_mt753x *gsw, u32 reg, u32 val);
-
-int mt753x_mii_read(struct gsw_mt753x *gsw, int phy, int reg);
-void mt753x_mii_write(struct gsw_mt753x *gsw, int phy, int reg, u16 val);
-
-int mt753x_mmd_read(struct gsw_mt753x *gsw, int addr, int devad, u16 reg);
-void mt753x_mmd_write(struct gsw_mt753x *gsw, int addr, int devad, u16 reg,
- u16 val);
-
-int mt753x_mmd_ind_read(struct gsw_mt753x *gsw, int addr, int devad, u16 reg);
-void mt753x_mmd_ind_write(struct gsw_mt753x *gsw, int addr, int devad, u16 reg,
- u16 val);
-
-void mt753x_irq_worker(struct work_struct *work);
-void mt753x_irq_enable(struct gsw_mt753x *gsw);
-
-/* MDIO Indirect Access Registers */
-#define MII_MMD_ACC_CTL_REG 0x0d
-#define MMD_CMD_S 14
-#define MMD_CMD_M 0xc000
-#define MMD_DEVAD_S 0
-#define MMD_DEVAD_M 0x1f
-
-/* MMD_CMD: MMD commands */
-#define MMD_ADDR 0
-#define MMD_DATA 1
-
-#define MII_MMD_ADDR_DATA_REG 0x0e
-
-/* Procedure of MT753x Internal Register Access
- *
- * 1. Internal Register Address
- *
- * The MT753x has a 16-bit register address and each register is 32-bit.
- * This means the lowest two bits are not used as the register address is
- * 4-byte aligned.
- *
- * Rest of the valid bits are divided into two parts:
- * Bit 15..6 is the Page address
- * Bit 5..2 is the low address
- *
- * -------------------------------------------------------------------
- * | 15 14 13 12 11 10 9 8 7 6 | 5 4 3 2 | 1 0 |
- * |----------------------------------------|---------------|--------|
- * | Page Address | Address | Unused |
- * -------------------------------------------------------------------
- *
- * 2. MDIO access timing
- *
- * The MT753x uses the following MDIO timing for a single register read
- *
- * Phase 1: Write Page Address
- * -------------------------------------------------------------------
- * | ST | OP | PHY_ADDR | TYPE | RSVD | TA | RSVD | PAGE_ADDR |
- * -------------------------------------------------------------------
- * | 01 | 01 | 11111 | 1 | 1111 | xx | 00000 | REG_ADDR[15..6] |
- * -------------------------------------------------------------------
- *
- * Phase 2: Write low Address & Read low word
- * -------------------------------------------------------------------
- * | ST | OP | PHY_ADDR | TYPE | LOW_ADDR | TA | DATA |
- * -------------------------------------------------------------------
- * | 01 | 10 | 11111 | 0 | REG_ADDR[5..2] | xx | DATA[15..0] |
- * -------------------------------------------------------------------
- *
- * Phase 3: Read high word
- * -------------------------------------------------------------------
- * | ST | OP | PHY_ADDR | TYPE | RSVD | TA | DATA |
- * -------------------------------------------------------------------
- * | 01 | 10 | 11111 | 1 | 0000 | xx | DATA[31..16] |
- * -------------------------------------------------------------------
- *
- * The MT753x uses the following MDIO timing for a single register write
- *
- * Phase 1: Write Page Address (The same as read)
- *
- * Phase 2: Write low Address and low word
- * -------------------------------------------------------------------
- * | ST | OP | PHY_ADDR | TYPE | LOW_ADDR | TA | DATA |
- * -------------------------------------------------------------------
- * | 01 | 01 | 11111 | 0 | REG_ADDR[5..2] | xx | DATA[15..0] |
- * -------------------------------------------------------------------
- *
- * Phase 3: write high word
- * -------------------------------------------------------------------
- * | ST | OP | PHY_ADDR | TYPE | RSVD | TA | DATA |
- * -------------------------------------------------------------------
- * | 01 | 01 | 11111 | 1 | 0000 | xx | DATA[31..16] |
- * -------------------------------------------------------------------
- *
- */
-
-/* Internal Register Address fields */
-#define MT753X_REG_PAGE_ADDR_S 6
-#define MT753X_REG_PAGE_ADDR_M 0xffc0
-#define MT753X_REG_ADDR_S 2
-#define MT753X_REG_ADDR_M 0x3c
-#endif /* _MT753X_H_ */
diff --git a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_common.c b/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_common.c
deleted file mode 100644
index 4015ddf125..0000000000
--- a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_common.c
+++ /dev/null
@@ -1,90 +0,0 @@
-// SPDX-License-Identifier: GPL-2.0-only
-/*
- * Copyright (c) 2018 MediaTek Inc.
- * Author: Weijie Gao <weijie.gao@mediatek.com>
- */
-
-#include <linux/kernel.h>
-#include <linux/delay.h>
-
-#include "mt753x.h"
-#include "mt753x_regs.h"
-
-void mt753x_irq_enable(struct gsw_mt753x *gsw)
-{
- u32 val;
- int i;
-
- /* Record initial PHY link status */
- for (i = 0; i < MT753X_NUM_PHYS; i++) {
- val = gsw->mii_read(gsw, i, MII_BMSR);
- if (val & BMSR_LSTATUS)
- gsw->phy_link_sts |= BIT(i);
- }
-
- val = BIT(MT753X_NUM_PHYS) - 1;
-
- mt753x_reg_write(gsw, SYS_INT_EN, val);
-}
-
-static void display_port_link_status(struct gsw_mt753x *gsw, u32 port)
-{
- u32 pmsr, speed_bits;
- const char *speed;
-
- pmsr = mt753x_reg_read(gsw, PMSR(port));
-
- speed_bits = (pmsr & MAC_SPD_STS_M) >> MAC_SPD_STS_S;
-
- switch (speed_bits) {
- case MAC_SPD_10:
- speed = "10Mbps";
- break;
- case MAC_SPD_100:
- speed = "100Mbps";
- break;
- case MAC_SPD_1000:
- speed = "1Gbps";
- break;
- case MAC_SPD_2500:
- speed = "2.5Gbps";
- break;
- }
-
- if (pmsr & MAC_LNK_STS) {
- dev_info(gsw->dev, "Port %d Link is Up - %s/%s\n",
- port, speed, (pmsr & MAC_DPX_STS) ? "Full" : "Half");
- } else {
- dev_info(gsw->dev, "Port %d Link is Down\n", port);
- }
-}
-
-void mt753x_irq_worker(struct work_struct *work)
-{
- struct gsw_mt753x *gsw;
- u32 sts, physts, laststs;
- int i;
-
- gsw = container_of(work, struct gsw_mt753x, irq_worker);
-
- sts = mt753x_reg_read(gsw, SYS_INT_STS);
-
- /* Check for changed PHY link status */
- for (i = 0; i < MT753X_NUM_PHYS; i++) {
- if (!(sts & PHY_LC_INT(i)))
- continue;
-
- laststs = gsw->phy_link_sts & BIT(i);
- physts = !!(gsw->mii_read(gsw, i, MII_BMSR) & BMSR_LSTATUS);
- physts <<= i;
-
- if (physts ^ laststs) {
- gsw->phy_link_sts ^= BIT(i);
- display_port_link_status(gsw, i);
- }
- }
-
- mt753x_reg_write(gsw, SYS_INT_STS, sts);
-
- enable_irq(gsw->irq);
-}
diff --git a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_mdio.c b/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_mdio.c
deleted file mode 100644
index a3f0c5d3f0..0000000000
--- a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_mdio.c
+++ /dev/null
@@ -1,598 +0,0 @@
-// SPDX-License-Identifier: GPL-2.0-only
-/*
- * Copyright (c) 2018 MediaTek Inc.
- * Author: Weijie Gao <weijie.gao@mediatek.com>
- */
-
-#include <linux/kernel.h>
-#include <linux/module.h>
-#include <linux/init.h>
-#include <linux/device.h>
-#include <linux/delay.h>
-#include <linux/reset.h>
-#include <linux/hrtimer.h>
-#include <linux/mii.h>
-#include <linux/of_mdio.h>
-#include <linux/of_platform.h>
-#include <linux/of_gpio.h>
-#include <linux/of_net.h>
-#include <linux/of_irq.h>
-#include <linux/phy.h>
-
-#include "mt753x.h"
-#include "mt753x_swconfig.h"
-#include "mt753x_regs.h"
-#include "mt753x_nl.h"
-#include "mt7530.h"
-#include "mt7531.h"
-
-static u32 mt753x_id;
-struct list_head mt753x_devs;
-static DEFINE_MUTEX(mt753x_devs_lock);
-
-static struct mt753x_sw_id *mt753x_sw_ids[] = {
- &mt7530_id,
- &mt7531_id,
-};
-
-u32 mt753x_reg_read(struct gsw_mt753x *gsw, u32 reg)
-{
- u32 high, low;
-
- mutex_lock(&gsw->host_bus->mdio_lock);
-
- gsw->host_bus->write(gsw->host_bus, gsw->smi_addr, 0x1f,
- (reg & MT753X_REG_PAGE_ADDR_M) >> MT753X_REG_PAGE_ADDR_S);
-
- low = gsw->host_bus->read(gsw->host_bus, gsw->smi_addr,
- (reg & MT753X_REG_ADDR_M) >> MT753X_REG_ADDR_S);
-
- high = gsw->host_bus->read(gsw->host_bus, gsw->smi_addr, 0x10);
-
- mutex_unlock(&gsw->host_bus->mdio_lock);
-
- return (high << 16) | (low & 0xffff);
-}
-
-void mt753x_reg_write(struct gsw_mt753x *gsw, u32 reg, u32 val)
-{
- mutex_lock(&gsw->host_bus->mdio_lock);
-
- gsw->host_bus->write(gsw->host_bus, gsw->smi_addr, 0x1f,
- (reg & MT753X_REG_PAGE_ADDR_M) >> MT753X_REG_PAGE_ADDR_S);
-
- gsw->host_bus->write(gsw->host_bus, gsw->smi_addr,
- (reg & MT753X_REG_ADDR_M) >> MT753X_REG_ADDR_S, val & 0xffff);
-
- gsw->host_bus->write(gsw->host_bus, gsw->smi_addr, 0x10, val >> 16);
-
- mutex_unlock(&gsw->host_bus->mdio_lock);
-}
-
-/* Indirect MDIO clause 22/45 access */
-static int mt753x_mii_rw(struct gsw_mt753x *gsw, int phy, int reg, u16 data,
- u32 cmd, u32 st)
-{
- ktime_t timeout;
- u32 val, timeout_us;
- int ret = 0;
-
- timeout_us = 100000;
- timeout = ktime_add_us(ktime_get(), timeout_us);
- while (1) {
- val = mt753x_reg_read(gsw, PHY_IAC);
-
- if ((val & PHY_ACS_ST) == 0)
- break;
-
- if (ktime_compare(ktime_get(), timeout) > 0)
- return -ETIMEDOUT;
- }
-
- val = (st << MDIO_ST_S) |
- ((cmd << MDIO_CMD_S) & MDIO_CMD_M) |
- ((phy << MDIO_PHY_ADDR_S) & MDIO_PHY_ADDR_M) |
- ((reg << MDIO_REG_ADDR_S) & MDIO_REG_ADDR_M);
-
- if (cmd == MDIO_CMD_WRITE || cmd == MDIO_CMD_ADDR)
- val |= data & MDIO_RW_DATA_M;
-
- mt753x_reg_write(gsw, PHY_IAC, val | PHY_ACS_ST);
-
- timeout_us = 100000;
- timeout = ktime_add_us(ktime_get(), timeout_us);
- while (1) {
- val = mt753x_reg_read(gsw, PHY_IAC);
-
- if ((val & PHY_ACS_ST) == 0)
- break;
-
- if (ktime_compare(ktime_get(), timeout) > 0)
- return -ETIMEDOUT;
- }
-
- if (cmd == MDIO_CMD_READ || cmd == MDIO_CMD_READ_C45) {
- val = mt753x_reg_read(gsw, PHY_IAC);
- ret = val & MDIO_RW_DATA_M;
- }
-
- return ret;
-}
-
-int mt753x_mii_read(struct gsw_mt753x *gsw, int phy, int reg)
-{
- int val;
-
- if (phy < MT753X_NUM_PHYS)
- phy = (gsw->phy_base + phy) & MT753X_SMI_ADDR_MASK;
-
- mutex_lock(&gsw->mii_lock);
- val = mt753x_mii_rw(gsw, phy, reg, 0, MDIO_CMD_READ, MDIO_ST_C22);
- mutex_unlock(&gsw->mii_lock);
-
- return val;
-}
-
-void mt753x_mii_write(struct gsw_mt753x *gsw, int phy, int reg, u16 val)
-{
- if (phy < MT753X_NUM_PHYS)
- phy = (gsw->phy_base + phy) & MT753X_SMI_ADDR_MASK;
-
- mutex_lock(&gsw->mii_lock);
- mt753x_mii_rw(gsw, phy, reg, val, MDIO_CMD_WRITE, MDIO_ST_C22);
- mutex_unlock(&gsw->mii_lock);
-}
-
-int mt753x_mmd_read(struct gsw_mt753x *gsw, int addr, int devad, u16 reg)
-{
- int val;
-
- if (addr < MT753X_NUM_PHYS)
- addr = (gsw->phy_base + addr) & MT753X_SMI_ADDR_MASK;
-
- mutex_lock(&gsw->mii_lock);
- mt753x_mii_rw(gsw, addr, devad, reg, MDIO_CMD_ADDR, MDIO_ST_C45);
- val = mt753x_mii_rw(gsw, addr, devad, 0, MDIO_CMD_READ_C45,
- MDIO_ST_C45);
- mutex_unlock(&gsw->mii_lock);
-
- return val;
-}
-
-void mt753x_mmd_write(struct gsw_mt753x *gsw, int addr, int devad, u16 reg,
- u16 val)
-{
- if (addr < MT753X_NUM_PHYS)
- addr = (gsw->phy_base + addr) & MT753X_SMI_ADDR_MASK;
-
- mutex_lock(&gsw->mii_lock);
- mt753x_mii_rw(gsw, addr, devad, reg, MDIO_CMD_ADDR, MDIO_ST_C45);
- mt753x_mii_rw(gsw, addr, devad, val, MDIO_CMD_WRITE, MDIO_ST_C45);
- mutex_unlock(&gsw->mii_lock);
-}
-
-int mt753x_mmd_ind_read(struct gsw_mt753x *gsw, int addr, int devad, u16 reg)
-{
- u16 val;
-
- if (addr < MT753X_NUM_PHYS)
- addr = (gsw->phy_base + addr) & MT753X_SMI_ADDR_MASK;
-
- mutex_lock(&gsw->mii_lock);
-
- mt753x_mii_rw(gsw, addr, MII_MMD_ACC_CTL_REG,
- (MMD_ADDR << MMD_CMD_S) |
- ((devad << MMD_DEVAD_S) & MMD_DEVAD_M),
- MDIO_CMD_WRITE, MDIO_ST_C22);
-
- mt753x_mii_rw(gsw, addr, MII_MMD_ADDR_DATA_REG, reg,
- MDIO_CMD_WRITE, MDIO_ST_C22);
-
- mt753x_mii_rw(gsw, addr, MII_MMD_ACC_CTL_REG,
- (MMD_DATA << MMD_CMD_S) |
- ((devad << MMD_DEVAD_S) & MMD_DEVAD_M),
- MDIO_CMD_WRITE, MDIO_ST_C22);
-
- val = mt753x_mii_rw(gsw, addr, MII_MMD_ADDR_DATA_REG, 0,
- MDIO_CMD_READ, MDIO_ST_C22);
-
- mutex_unlock(&gsw->mii_lock);
-
- return val;
-}
-
-void mt753x_mmd_ind_write(struct gsw_mt753x *gsw, int addr, int devad, u16 reg,
- u16 val)
-{
- if (addr < MT753X_NUM_PHYS)
- addr = (gsw->phy_base + addr) & MT753X_SMI_ADDR_MASK;
-
- mutex_lock(&gsw->mii_lock);
-
- mt753x_mii_rw(gsw, addr, MII_MMD_ACC_CTL_REG,
- (MMD_ADDR << MMD_CMD_S) |
- ((devad << MMD_DEVAD_S) & MMD_DEVAD_M),
- MDIO_CMD_WRITE, MDIO_ST_C22);
-
- mt753x_mii_rw(gsw, addr, MII_MMD_ADDR_DATA_REG, reg,
- MDIO_CMD_WRITE, MDIO_ST_C22);
-
- mt753x_mii_rw(gsw, addr, MII_MMD_ACC_CTL_REG,
- (MMD_DATA << MMD_CMD_S) |
- ((devad << MMD_DEVAD_S) & MMD_DEVAD_M),
- MDIO_CMD_WRITE, MDIO_ST_C22);
-
- mt753x_mii_rw(gsw, addr, MII_MMD_ADDR_DATA_REG, val,
- MDIO_CMD_WRITE, MDIO_ST_C22);
-
- mutex_unlock(&gsw->mii_lock);
-}
-
-static inline int mt753x_get_duplex(const struct device_node *np)
-{
- return of_property_read_bool(np, "full-duplex");
-}
-
-static void mt753x_load_port_cfg(struct gsw_mt753x *gsw)
-{
- struct device_node *port_np;
- struct device_node *fixed_link_node;
- struct mt753x_port_cfg *port_cfg;
- u32 port;
-
- for_each_child_of_node(gsw->dev->of_node, port_np) {
- if (!of_device_is_compatible(port_np, "mediatek,mt753x-port"))
- continue;
-
- if (!of_device_is_available(port_np))
- continue;
-
- if (of_property_read_u32(port_np, "reg", &port))
- continue;
-
- switch (port) {
- case 5:
- port_cfg = &gsw->port5_cfg;
- break;
- case 6:
- port_cfg = &gsw->port6_cfg;
- break;
- default:
- continue;
- }
-
- if (port_cfg->enabled) {
- dev_info(gsw->dev, "duplicated node for port%d\n",
- port_cfg->phy_mode);
- continue;
- }
-
- port_cfg->np = port_np;
-
- port_cfg->phy_mode = of_get_phy_mode(port_np);
- if (port_cfg->phy_mode < 0) {
- dev_info(gsw->dev, "incorrect phy-mode %d\n", port);
- continue;
- }
-
- fixed_link_node = of_get_child_by_name(port_np, "fixed-link");
- if (fixed_link_node) {
- u32 speed;
-
- port_cfg->force_link = 1;
- port_cfg->duplex = mt753x_get_duplex(fixed_link_node);
-
- if (of_property_read_u32(fixed_link_node, "speed",
- &speed)) {
- speed = 0;
- continue;
- }
-
- of_node_put(fixed_link_node);
-
- switch (speed) {
- case 10:
- port_cfg->speed = MAC_SPD_10;
- break;
- case 100:
- port_cfg->speed = MAC_SPD_100;
- break;
- case 1000:
- port_cfg->speed = MAC_SPD_1000;
- break;
- case 2500:
- port_cfg->speed = MAC_SPD_2500;
- break;
- default:
- dev_info(gsw->dev, "incorrect speed %d\n",
- speed);
- continue;
- }
- }
-
- port_cfg->enabled = 1;
- }
-}
-
-static void mt753x_add_gsw(struct gsw_mt753x *gsw)
-{
- mutex_lock(&mt753x_devs_lock);
- gsw->id = mt753x_id++;
- INIT_LIST_HEAD(&gsw->list);
- list_add_tail(&gsw->list, &mt753x_devs);
- mutex_unlock(&mt753x_devs_lock);
-}
-
-static void mt753x_remove_gsw(struct gsw_mt753x *gsw)
-{
- mutex_lock(&mt753x_devs_lock);
- list_del(&gsw->list);
- mutex_unlock(&mt753x_devs_lock);
-}
-
-
-struct gsw_mt753x *mt753x_get_gsw(u32 id)
-{
- struct gsw_mt753x *dev;
-
- mutex_lock(&mt753x_devs_lock);
-
- list_for_each_entry(dev, &mt753x_devs, list) {
- if (dev->id == id)
- return dev;
- }
-
- mutex_unlock(&mt753x_devs_lock);
-
- return NULL;
-}
-
-struct gsw_mt753x *mt753x_get_first_gsw(void)
-{
- struct gsw_mt753x *dev;
-
- mutex_lock(&mt753x_devs_lock);
-
- list_for_each_entry(dev, &mt753x_devs, list)
- return dev;
-
- mutex_unlock(&mt753x_devs_lock);
-
- return NULL;
-}
-
-void mt753x_put_gsw(void)
-{
- mutex_unlock(&mt753x_devs_lock);
-}
-
-void mt753x_lock_gsw(void)
-{
- mutex_lock(&mt753x_devs_lock);
-}
-
-static int mt753x_hw_reset(struct gsw_mt753x *gsw)
-{
- struct device_node *np = gsw->dev->of_node;
- struct reset_control *rstc;
- int mcm;
- int ret = -EINVAL;
-
- mcm = of_property_read_bool(np, "mediatek,mcm");
- if (mcm) {
- rstc = devm_reset_control_get(gsw->dev, "mcm");
- ret = IS_ERR(rstc);
- if (IS_ERR(rstc)) {
- dev_err(gsw->dev, "Missing reset ctrl of switch\n");
- return ret;
- }
-
- reset_control_assert(rstc);
- msleep(30);
- reset_control_deassert(rstc);
-
- gsw->reset_pin = -1;
- return 0;
- }
-
- gsw->reset_pin = of_get_named_gpio(np, "reset-gpios", 0);
- if (gsw->reset_pin < 0) {
- dev_err(gsw->dev, "Missing reset pin of switch\n");
- return ret;
- }
-
- ret = devm_gpio_request(gsw->dev, gsw->reset_pin, "mt753x-reset");
- if (ret) {
- dev_info(gsw->dev, "Failed to request gpio %d\n",
- gsw->reset_pin);
- return ret;
- }
-
- gpio_direction_output(gsw->reset_pin, 0);
- msleep(30);
- gpio_set_value(gsw->reset_pin, 1);
- msleep(500);
-
- return 0;
-}
-
-static irqreturn_t mt753x_irq_handler(int irq, void *dev)
-{
- struct gsw_mt753x *gsw = dev;
-
- disable_irq_nosync(gsw->irq);
-
- schedule_work(&gsw->irq_worker);
-
- return IRQ_HANDLED;
-}
-
-static int mt753x_probe(struct platform_device *pdev)
-{
- struct gsw_mt753x *gsw;
- struct mt753x_sw_id *sw;
- struct device_node *np = pdev->dev.of_node;
- struct device_node *mdio;
- struct mii_bus *mdio_bus;
- int ret = -EINVAL;
- struct chip_rev rev;
- struct mt753x_mapping *map;
- int i;
-
- mdio = of_parse_phandle(np, "mediatek,mdio", 0);
- if (!mdio)
- return -EINVAL;
-
- mdio_bus = of_mdio_find_bus(mdio);
- if (!mdio_bus)
- return -EPROBE_DEFER;
-
- gsw = devm_kzalloc(&pdev->dev, sizeof(struct gsw_mt753x), GFP_KERNEL);
- if (!gsw)
- return -ENOMEM;
-
- gsw->host_bus = mdio_bus;
- gsw->dev = &pdev->dev;
- mutex_init(&gsw->mii_lock);
-
- /* Switch hard reset */
- if (mt753x_hw_reset(gsw))
- goto fail;
-
- /* Fetch the SMI address dirst */
- if (of_property_read_u32(np, "mediatek,smi-addr", &gsw->smi_addr))
- gsw->smi_addr = MT753X_DFL_SMI_ADDR;
-
- /* Get LAN/WAN port mapping */
- map = mt753x_find_mapping(np);
- if (map) {
- mt753x_apply_mapping(gsw, map);
- gsw->global_vlan_enable = 1;
- dev_info(gsw->dev, "LAN/WAN VLAN setting=%s\n", map->name);
- }
-
- /* Load MAC port configurations */
- mt753x_load_port_cfg(gsw);
-
- /* Check for valid switch and then initialize */
- for (i = 0; i < ARRAY_SIZE(mt753x_sw_ids); i++) {
- if (!mt753x_sw_ids[i]->detect(gsw, &rev)) {
- sw = mt753x_sw_ids[i];
-
- gsw->name = rev.name;
- gsw->model = sw->model;
-
- dev_info(gsw->dev, "Switch is MediaTek %s rev %d",
- gsw->name, rev.rev);
-
- /* Initialize the switch */
- ret = sw->init(gsw);
- if (ret)
- goto fail;
-
- break;
- }
- }
-
- if (i >= ARRAY_SIZE(mt753x_sw_ids)) {
- dev_err(gsw->dev, "No mt753x switch found\n");
- goto fail;
- }
-
- gsw->irq = platform_get_irq(pdev, 0);
- if (gsw->irq >= 0) {
- ret = devm_request_irq(gsw->dev, gsw->irq, mt753x_irq_handler,
- 0, dev_name(gsw->dev), gsw);
- if (ret) {
- dev_err(gsw->dev, "Failed to request irq %d\n",
- gsw->irq);
- goto fail;
- }
-
- INIT_WORK(&gsw->irq_worker, mt753x_irq_worker);
- }
-
- platform_set_drvdata(pdev, gsw);
-
- gsw->phy_status_poll = of_property_read_bool(gsw->dev->of_node,
- "mediatek,phy-poll");
-
- mt753x_add_gsw(gsw);
-
- mt753x_swconfig_init(gsw);
-
- if (sw->post_init)
- sw->post_init(gsw);
-
- if (gsw->irq >= 0)
- mt753x_irq_enable(gsw);
-
- return 0;
-
-fail:
- devm_kfree(&pdev->dev, gsw);
-
- return ret;
-}
-
-static int mt753x_remove(struct platform_device *pdev)
-{
- struct gsw_mt753x *gsw = platform_get_drvdata(pdev);
-
- if (gsw->irq >= 0)
- cancel_work_sync(&gsw->irq_worker);
-
- if (gsw->reset_pin >= 0)
- devm_gpio_free(&pdev->dev, gsw->reset_pin);
-
-#ifdef CONFIG_SWCONFIG
- mt753x_swconfig_destroy(gsw);
-#endif
-
- mt753x_remove_gsw(gsw);
-
- platform_set_drvdata(pdev, NULL);
-
- return 0;
-}
-
-static const struct of_device_id mt753x_ids[] = {
- { .compatible = "mediatek,mt753x" },
- { },
-};
-
-MODULE_DEVICE_TABLE(of, mt753x_ids);
-
-static struct platform_driver mt753x_driver = {
- .probe = mt753x_probe,
- .remove = mt753x_remove,
- .driver = {
- .name = "mt753x",
- .of_match_table = mt753x_ids,
- },
-};
-
-static int __init mt753x_init(void)
-{
- int ret;
-
- INIT_LIST_HEAD(&mt753x_devs);
- ret = platform_driver_register(&mt753x_driver);
-
- mt753x_nl_init();
-
- return ret;
-}
-module_init(mt753x_init);
-
-static void __exit mt753x_exit(void)
-{
- mt753x_nl_exit();
-
- platform_driver_unregister(&mt753x_driver);
-}
-module_exit(mt753x_exit);
-
-MODULE_LICENSE("GPL");
-MODULE_AUTHOR("Weijie Gao <weijie.gao@mediatek.com>");
-MODULE_DESCRIPTION("Driver for MediaTek MT753x Gigabit Switch");
diff --git a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_nl.c b/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_nl.c
deleted file mode 100644
index 54916243e7..0000000000
--- a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_nl.c
+++ /dev/null
@@ -1,380 +0,0 @@
-// SPDX-License-Identifier: GPL-2.0-only
-/*
- * Copyright (c) 2018 MediaTek Inc.
- * Author: Sirui Zhao <Sirui.Zhao@mediatek.com>
- */
-
-#include <linux/types.h>
-#include <linux/kernel.h>
-#include <linux/module.h>
-#include <linux/init.h>
-#include <net/genetlink.h>
-
-#include "mt753x.h"
-#include "mt753x_nl.h"
-
-struct mt753x_nl_cmd_item {
- enum mt753x_cmd cmd;
- bool require_dev;
- int (*process)(struct genl_info *info, struct gsw_mt753x *gsw);
- u32 nr_required_attrs;
- const enum mt753x_attr *required_attrs;
-};
-
-static int mt753x_nl_response(struct sk_buff *skb, struct genl_info *info);
-
-static const struct nla_policy mt753x_nl_cmd_policy[] = {
- [MT753X_ATTR_TYPE_MESG] = { .type = NLA_STRING },
- [MT753X_ATTR_TYPE_PHY] = { .type = NLA_S32 },
- [MT753X_ATTR_TYPE_REG] = { .type = NLA_S32 },
- [MT753X_ATTR_TYPE_VAL] = { .type = NLA_S32 },
- [MT753X_ATTR_TYPE_DEV_NAME] = { .type = NLA_S32 },
- [MT753X_ATTR_TYPE_DEV_ID] = { .type = NLA_S32 },
- [MT753X_ATTR_TYPE_DEVAD] = { .type = NLA_S32 },
-};
-
-static const struct genl_ops mt753x_nl_ops[] = {
- {
- .cmd = MT753X_CMD_REQUEST,
- .doit = mt753x_nl_response,
- .policy = mt753x_nl_cmd_policy,
- .flags = GENL_ADMIN_PERM,
- }, {
- .cmd = MT753X_CMD_READ,
- .doit = mt753x_nl_response,
- .policy = mt753x_nl_cmd_policy,
- .flags = GENL_ADMIN_PERM,
- }, {
- .cmd = MT753X_CMD_WRITE,
- .doit = mt753x_nl_response,
- .policy = mt753x_nl_cmd_policy,
- .flags = GENL_ADMIN_PERM,
- },
-};
-
-static struct genl_family mt753x_nl_family = {
- .name = MT753X_GENL_NAME,
- .version = MT753X_GENL_VERSION,
- .maxattr = MT753X_NR_ATTR_TYPE,
- .ops = mt753x_nl_ops,
- .n_ops = ARRAY_SIZE(mt753x_nl_ops),
-};
-
-static int mt753x_nl_list_devs(char *buff, int size)
-{
- struct gsw_mt753x *gsw;
- int len, total = 0;
- char buf[80];
-
- memset(buff, 0, size);
-
- mt753x_lock_gsw();
-
- list_for_each_entry(gsw, &mt753x_devs, list) {
- len = snprintf(buf, sizeof(buf),
- "id: %d, model: %s, node: %s\n",
- gsw->id, gsw->name, gsw->dev->of_node->name);
- strncat(buff, buf, size - total);
- total += len;
- }
-
- mt753x_put_gsw();
-
- return total;
-}
-
-static int mt753x_nl_prepare_reply(struct genl_info *info, u8 cmd,
- struct sk_buff **skbp)
-{
- struct sk_buff *msg;
- void *reply;
-
- if (!info)
- return -EINVAL;
-
- msg = genlmsg_new(NLMSG_GOODSIZE, GFP_KERNEL);
- if (!msg)
- return -ENOMEM;
-
- /* Construct send-back message header */
- reply = genlmsg_put(msg, info->snd_portid, info->snd_seq,
- &mt753x_nl_family, 0, cmd);
- if (!reply) {
- nlmsg_free(msg);
- return -EINVAL;
- }
-
- *skbp = msg;
- return 0;
-}
-
-static int mt753x_nl_send_reply(struct sk_buff *skb, struct genl_info *info)
-{
- struct genlmsghdr *genlhdr = nlmsg_data(nlmsg_hdr(skb));
- void *reply = genlmsg_data(genlhdr);
-
- /* Finalize a generic netlink message (update message header) */
- genlmsg_end(skb, reply);
-
- /* reply to a request */
- return genlmsg_reply(skb, info);
-}
-
-static s32 mt753x_nl_get_s32(struct genl_info *info, enum mt753x_attr attr,
- s32 defval)
-{
- struct nlattr *na;
-
- na = info->attrs[attr];
- if (na)
- return nla_get_s32(na);
-
- return defval;
-}
-
-static int mt753x_nl_get_u32(struct genl_info *info, enum mt753x_attr attr,
- u32 *val)
-{
- struct nlattr *na;
-
- na = info->attrs[attr];
- if (na) {
- *val = nla_get_u32(na);
- return 0;
- }
-
- return -1;
-}
-
-static struct gsw_mt753x *mt753x_nl_parse_find_gsw(struct genl_info *info)
-{
- struct gsw_mt753x *gsw;
- struct nlattr *na;
- int gsw_id;
-
- na = info->attrs[MT753X_ATTR_TYPE_DEV_ID];
- if (na) {
- gsw_id = nla_get_s32(na);
- if (gsw_id >= 0)
- gsw = mt753x_get_gsw(gsw_id);
- else
- gsw = mt753x_get_first_gsw();
- } else {
- gsw = mt753x_get_first_gsw();
- }
-
- return gsw;
-}
-
-static int mt753x_nl_get_swdevs(struct genl_info *info, struct gsw_mt753x *gsw)
-{
- struct sk_buff *rep_skb = NULL;
- char dev_info[512];
- int ret;
-
- ret = mt753x_nl_list_devs(dev_info, sizeof(dev_info));
- if (!ret) {
- pr_info("No switch registered\n");
- return -EINVAL;
- }
-
- ret = mt753x_nl_prepare_reply(info, MT753X_CMD_REPLY, &rep_skb);
- if (ret < 0)
- goto err;
-
- ret = nla_put_string(rep_skb, MT753X_ATTR_TYPE_MESG, dev_info);
- if (ret < 0)
- goto err;
-
- return mt753x_nl_send_reply(rep_skb, info);
-
-err:
- if (rep_skb)
- nlmsg_free(rep_skb);
-
- return ret;
-}
-
-static int mt753x_nl_reply_read(struct genl_info *info, struct gsw_mt753x *gsw)
-{
- struct sk_buff *rep_skb = NULL;
- s32 phy, devad, reg;
- int value;
- int ret = 0;
-
- phy = mt753x_nl_get_s32(info, MT753X_ATTR_TYPE_PHY, -1);
- devad = mt753x_nl_get_s32(info, MT753X_ATTR_TYPE_DEVAD, -1);
- reg = mt753x_nl_get_s32(info, MT753X_ATTR_TYPE_REG, -1);
-
- if (reg < 0)
- goto err;
-
- ret = mt753x_nl_prepare_reply(info, MT753X_CMD_READ, &rep_skb);
- if (ret < 0)
- goto err;
-
- if (phy >= 0) {
- if (devad < 0)
- value = gsw->mii_read(gsw, phy, reg);
- else
- value = gsw->mmd_read(gsw, phy, devad, reg);
- } else {
- value = mt753x_reg_read(gsw, reg);
- }
-
- ret = nla_put_s32(rep_skb, MT753X_ATTR_TYPE_REG, reg);
- if (ret < 0)
- goto err;
-
- ret = nla_put_s32(rep_skb, MT753X_ATTR_TYPE_VAL, value);
- if (ret < 0)
- goto err;
-
- return mt753x_nl_send_reply(rep_skb, info);
-
-err:
- if (rep_skb)
- nlmsg_free(rep_skb);
-
- return ret;
-}
-
-static int mt753x_nl_reply_write(struct genl_info *info, struct gsw_mt753x *gsw)
-{
- struct sk_buff *rep_skb = NULL;
- s32 phy, devad, reg;
- u32 value;
- int ret = 0;
-
- phy = mt753x_nl_get_s32(info, MT753X_ATTR_TYPE_PHY, -1);
- devad = mt753x_nl_get_s32(info, MT753X_ATTR_TYPE_DEVAD, -1);
- reg = mt753x_nl_get_s32(info, MT753X_ATTR_TYPE_REG, -1);
-
- if (mt753x_nl_get_u32(info, MT753X_ATTR_TYPE_VAL, &value))
- goto err;
-
- if (reg < 0)
- goto err;
-
- ret = mt753x_nl_prepare_reply(info, MT753X_CMD_WRITE, &rep_skb);
- if (ret < 0)
- goto err;
-
- if (phy >= 0) {
- if (devad < 0)
- gsw->mii_write(gsw, phy, reg, value);
- else
- gsw->mmd_write(gsw, phy, devad, reg, value);
- } else {
- mt753x_reg_write(gsw, reg, value);
- }
-
- ret = nla_put_s32(rep_skb, MT753X_ATTR_TYPE_REG, reg);
- if (ret < 0)
- goto err;
-
- ret = nla_put_s32(rep_skb, MT753X_ATTR_TYPE_VAL, value);
- if (ret < 0)
- goto err;
-
- return mt753x_nl_send_reply(rep_skb, info);
-
-err:
- if (rep_skb)
- nlmsg_free(rep_skb);
-
- return ret;
-}
-
-static const enum mt753x_attr mt753x_nl_cmd_read_attrs[] = {
- MT753X_ATTR_TYPE_REG
-};
-
-static const enum mt753x_attr mt753x_nl_cmd_write_attrs[] = {
- MT753X_ATTR_TYPE_REG,
- MT753X_ATTR_TYPE_VAL
-};
-
-static const struct mt753x_nl_cmd_item mt753x_nl_cmds[] = {
- {
- .cmd = MT753X_CMD_REQUEST,
- .require_dev = false,
- .process = mt753x_nl_get_swdevs
- }, {
- .cmd = MT753X_CMD_READ,
- .require_dev = true,
- .process = mt753x_nl_reply_read,
- .required_attrs = mt753x_nl_cmd_read_attrs,
- .nr_required_attrs = ARRAY_SIZE(mt753x_nl_cmd_read_attrs),
- }, {
- .cmd = MT753X_CMD_WRITE,
- .require_dev = true,
- .process = mt753x_nl_reply_write,
- .required_attrs = mt753x_nl_cmd_write_attrs,
- .nr_required_attrs = ARRAY_SIZE(mt753x_nl_cmd_write_attrs),
- }
-};
-
-static int mt753x_nl_response(struct sk_buff *skb, struct genl_info *info)
-{
- struct genlmsghdr *hdr = nlmsg_data(info->nlhdr);
- const struct mt753x_nl_cmd_item *cmditem = NULL;
- struct gsw_mt753x *gsw = NULL;
- u32 sat_req_attrs = 0;
- int i, ret;
-
- for (i = 0; i < ARRAY_SIZE(mt753x_nl_cmds); i++) {
- if (hdr->cmd == mt753x_nl_cmds[i].cmd) {
- cmditem = &mt753x_nl_cmds[i];
- break;
- }
- }
-
- if (!cmditem) {
- pr_info("mt753x-nl: unknown cmd %u\n", hdr->cmd);
- return -EINVAL;
- }
-
- for (i = 0; i < cmditem->nr_required_attrs; i++) {
- if (info->attrs[cmditem->required_attrs[i]])
- sat_req_attrs++;
- }
-
- if (sat_req_attrs != cmditem->nr_required_attrs) {
- pr_info("mt753x-nl: missing required attr(s) for cmd %u\n",
- hdr->cmd);
- return -EINVAL;
- }
-
- if (cmditem->require_dev) {
- gsw = mt753x_nl_parse_find_gsw(info);
- if (!gsw) {
- pr_info("mt753x-nl: failed to find switch dev\n");
- return -EINVAL;
- }
- }
-
- ret = cmditem->process(info, gsw);
-
- mt753x_put_gsw();
-
- return ret;
-}
-
-int __init mt753x_nl_init(void)
-{
- int ret;
-
- ret = genl_register_family(&mt753x_nl_family);
- if (ret) {
- pr_info("mt753x-nl: genl_register_family_with_ops failed\n");
- return ret;
- }
-
- return 0;
-}
-
-void __exit mt753x_nl_exit(void)
-{
- genl_unregister_family(&mt753x_nl_family);
-}
diff --git a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_nl.h b/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_nl.h
deleted file mode 100644
index 85dc9e791a..0000000000
--- a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_nl.h
+++ /dev/null
@@ -1,43 +0,0 @@
-/* SPDX-License-Identifier: GPL-2.0-only */
-/*
- * Copyright (c) 2018 MediaTek Inc.
- * Author: Sirui Zhao <Sirui.Zhao@mediatek.com>
- */
-
-#ifndef _MT753X_NL_H_
-#define _MT753X_NL_H_
-
-#define MT753X_GENL_NAME "mt753x"
-#define MT753X_GENL_VERSION 0x1
-
-enum mt753x_cmd {
- MT753X_CMD_UNSPEC = 0,
- MT753X_CMD_REQUEST,
- MT753X_CMD_REPLY,
- MT753X_CMD_READ,
- MT753X_CMD_WRITE,
-
- __MT753X_CMD_MAX,
-};
-
-enum mt753x_attr {
- MT753X_ATTR_TYPE_UNSPEC = 0,
- MT753X_ATTR_TYPE_MESG,
- MT753X_ATTR_TYPE_PHY,
- MT753X_ATTR_TYPE_DEVAD,
- MT753X_ATTR_TYPE_REG,
- MT753X_ATTR_TYPE_VAL,
- MT753X_ATTR_TYPE_DEV_NAME,
- MT753X_ATTR_TYPE_DEV_ID,
-
- __MT753X_ATTR_TYPE_MAX,
-};
-
-#define MT753X_NR_ATTR_TYPE (__MT753X_ATTR_TYPE_MAX - 1)
-
-#ifdef __KERNEL__
-int __init mt753x_nl_init(void);
-void __exit mt753x_nl_exit(void);
-#endif /* __KERNEL__ */
-
-#endif /* _MT753X_NL_H_ */
diff --git a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_regs.h b/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_regs.h
deleted file mode 100644
index 3f23ae200e..0000000000
--- a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_regs.h
+++ /dev/null
@@ -1,294 +0,0 @@
-/* SPDX-License-Identifier: GPL-2.0-only */
-/*
- * Copyright (c) 2018 MediaTek Inc.
- * Author: Weijie Gao <weijie.gao@mediatek.com>
- */
-
-#ifndef _MT753X_REGS_H_
-#define _MT753X_REGS_H_
-
-#include <linux/bitops.h>
-
-/* Values of Egress TAG Control */
-#define ETAG_CTRL_UNTAG 0
-#define ETAG_CTRL_TAG 2
-#define ETAG_CTRL_SWAP 1
-#define ETAG_CTRL_STACK 3
-
-#define VTCR 0x90
-#define VAWD1 0x94
-#define VAWD2 0x98
-
-/* Fields of VTCR */
-#define VTCR_BUSY BIT(31)
-#define IDX_INVLD BIT(16)
-#define VTCR_FUNC_S 12
-#define VTCR_FUNC_M 0xf000
-#define VTCR_VID_S 0
-#define VTCR_VID_M 0xfff
-
-/* Values of VTCR_FUNC */
-#define VTCR_READ_VLAN_ENTRY 0
-#define VTCR_WRITE_VLAN_ENTRY 1
-#define VTCR_INVD_VLAN_ENTRY 2
-#define VTCR_ENABLE_VLAN_ENTRY 3
-#define VTCR_READ_ACL_ENTRY 4
-#define VTCR_WRITE_ACL_ENTRY 5
-#define VTCR_READ_TRTCM_TABLE 6
-#define VTCR_WRITE_TRTCM_TABLE 7
-#define VTCR_READ_ACL_MASK_ENTRY 8
-#define VTCR_WRITE_ACL_MASK_ENTRY 9
-#define VTCR_READ_ACL_RULE_ENTRY 10
-#define VTCR_WRITE_ACL_RULE_ENTRY 11
-#define VTCR_READ_ACL_RATE_ENTRY 12
-#define VTCR_WRITE_ACL_RATE_ENTRY 13
-
-/* VLAN entry fields */
-/* VAWD1 */
-#define PORT_STAG BIT(31)
-#define IVL_MAC BIT(30)
-#define EG_CON BIT(29)
-#define VTAG_EN BIT(28)
-#define COPY_PRI BIT(27)
-#define USER_PRI_S 24
-#define USER_PRI_M 0x7000000
-#define PORT_MEM_S 16
-#define PORT_MEM_M 0xff0000
-#define S_TAG1_S 4
-#define S_TAG1_M 0xfff0
-#define FID_S 1
-#define FID_M 0x0e
-#define VENTRY_VALID BIT(0)
-
-/* VAWD2 */
-#define S_TAG2_S 16
-#define S_TAG2_M 0xffff0000
-#define PORT_ETAG_S(p) ((p) * 2)
-#define PORT_ETAG_M 0x03
-
-#define PORT_CTRL_BASE 0x2000
-#define PORT_CTRL_PORT_OFFSET 0x100
-#define PORT_CTRL_REG(p, r) (PORT_CTRL_BASE + \
- (p) * PORT_CTRL_PORT_OFFSET + (r))
-#define CKGCR(p) PORT_CTRL_REG(p, 0x00)
-#define PCR(p) PORT_CTRL_REG(p, 0x04)
-#define PIC(p) PORT_CTRL_REG(p, 0x08)
-#define PSC(p) PORT_CTRL_REG(p, 0x0c)
-#define PVC(p) PORT_CTRL_REG(p, 0x10)
-#define PPBV1(p) PORT_CTRL_REG(p, 0x14)
-#define PPBV2(p) PORT_CTRL_REG(p, 0x18)
-#define BSR(p) PORT_CTRL_REG(p, 0x1c)
-#define STAG01 PORT_CTRL_REG(p, 0x20)
-#define STAG23 PORT_CTRL_REG(p, 0x24)
-#define STAG45 PORT_CTRL_REG(p, 0x28)
-#define STAG67 PORT_CTRL_REG(p, 0x2c)
-
-#define PPBV(p, g) (PPBV1(p) + ((g) / 2) * 4)
-
-/* Fields of PCR */
-#define MLDV2_EN BIT(30)
-#define EG_TAG_S 28
-#define EG_TAG_M 0x30000000
-#define PORT_PRI_S 24
-#define PORT_PRI_M 0x7000000
-#define PORT_MATRIX_S 16
-#define PORT_MATRIX_M 0xff0000
-#define UP2DSCP_EN BIT(12)
-#define UP2TAG_EN BIT(11)
-#define ACL_EN BIT(10)
-#define PORT_TX_MIR BIT(9)
-#define PORT_RX_MIR BIT(8)
-#define ACL_MIR BIT(7)
-#define MIS_PORT_FW_S 4
-#define MIS_PORT_FW_M 0x70
-#define VLAN_MIS BIT(2)
-#define PORT_VLAN_S 0
-#define PORT_VLAN_M 0x03
-
-/* Values of PORT_VLAN */
-#define PORT_MATRIX_MODE 0
-#define FALLBACK_MODE 1
-#define CHECK_MODE 2
-#define SECURITY_MODE 3
-
-/* Fields of PVC */
-#define STAG_VPID_S 16
-#define STAG_VPID_M 0xffff0000
-#define DIS_PVID BIT(15)
-#define FORCE_PVID BIT(14)
-#define PT_VPM BIT(12)
-#define PT_OPTION BIT(11)
-#define PVC_EG_TAG_S 8
-#define PVC_EG_TAG_M 0x700
-#define VLAN_ATTR_S 6
-#define VLAN_ATTR_M 0xc0
-#define PVC_PORT_STAG BIT(5)
-#define BC_LKYV_EN BIT(4)
-#define MC_LKYV_EN BIT(3)
-#define UC_LKYV_EN BIT(2)
-#define ACC_FRM_S 0
-#define ACC_FRM_M 0x03
-
-/* Values of VLAN_ATTR */
-#define VA_USER_PORT 0
-#define VA_STACK_PORT 1
-#define VA_TRANSLATION_PORT 2
-#define VA_TRANSPARENT_PORT 3
-
-/* Fields of PPBV */
-#define GRP_PORT_PRI_S(g) (((g) % 2) * 16 + 13)
-#define GRP_PORT_PRI_M 0x07
-#define GRP_PORT_VID_S(g) (((g) % 2) * 16)
-#define GRP_PORT_VID_M 0xfff
-
-#define PORT_MAC_CTRL_BASE 0x3000
-#define PORT_MAC_CTRL_PORT_OFFSET 0x100
-#define PORT_MAC_CTRL_REG(p, r) (PORT_MAC_CTRL_BASE + \
- (p) * PORT_MAC_CTRL_PORT_OFFSET + (r))
-#define PMCR(p) PORT_MAC_CTRL_REG(p, 0x00)
-#define PMEEECR(p) PORT_MAC_CTRL_REG(p, 0x04)
-#define PMSR(p) PORT_MAC_CTRL_REG(p, 0x08)
-#define PINT_EN(p) PORT_MAC_CTRL_REG(p, 0x10)
-#define PINT_STS(p) PORT_MAC_CTRL_REG(p, 0x14)
-
-#define GMACCR (PORT_MAC_CTRL_BASE + 0xe0)
-#define TXCRC_EN BIT(19)
-#define RXCRC_EN BIT(18)
-#define PRMBL_LMT_EN BIT(17)
-#define MTCC_LMT_S 9
-#define MTCC_LMT_M 0x1e00
-#define MAX_RX_JUMBO_S 2
-#define MAX_RX_JUMBO_M 0x3c
-#define MAX_RX_PKT_LEN_S 0
-#define MAX_RX_PKT_LEN_M 0x3
-
-/* Values of MAX_RX_PKT_LEN */
-#define RX_PKT_LEN_1518 0
-#define RX_PKT_LEN_1536 1
-#define RX_PKT_LEN_1522 2
-#define RX_PKT_LEN_MAX_JUMBO 3
-
-/* Fields of PMCR */
-#define IPG_CFG_S 18
-#define IPG_CFG_M 0xc0000
-#define EXT_PHY BIT(17)
-#define MAC_MODE BIT(16)
-#define MAC_TX_EN BIT(14)
-#define MAC_RX_EN BIT(13)
-#define MAC_PRE BIT(11)
-#define BKOFF_EN BIT(9)
-#define BACKPR_EN BIT(8)
-#define FORCE_EEE1G BIT(7)
-#define FORCE_EEE1000 BIT(6)
-#define FORCE_RX_FC BIT(5)
-#define FORCE_TX_FC BIT(4)
-#define FORCE_SPD_S 2
-#define FORCE_SPD_M 0x0c
-#define FORCE_DPX BIT(1)
-#define FORCE_LINK BIT(0)
-
-/* Fields of PMSR */
-#define EEE1G_STS BIT(7)
-#define EEE100_STS BIT(6)
-#define RX_FC_STS BIT(5)
-#define TX_FC_STS BIT(4)
-#define MAC_SPD_STS_S 2
-#define MAC_SPD_STS_M 0x0c
-#define MAC_DPX_STS BIT(1)
-#define MAC_LNK_STS BIT(0)
-
-/* Values of MAC_SPD_STS */
-#define MAC_SPD_10 0
-#define MAC_SPD_100 1
-#define MAC_SPD_1000 2
-#define MAC_SPD_2500 3
-
-/* Values of IPG_CFG */
-#define IPG_96BIT 0
-#define IPG_96BIT_WITH_SHORT_IPG 1
-#define IPG_64BIT 2
-
-#define MIB_COUNTER_BASE 0x4000
-#define MIB_COUNTER_PORT_OFFSET 0x100
-#define MIB_COUNTER_REG(p, r) (MIB_COUNTER_BASE + \
- (p) * MIB_COUNTER_PORT_OFFSET + (r))
-#define STATS_TDPC 0x00
-#define STATS_TCRC 0x04
-#define STATS_TUPC 0x08
-#define STATS_TMPC 0x0C
-#define STATS_TBPC 0x10
-#define STATS_TCEC 0x14
-#define STATS_TSCEC 0x18
-#define STATS_TMCEC 0x1C
-#define STATS_TDEC 0x20
-#define STATS_TLCEC 0x24
-#define STATS_TXCEC 0x28
-#define STATS_TPPC 0x2C
-#define STATS_TL64PC 0x30
-#define STATS_TL65PC 0x34
-#define STATS_TL128PC 0x38
-#define STATS_TL256PC 0x3C
-#define STATS_TL512PC 0x40
-#define STATS_TL1024PC 0x44
-#define STATS_TOC 0x48
-#define STATS_RDPC 0x60
-#define STATS_RFPC 0x64
-#define STATS_RUPC 0x68
-#define STATS_RMPC 0x6C
-#define STATS_RBPC 0x70
-#define STATS_RAEPC 0x74
-#define STATS_RCEPC 0x78
-#define STATS_RUSPC 0x7C
-#define STATS_RFEPC 0x80
-#define STATS_ROSPC 0x84
-#define STATS_RJEPC 0x88
-#define STATS_RPPC 0x8C
-#define STATS_RL64PC 0x90
-#define STATS_RL65PC 0x94
-#define STATS_RL128PC 0x98
-#define STATS_RL256PC 0x9C
-#define STATS_RL512PC 0xA0
-#define STATS_RL1024PC 0xA4
-#define STATS_ROC 0xA8
-#define STATS_RDPC_CTRL 0xB0
-#define STATS_RDPC_ING 0xB4
-#define STATS_RDPC_ARL 0xB8
-
-#define SYS_CTRL 0x7000
-#define SW_PHY_RST BIT(2)
-#define SW_SYS_RST BIT(1)
-#define SW_REG_RST BIT(0)
-
-#define SYS_INT_EN 0x7008
-#define SYS_INT_STS 0x700c
-#define MAC_PC_INT BIT(16)
-#define PHY_INT(p) BIT((p) + 8)
-#define PHY_LC_INT(p) BIT(p)
-
-#define PHY_IAC 0x701c
-#define PHY_ACS_ST BIT(31)
-#define MDIO_REG_ADDR_S 25
-#define MDIO_REG_ADDR_M 0x3e000000
-#define MDIO_PHY_ADDR_S 20
-#define MDIO_PHY_ADDR_M 0x1f00000
-#define MDIO_CMD_S 18
-#define MDIO_CMD_M 0xc0000
-#define MDIO_ST_S 16
-#define MDIO_ST_M 0x30000
-#define MDIO_RW_DATA_S 0
-#define MDIO_RW_DATA_M 0xffff
-
-/* MDIO_CMD: MDIO commands */
-#define MDIO_CMD_ADDR 0
-#define MDIO_CMD_WRITE 1
-#define MDIO_CMD_READ 2
-#define MDIO_CMD_READ_C45 3
-
-/* MDIO_ST: MDIO start field */
-#define MDIO_ST_C45 0
-#define MDIO_ST_C22 1
-
-#define HWSTRAP 0x7800
-#define MHWSTRAP 0x7804
-
-#endif /* _MT753X_REGS_H_ */
diff --git a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_swconfig.c b/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_swconfig.c
deleted file mode 100644
index 342ad576b2..0000000000
--- a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_swconfig.c
+++ /dev/null
@@ -1,510 +0,0 @@
-// SPDX-License-Identifier: GPL-2.0-only
-/*
- * Copyright (c) 2018 MediaTek Inc.
- * Author: Weijie Gao <weijie.gao@mediatek.com>
- */
-
-#include <linux/if.h>
-#include <linux/list.h>
-#include <linux/if_ether.h>
-#include <linux/skbuff.h>
-#include <linux/netdevice.h>
-#include <linux/netlink.h>
-#include <linux/bitops.h>
-#include <net/genetlink.h>
-#include <linux/delay.h>
-#include <linux/phy.h>
-#include <linux/netdevice.h>
-#include <linux/etherdevice.h>
-#include <linux/lockdep.h>
-#include <linux/workqueue.h>
-#include <linux/of_device.h>
-
-#include "mt753x.h"
-#include "mt753x_swconfig.h"
-#include "mt753x_regs.h"
-
-#define MT753X_PORT_MIB_TXB_ID 18 /* TxByte */
-#define MT753X_PORT_MIB_RXB_ID 37 /* RxByte */
-
-#define MIB_DESC(_s, _o, _n) \
- { \
- .size = (_s), \
- .offset = (_o), \
- .name = (_n), \
- }
-
-struct mt753x_mib_desc {
- unsigned int size;
- unsigned int offset;
- const char *name;
-};
-
-static const struct mt753x_mib_desc mt753x_mibs[] = {
- MIB_DESC(1, STATS_TDPC, "TxDrop"),
- MIB_DESC(1, STATS_TCRC, "TxCRC"),
- MIB_DESC(1, STATS_TUPC, "TxUni"),
- MIB_DESC(1, STATS_TMPC, "TxMulti"),
- MIB_DESC(1, STATS_TBPC, "TxBroad"),
- MIB_DESC(1, STATS_TCEC, "TxCollision"),
- MIB_DESC(1, STATS_TSCEC, "TxSingleCol"),
- MIB_DESC(1, STATS_TMCEC, "TxMultiCol"),
- MIB_DESC(1, STATS_TDEC, "TxDefer"),
- MIB_DESC(1, STATS_TLCEC, "TxLateCol"),
- MIB_DESC(1, STATS_TXCEC, "TxExcCol"),
- MIB_DESC(1, STATS_TPPC, "TxPause"),
- MIB_DESC(1, STATS_TL64PC, "Tx64Byte"),
- MIB_DESC(1, STATS_TL65PC, "Tx65Byte"),
- MIB_DESC(1, STATS_TL128PC, "Tx128Byte"),
- MIB_DESC(1, STATS_TL256PC, "Tx256Byte"),
- MIB_DESC(1, STATS_TL512PC, "Tx512Byte"),
- MIB_DESC(1, STATS_TL1024PC, "Tx1024Byte"),
- MIB_DESC(2, STATS_TOC, "TxByte"),
- MIB_DESC(1, STATS_RDPC, "RxDrop"),
- MIB_DESC(1, STATS_RFPC, "RxFiltered"),
- MIB_DESC(1, STATS_RUPC, "RxUni"),
- MIB_DESC(1, STATS_RMPC, "RxMulti"),
- MIB_DESC(1, STATS_RBPC, "RxBroad"),
- MIB_DESC(1, STATS_RAEPC, "RxAlignErr"),
- MIB_DESC(1, STATS_RCEPC, "RxCRC"),
- MIB_DESC(1, STATS_RUSPC, "RxUnderSize"),
- MIB_DESC(1, STATS_RFEPC, "RxFragment"),
- MIB_DESC(1, STATS_ROSPC, "RxOverSize"),
- MIB_DESC(1, STATS_RJEPC, "RxJabber"),
- MIB_DESC(1, STATS_RPPC, "RxPause"),
- MIB_DESC(1, STATS_RL64PC, "Rx64Byte"),
- MIB_DESC(1, STATS_RL65PC, "Rx65Byte"),
- MIB_DESC(1, STATS_RL128PC, "Rx128Byte"),
- MIB_DESC(1, STATS_RL256PC, "Rx256Byte"),
- MIB_DESC(1, STATS_RL512PC, "Rx512Byte"),
- MIB_DESC(1, STATS_RL1024PC, "Rx1024Byte"),
- MIB_DESC(2, STATS_ROC, "RxByte"),
- MIB_DESC(1, STATS_RDPC_CTRL, "RxCtrlDrop"),
- MIB_DESC(1, STATS_RDPC_ING, "RxIngDrop"),
- MIB_DESC(1, STATS_RDPC_ARL, "RxARLDrop")
-};
-
-enum {
- /* Global attributes. */
- MT753X_ATTR_ENABLE_VLAN,
-};
-
-static int mt753x_get_vlan_enable(struct switch_dev *dev,
- const struct switch_attr *attr,
- struct switch_val *val)
-{
- struct gsw_mt753x *gsw = container_of(dev, struct gsw_mt753x, swdev);
-
- val->value.i = gsw->global_vlan_enable;
-
- return 0;
-}
-
-static int mt753x_set_vlan_enable(struct switch_dev *dev,
- const struct switch_attr *attr,
- struct switch_val *val)
-{
- struct gsw_mt753x *gsw = container_of(dev, struct gsw_mt753x, swdev);
-
- gsw->global_vlan_enable = val->value.i != 0;
-
- return 0;
-}
-
-static int mt753x_get_port_pvid(struct switch_dev *dev, int port, int *val)
-{
- struct gsw_mt753x *gsw = container_of(dev, struct gsw_mt753x, swdev);
-
- if (port >= MT753X_NUM_PORTS)
- return -EINVAL;
-
- *val = mt753x_reg_read(gsw, PPBV1(port));
- *val &= GRP_PORT_VID_M;
-
- return 0;
-}
-
-static int mt753x_set_port_pvid(struct switch_dev *dev, int port, int pvid)
-{
- struct gsw_mt753x *gsw = container_of(dev, struct gsw_mt753x, swdev);
-
- if (port >= MT753X_NUM_PORTS)
- return -EINVAL;
-
- if (pvid < MT753X_MIN_VID || pvid > MT753X_MAX_VID)
- return -EINVAL;
-
- gsw->port_entries[port].pvid = pvid;
-
- return 0;
-}
-
-static int mt753x_get_vlan_ports(struct switch_dev *dev, struct switch_val *val)
-{
- struct gsw_mt753x *gsw = container_of(dev, struct gsw_mt753x, swdev);
- u32 member;
- u32 etags;
- int i;
-
- val->len = 0;
-
- if (val->port_vlan < 0 || val->port_vlan >= MT753X_NUM_VLANS)
- return -EINVAL;
-
- mt753x_vlan_ctrl(gsw, VTCR_READ_VLAN_ENTRY, val->port_vlan);
-
- member = mt753x_reg_read(gsw, VAWD1);
- member &= PORT_MEM_M;
- member >>= PORT_MEM_S;
-
- etags = mt753x_reg_read(gsw, VAWD2);
-
- for (i = 0; i < MT753X_NUM_PORTS; i++) {
- struct switch_port *p;
- int etag;
-
- if (!(member & BIT(i)))
- continue;
-
- p = &val->value.ports[val->len++];
- p->id = i;
-
- etag = (etags >> PORT_ETAG_S(i)) & PORT_ETAG_M;
-
- if (etag == ETAG_CTRL_TAG)
- p->flags |= BIT(SWITCH_PORT_FLAG_TAGGED);
- else if (etag != ETAG_CTRL_UNTAG)
- dev_info(gsw->dev,
- "vlan egress tag control neither untag nor tag.\n");
- }
-
- return 0;
-}
-
-static int mt753x_set_vlan_ports(struct switch_dev *dev, struct switch_val *val)
-{
- struct gsw_mt753x *gsw = container_of(dev, struct gsw_mt753x, swdev);
- u8 member = 0;
- u8 etags = 0;
- int i;
-
- if (val->port_vlan < 0 || val->port_vlan >= MT753X_NUM_VLANS ||
- val->len > MT753X_NUM_PORTS)
- return -EINVAL;
-
- for (i = 0; i < val->len; i++) {
- struct switch_port *p = &val->value.ports[i];
-
- if (p->id >= MT753X_NUM_PORTS)
- return -EINVAL;
-
- member |= BIT(p->id);
-
- if (p->flags & BIT(SWITCH_PORT_FLAG_TAGGED))
- etags |= BIT(p->id);
- }
-
- gsw->vlan_entries[val->port_vlan].member = member;
- gsw->vlan_entries[val->port_vlan].etags = etags;
-
- return 0;
-}
-
-static int mt753x_set_vid(struct switch_dev *dev,
- const struct switch_attr *attr,
- struct switch_val *val)
-{
- struct gsw_mt753x *gsw = container_of(dev, struct gsw_mt753x, swdev);
- int vlan;
- u16 vid;
-
- vlan = val->port_vlan;
- vid = (u16)val->value.i;
-
- if (vlan < 0 || vlan >= MT753X_NUM_VLANS)
- return -EINVAL;
-
- if (vid < MT753X_MIN_VID || vid > MT753X_MAX_VID)
- return -EINVAL;
-
- gsw->vlan_entries[vlan].vid = vid;
- return 0;
-}
-
-static int mt753x_get_vid(struct switch_dev *dev,
- const struct switch_attr *attr,
- struct switch_val *val)
-{
- val->value.i = val->port_vlan;
- return 0;
-}
-
-static int mt753x_get_port_link(struct switch_dev *dev, int port,
- struct switch_port_link *link)
-{
- struct gsw_mt753x *gsw = container_of(dev, struct gsw_mt753x, swdev);
- u32 speed, pmsr;
-
- if (port < 0 || port >= MT753X_NUM_PORTS)
- return -EINVAL;
-
- pmsr = mt753x_reg_read(gsw, PMSR(port));
-
- link->link = pmsr & MAC_LNK_STS;
- link->duplex = pmsr & MAC_DPX_STS;
- speed = (pmsr & MAC_SPD_STS_M) >> MAC_SPD_STS_S;
-
- switch (speed) {
- case MAC_SPD_10:
- link->speed = SWITCH_PORT_SPEED_10;
- break;
- case MAC_SPD_100:
- link->speed = SWITCH_PORT_SPEED_100;
- break;
- case MAC_SPD_1000:
- link->speed = SWITCH_PORT_SPEED_1000;
- break;
- case MAC_SPD_2500:
- /* TODO: swconfig has no support for 2500 now */
- link->speed = SWITCH_PORT_SPEED_UNKNOWN;
- break;
- }
-
- return 0;
-}
-
-static int mt753x_set_port_link(struct switch_dev *dev, int port,
- struct switch_port_link *link)
-{
-#ifndef MODULE
- if (port >= MT753X_NUM_PHYS)
- return -EINVAL;
-
- return switch_generic_set_link(dev, port, link);
-#else
- return -ENOTSUPP;
-#endif
-}
-
-static u64 get_mib_counter(struct gsw_mt753x *gsw, int i, int port)
-{
- unsigned int offset;
- u64 lo, hi, hi2;
-
- offset = mt753x_mibs[i].offset;
-
- if (mt753x_mibs[i].size == 1)
- return mt753x_reg_read(gsw, MIB_COUNTER_REG(port, offset));
-
- do {
- hi = mt753x_reg_read(gsw, MIB_COUNTER_REG(port, offset + 4));
- lo = mt753x_reg_read(gsw, MIB_COUNTER_REG(port, offset));
- hi2 = mt753x_reg_read(gsw, MIB_COUNTER_REG(port, offset + 4));
- } while (hi2 != hi);
-
- return (hi << 32) | lo;
-}
-
-static int mt753x_get_port_mib(struct switch_dev *dev,
- const struct switch_attr *attr,
- struct switch_val *val)
-{
- static char buf[4096];
- struct gsw_mt753x *gsw = container_of(dev, struct gsw_mt753x, swdev);
- int i, len = 0;
-
- if (val->port_vlan >= MT753X_NUM_PORTS)
- return -EINVAL;
-
- len += snprintf(buf + len, sizeof(buf) - len,
- "Port %d MIB counters\n", val->port_vlan);
-
- for (i = 0; i < ARRAY_SIZE(mt753x_mibs); ++i) {
- u64 counter;
-
- len += snprintf(buf + len, sizeof(buf) - len,
- "%-11s: ", mt753x_mibs[i].name);
- counter = get_mib_counter(gsw, i, val->port_vlan);
- len += snprintf(buf + len, sizeof(buf) - len, "%llu\n",
- counter);
- }
-
- val->value.s = buf;
- val->len = len;
- return 0;
-}
-
-static int mt753x_get_port_stats(struct switch_dev *dev, int port,
- struct switch_port_stats *stats)
-{
- struct gsw_mt753x *gsw = container_of(dev, struct gsw_mt753x, swdev);
-
- if (port < 0 || port >= MT753X_NUM_PORTS)
- return -EINVAL;
-
- stats->tx_bytes = get_mib_counter(gsw, MT753X_PORT_MIB_TXB_ID, port);
- stats->rx_bytes = get_mib_counter(gsw, MT753X_PORT_MIB_RXB_ID, port);
-
- return 0;
-}
-
-static void mt753x_port_isolation(struct gsw_mt753x *gsw)
-{
- int i;
-
- for (i = 0; i < MT753X_NUM_PORTS; i++)
- mt753x_reg_write(gsw, PCR(i),
- BIT(gsw->cpu_port) << PORT_MATRIX_S);
-
- mt753x_reg_write(gsw, PCR(gsw->cpu_port), PORT_MATRIX_M);
-
- for (i = 0; i < MT753X_NUM_PORTS; i++)
- mt753x_reg_write(gsw, PVC(i),
- (0x8100 << STAG_VPID_S) |
- (VA_TRANSPARENT_PORT << VLAN_ATTR_S));
-}
-
-static int mt753x_apply_config(struct switch_dev *dev)
-{
- struct gsw_mt753x *gsw = container_of(dev, struct gsw_mt753x, swdev);
-
- if (!gsw->global_vlan_enable) {
- mt753x_port_isolation(gsw);
- return 0;
- }
-
- mt753x_apply_vlan_config(gsw);
-
- return 0;
-}
-
-static int mt753x_reset_switch(struct switch_dev *dev)
-{
- struct gsw_mt753x *gsw = container_of(dev, struct gsw_mt753x, swdev);
- int i;
-
- memset(gsw->port_entries, 0, sizeof(gsw->port_entries));
- memset(gsw->vlan_entries, 0, sizeof(gsw->vlan_entries));
-
- /* set default vid of each vlan to the same number of vlan, so the vid
- * won't need be set explicitly.
- */
- for (i = 0; i < MT753X_NUM_VLANS; i++)
- gsw->vlan_entries[i].vid = i;
-
- return 0;
-}
-
-static int mt753x_phy_read16(struct switch_dev *dev, int addr, u8 reg,
- u16 *value)
-{
- struct gsw_mt753x *gsw = container_of(dev, struct gsw_mt753x, swdev);
-
- *value = gsw->mii_read(gsw, addr, reg);
-
- return 0;
-}
-
-static int mt753x_phy_write16(struct switch_dev *dev, int addr, u8 reg,
- u16 value)
-{
- struct gsw_mt753x *gsw = container_of(dev, struct gsw_mt753x, swdev);
-
- gsw->mii_write(gsw, addr, reg, value);
-
- return 0;
-}
-
-static const struct switch_attr mt753x_global[] = {
- {
- .type = SWITCH_TYPE_INT,
- .name = "enable_vlan",
- .description = "VLAN mode (1:enabled)",
- .max = 1,
- .id = MT753X_ATTR_ENABLE_VLAN,
- .get = mt753x_get_vlan_enable,
- .set = mt753x_set_vlan_enable,
- }
-};
-
-static const struct switch_attr mt753x_port[] = {
- {
- .type = SWITCH_TYPE_STRING,
- .name = "mib",
- .description = "Get MIB counters for port",
- .get = mt753x_get_port_mib,
- .set = NULL,
- },
-};
-
-static const struct switch_attr mt753x_vlan[] = {
- {
- .type = SWITCH_TYPE_INT,
- .name = "vid",
- .description = "VLAN ID (0-4094)",
- .set = mt753x_set_vid,
- .get = mt753x_get_vid,
- .max = 4094,
- },
-};
-
-static const struct switch_dev_ops mt753x_swdev_ops = {
- .attr_global = {
- .attr = mt753x_global,
- .n_attr = ARRAY_SIZE(mt753x_global),
- },
- .attr_port = {
- .attr = mt753x_port,
- .n_attr = ARRAY_SIZE(mt753x_port),
- },
- .attr_vlan = {
- .attr = mt753x_vlan,
- .n_attr = ARRAY_SIZE(mt753x_vlan),
- },
- .get_vlan_ports = mt753x_get_vlan_ports,
- .set_vlan_ports = mt753x_set_vlan_ports,
- .get_port_pvid = mt753x_get_port_pvid,
- .set_port_pvid = mt753x_set_port_pvid,
- .get_port_link = mt753x_get_port_link,
- .set_port_link = mt753x_set_port_link,
- .get_port_stats = mt753x_get_port_stats,
- .apply_config = mt753x_apply_config,
- .reset_switch = mt753x_reset_switch,
- .phy_read16 = mt753x_phy_read16,
- .phy_write16 = mt753x_phy_write16,
-};
-
-int mt753x_swconfig_init(struct gsw_mt753x *gsw)
-{
- struct device_node *np = gsw->dev->of_node;
- struct switch_dev *swdev;
- int ret;
-
- if (of_property_read_u32(np, "mediatek,cpuport", &gsw->cpu_port))
- gsw->cpu_port = MT753X_DFL_CPU_PORT;
-
- swdev = &gsw->swdev;
-
- swdev->name = gsw->name;
- swdev->alias = gsw->name;
- swdev->cpu_port = gsw->cpu_port;
- swdev->ports = MT753X_NUM_PORTS;
- swdev->vlans = MT753X_NUM_VLANS;
- swdev->ops = &mt753x_swdev_ops;
-
- ret = register_switch(swdev, NULL);
- if (ret) {
- dev_notice(gsw->dev, "Failed to register switch %s\n",
- swdev->name);
- return ret;
- }
-
- mt753x_apply_config(swdev);
-
- return 0;
-}
-
-void mt753x_swconfig_destroy(struct gsw_mt753x *gsw)
-{
- unregister_switch(&gsw->swdev);
-}
diff --git a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_swconfig.h b/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_swconfig.h
deleted file mode 100644
index f000364ee8..0000000000
--- a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_swconfig.h
+++ /dev/null
@@ -1,29 +0,0 @@
-/* SPDX-License-Identifier: GPL-2.0-only */
-/*
- * Copyright (c) 2018 MediaTek Inc.
- * Author: Weijie Gao <weijie.gao@mediatek.com>
- */
-
-#ifndef _MT753X_SWCONFIG_H_
-#define _MT753X_SWCONFIG_H_
-
-#ifdef CONFIG_SWCONFIG
-#include <linux/switch.h>
-#include "mt753x.h"
-
-int mt753x_swconfig_init(struct gsw_mt753x *gsw);
-void mt753x_swconfig_destroy(struct gsw_mt753x *gsw);
-#else
-static inline int mt753x_swconfig_init(struct gsw_mt753x *gsw)
-{
- mt753x_apply_vlan_config(gsw);
-
- return 0;
-}
-
-static inline void mt753x_swconfig_destroy(struct gsw_mt753x *gsw)
-{
-}
-#endif
-
-#endif /* _MT753X_SWCONFIG_H_ */
diff --git a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_vlan.c b/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_vlan.c
deleted file mode 100644
index 4d88eee8de..0000000000
--- a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_vlan.c
+++ /dev/null
@@ -1,183 +0,0 @@
-// SPDX-License-Identifier: GPL-2.0-only
-/*
- * Copyright (c) 2018 MediaTek Inc.
- */
-
-#include "mt753x.h"
-#include "mt753x_regs.h"
-
-struct mt753x_mapping mt753x_def_mapping[] = {
- {
- .name = "llllw",
- .pvids = { 1, 1, 1, 1, 2, 2, 1 },
- .members = { 0, 0x4f, 0x30 },
- .etags = { 0, 0, 0 },
- .vids = { 0, 1, 2 },
- }, {
- .name = "wllll",
- .pvids = { 2, 1, 1, 1, 1, 2, 1 },
- .members = { 0, 0x5e, 0x21 },
- .etags = { 0, 0, 0 },
- .vids = { 0, 1, 2 },
- }, {
- .name = "lwlll",
- .pvids = { 1, 2, 1, 1, 1, 2, 1 },
- .members = { 0, 0x5d, 0x22 },
- .etags = { 0, 0, 0 },
- .vids = { 0, 1, 2 },
- },
-};
-
-void mt753x_vlan_ctrl(struct gsw_mt753x *gsw, u32 cmd, u32 val)
-{
- int i;
-
- mt753x_reg_write(gsw, VTCR,
- VTCR_BUSY | ((cmd << VTCR_FUNC_S) & VTCR_FUNC_M) |
- (val & VTCR_VID_M));
-
- for (i = 0; i < 300; i++) {
- u32 val = mt753x_reg_read(gsw, VTCR);
-
- if ((val & VTCR_BUSY) == 0)
- break;
-
- usleep_range(1000, 1100);
- }
-
- if (i == 300)
- dev_info(gsw->dev, "vtcr timeout\n");
-}
-
-static void mt753x_write_vlan_entry(struct gsw_mt753x *gsw, int vlan, u16 vid,
- u8 ports, u8 etags)
-{
- int port;
- u32 val;
-
- /* vlan port membership */
- if (ports)
- mt753x_reg_write(gsw, VAWD1,
- IVL_MAC | VTAG_EN | VENTRY_VALID |
- ((ports << PORT_MEM_S) & PORT_MEM_M));
- else
- mt753x_reg_write(gsw, VAWD1, 0);
-
- /* egress mode */
- val = 0;
- for (port = 0; port < MT753X_NUM_PORTS; port++) {
- if (etags & BIT(port))
- val |= ETAG_CTRL_TAG << PORT_ETAG_S(port);
- else
- val |= ETAG_CTRL_UNTAG << PORT_ETAG_S(port);
- }
- mt753x_reg_write(gsw, VAWD2, val);
-
- /* write to vlan table */
- mt753x_vlan_ctrl(gsw, VTCR_WRITE_VLAN_ENTRY, vid);
-}
-
-void mt753x_apply_vlan_config(struct gsw_mt753x *gsw)
-{
- int i, j;
- u8 tag_ports;
- u8 untag_ports;
-
- /* set all ports as security mode */
- for (i = 0; i < MT753X_NUM_PORTS; i++)
- mt753x_reg_write(gsw, PCR(i),
- PORT_MATRIX_M | SECURITY_MODE);
-
- /* check if a port is used in tag/untag vlan egress mode */
- tag_ports = 0;
- untag_ports = 0;
-
- for (i = 0; i < MT753X_NUM_VLANS; i++) {
- u8 member = gsw->vlan_entries[i].member;
- u8 etags = gsw->vlan_entries[i].etags;
-
- if (!member)
- continue;
-
- for (j = 0; j < MT753X_NUM_PORTS; j++) {
- if (!(member & BIT(j)))
- continue;
-
- if (etags & BIT(j))
- tag_ports |= 1u << j;
- else
- untag_ports |= 1u << j;
- }
- }
-
- /* set all untag-only ports as transparent and the rest as user port */
- for (i = 0; i < MT753X_NUM_PORTS; i++) {
- u32 pvc_mode = 0x8100 << STAG_VPID_S;
-
- if (untag_ports & BIT(i) && !(tag_ports & BIT(i)))
- pvc_mode = (0x8100 << STAG_VPID_S) |
- (VA_TRANSPARENT_PORT << VLAN_ATTR_S);
-
- mt753x_reg_write(gsw, PVC(i), pvc_mode);
- }
-
- /* first clear the switch vlan table */
- for (i = 0; i < MT753X_NUM_VLANS; i++)
- mt753x_write_vlan_entry(gsw, i, i, 0, 0);
-
- /* now program only vlans with members to avoid
- * clobbering remapped entries in later iterations
- */
- for (i = 0; i < MT753X_NUM_VLANS; i++) {
- u16 vid = gsw->vlan_entries[i].vid;
- u8 member = gsw->vlan_entries[i].member;
- u8 etags = gsw->vlan_entries[i].etags;
-
- if (member)
- mt753x_write_vlan_entry(gsw, i, vid, member, etags);
- }
-
- /* Port Default PVID */
- for (i = 0; i < MT753X_NUM_PORTS; i++) {
- int vlan = gsw->port_entries[i].pvid;
- u16 pvid = 0;
- u32 val;
-
- if (vlan < MT753X_NUM_VLANS && gsw->vlan_entries[vlan].member)
- pvid = gsw->vlan_entries[vlan].vid;
-
- val = mt753x_reg_read(gsw, PPBV1(i));
- val &= ~GRP_PORT_VID_M;
- val |= pvid;
- mt753x_reg_write(gsw, PPBV1(i), val);
- }
-}
-
-struct mt753x_mapping *mt753x_find_mapping(struct device_node *np)
-{
- const char *map;
- int i;
-
- if (of_property_read_string(np, "mediatek,portmap", &map))
- return NULL;
-
- for (i = 0; i < ARRAY_SIZE(mt753x_def_mapping); i++)
- if (!strcmp(map, mt753x_def_mapping[i].name))
- return &mt753x_def_mapping[i];
-
- return NULL;
-}
-
-void mt753x_apply_mapping(struct gsw_mt753x *gsw, struct mt753x_mapping *map)
-{
- int i = 0;
-
- for (i = 0; i < MT753X_NUM_PORTS; i++)
- gsw->port_entries[i].pvid = map->pvids[i];
-
- for (i = 0; i < MT753X_NUM_VLANS; i++) {
- gsw->vlan_entries[i].member = map->members[i];
- gsw->vlan_entries[i].etags = map->etags[i];
- gsw->vlan_entries[i].vid = map->vids[i];
- }
-}
diff --git a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_vlan.h b/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_vlan.h
deleted file mode 100644
index c726b8eacd..0000000000
--- a/target/linux/mediatek/files-4.19/drivers/net/phy/mtk/mt753x/mt753x_vlan.h
+++ /dev/null
@@ -1,40 +0,0 @@
-/* SPDX-License-Identifier: GPL-2.0-only */
-/*
- * Copyright (c) 2018 MediaTek Inc.
- */
-
-#ifndef _MT753X_VLAN_H_
-#define _MT753X_VLAN_H_
-
-#define MT753X_NUM_PORTS 7
-#define MT753X_NUM_VLANS 4095
-#define MT753X_MAX_VID 4095
-#define MT753X_MIN_VID 0
-
-struct gsw_mt753x;
-
-struct mt753x_port_entry {
- u16 pvid;
-};
-
-struct mt753x_vlan_entry {
- u16 vid;
- u8 member;
- u8 etags;
-};
-
-struct mt753x_mapping {
- char *name;
- u16 pvids[MT753X_NUM_PORTS];
- u8 members[MT753X_NUM_VLANS];
- u8 etags[MT753X_NUM_VLANS];
- u16 vids[MT753X_NUM_VLANS];
-};
-
-extern struct mt753x_mapping mt753x_defaults[];
-
-void mt753x_vlan_ctrl(struct gsw_mt753x *gsw, u32 cmd, u32 val);
-void mt753x_apply_vlan_config(struct gsw_mt753x *gsw);
-struct mt753x_mapping *mt753x_find_mapping(struct device_node *np);
-void mt753x_apply_mapping(struct gsw_mt753x *gsw, struct mt753x_mapping *map);
-#endif /* _MT753X_VLAN_H_ */
diff --git a/target/linux/mediatek/mt7622/config-4.19 b/target/linux/mediatek/mt7622/config-4.19
deleted file mode 100644
index e72bff61e4..0000000000
--- a/target/linux/mediatek/mt7622/config-4.19
+++ /dev/null
@@ -1,593 +0,0 @@
-CONFIG_64BIT=y
-CONFIG_AHCI_MTK=y
-# CONFIG_ANDROID_DEFAULT_SETTING is not set
-CONFIG_ARCH_CLOCKSOURCE_DATA=y
-CONFIG_ARCH_DMA_ADDR_T_64BIT=y
-CONFIG_ARCH_HAS_CACHE_LINE_SIZE=y
-CONFIG_ARCH_HAS_DEBUG_VIRTUAL=y
-CONFIG_ARCH_HAS_ELF_RANDOMIZE=y
-CONFIG_ARCH_HAS_FAST_MULTIPLIER=y
-CONFIG_ARCH_HAS_FORTIFY_SOURCE=y
-CONFIG_ARCH_HAS_GCOV_PROFILE_ALL=y
-CONFIG_ARCH_HAS_HOLES_MEMORYMODEL=y
-CONFIG_ARCH_HAS_KCOV=y
-CONFIG_ARCH_HAS_MEMBARRIER_SYNC_CORE=y
-CONFIG_ARCH_HAS_PTE_SPECIAL=y
-CONFIG_ARCH_HAS_SET_MEMORY=y
-CONFIG_ARCH_HAS_SG_CHAIN=y
-CONFIG_ARCH_HAS_STRICT_KERNEL_RWX=y
-CONFIG_ARCH_HAS_STRICT_MODULE_RWX=y
-CONFIG_ARCH_HAS_SYSCALL_WRAPPER=y
-CONFIG_ARCH_HAS_TICK_BROADCAST=y
-CONFIG_ARCH_HAVE_NMI_SAFE_CMPXCHG=y
-CONFIG_ARCH_INLINE_READ_LOCK=y
-CONFIG_ARCH_INLINE_READ_LOCK_BH=y
-CONFIG_ARCH_INLINE_READ_LOCK_IRQ=y
-CONFIG_ARCH_INLINE_READ_LOCK_IRQSAVE=y
-CONFIG_ARCH_INLINE_READ_UNLOCK=y
-CONFIG_ARCH_INLINE_READ_UNLOCK_BH=y
-CONFIG_ARCH_INLINE_READ_UNLOCK_IRQ=y
-CONFIG_ARCH_INLINE_READ_UNLOCK_IRQRESTORE=y
-CONFIG_ARCH_INLINE_SPIN_LOCK=y
-CONFIG_ARCH_INLINE_SPIN_LOCK_BH=y
-CONFIG_ARCH_INLINE_SPIN_LOCK_IRQ=y
-CONFIG_ARCH_INLINE_SPIN_LOCK_IRQSAVE=y
-CONFIG_ARCH_INLINE_SPIN_TRYLOCK=y
-CONFIG_ARCH_INLINE_SPIN_TRYLOCK_BH=y
-CONFIG_ARCH_INLINE_SPIN_UNLOCK=y
-CONFIG_ARCH_INLINE_SPIN_UNLOCK_BH=y
-CONFIG_ARCH_INLINE_SPIN_UNLOCK_IRQ=y
-CONFIG_ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE=y
-CONFIG_ARCH_INLINE_WRITE_LOCK=y
-CONFIG_ARCH_INLINE_WRITE_LOCK_BH=y
-CONFIG_ARCH_INLINE_WRITE_LOCK_IRQ=y
-CONFIG_ARCH_INLINE_WRITE_LOCK_IRQSAVE=y
-CONFIG_ARCH_INLINE_WRITE_UNLOCK=y
-CONFIG_ARCH_INLINE_WRITE_UNLOCK_BH=y
-CONFIG_ARCH_INLINE_WRITE_UNLOCK_IRQ=y
-CONFIG_ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE=y
-CONFIG_ARCH_MEDIATEK=y
-CONFIG_ARCH_MMAP_RND_BITS=18
-CONFIG_ARCH_MMAP_RND_BITS_MAX=24
-CONFIG_ARCH_MMAP_RND_BITS_MIN=18
-CONFIG_ARCH_MMAP_RND_COMPAT_BITS=11
-CONFIG_ARCH_MMAP_RND_COMPAT_BITS_MIN=11
-CONFIG_ARCH_PROC_KCORE_TEXT=y
-CONFIG_ARCH_SELECT_MEMORY_MODEL=y
-CONFIG_ARCH_SPARSEMEM_DEFAULT=y
-CONFIG_ARCH_SPARSEMEM_ENABLE=y
-CONFIG_ARCH_SUPPORTS_ATOMIC_RMW=y
-CONFIG_ARCH_SUPPORTS_DEBUG_PAGEALLOC=y
-CONFIG_ARCH_SUPPORTS_INT128=y
-CONFIG_ARCH_SUPPORTS_LTO_CLANG=y
-CONFIG_ARCH_SUPPORTS_MEMORY_FAILURE=y
-CONFIG_ARCH_SUPPORTS_NUMA_BALANCING=y
-CONFIG_ARCH_SUPPORTS_UPROBES=y
-CONFIG_ARCH_SUSPEND_POSSIBLE=y
-CONFIG_ARCH_USE_CMPXCHG_LOCKREF=y
-CONFIG_ARCH_USE_QUEUED_RWLOCKS=y
-CONFIG_ARCH_USE_QUEUED_SPINLOCKS=y
-CONFIG_ARCH_WANT_COMPAT_IPC_PARSE_VERSION=y
-CONFIG_ARCH_WANT_FRAME_POINTERS=y
-CONFIG_ARCH_WANT_HUGE_PMD_SHARE=y
-CONFIG_ARM64=y
-# CONFIG_ARM64_16K_PAGES is not set
-CONFIG_ARM64_4K_PAGES=y
-# CONFIG_ARM64_64K_PAGES is not set
-CONFIG_ARM64_CONT_SHIFT=4
-# CONFIG_ARM64_CRYPTO is not set
-# CONFIG_ARM64_ERRATUM_1463225 is not set
-CONFIG_ARM64_HW_AFDBM=y
-# CONFIG_ARM64_LSE_ATOMICS is not set
-CONFIG_ARM64_PAGE_SHIFT=12
-CONFIG_ARM64_PAN=y
-CONFIG_ARM64_PA_BITS=48
-CONFIG_ARM64_PA_BITS_48=y
-# CONFIG_ARM64_PMEM is not set
-# CONFIG_ARM64_PTDUMP_DEBUGFS is not set
-# CONFIG_ARM64_RANDOMIZE_TEXT_OFFSET is not set
-CONFIG_ARM64_SSBD=y
-CONFIG_ARM64_SVE=y
-# CONFIG_ARM64_SW_TTBR0_PAN is not set
-CONFIG_ARM64_UAO=y
-CONFIG_ARM64_VA_BITS=39
-CONFIG_ARM64_VA_BITS_39=y
-# CONFIG_ARM64_VA_BITS_48 is not set
-CONFIG_ARM64_VHE=y
-# CONFIG_ARMV8_DEPRECATED is not set
-CONFIG_ARM_AMBA=y
-CONFIG_ARM_ARCH_TIMER=y
-CONFIG_ARM_ARCH_TIMER_EVTSTREAM=y
-CONFIG_ARM_GIC=y
-CONFIG_ARM_GIC_V2M=y
-CONFIG_ARM_GIC_V3=y
-CONFIG_ARM_GIC_V3_ITS=y
-CONFIG_ARM_GIC_V3_ITS_PCI=y
-CONFIG_ARM_MEDIATEK_CPUFREQ=y
-CONFIG_ARM_PMU=y
-CONFIG_ARM_PSCI_FW=y
-# CONFIG_ARM_SP805_WATCHDOG is not set
-CONFIG_ATA=y
-CONFIG_AUDIT_ARCH_COMPAT_GENERIC=y
-CONFIG_BLK_DEV_SD=y
-CONFIG_BLK_MQ_PCI=y
-CONFIG_BLK_SCSI_REQUEST=y
-CONFIG_BLOCK_COMPAT=y
-CONFIG_BSD_PROCESS_ACCT=y
-CONFIG_BSD_PROCESS_ACCT_V3=y
-CONFIG_BT=y
-CONFIG_BT_BCM=y
-CONFIG_BT_BREDR=y
-CONFIG_BT_DEBUGFS=y
-CONFIG_BT_HCIUART=y
-CONFIG_BT_HCIUART_BCM=y
-# CONFIG_BT_HCIUART_INTEL is not set
-# CONFIG_BT_HCIUART_NOKIA is not set
-CONFIG_BT_HCIUART_QCA=y
-CONFIG_BT_HCIUART_SERDEV=y
-CONFIG_BT_HCIVHCI=y
-CONFIG_BT_HS=y
-CONFIG_BT_LE=y
-CONFIG_BT_MTKUART=y
-CONFIG_BT_QCA=y
-CONFIG_BUILD_BIN2C=y
-CONFIG_CLKDEV_LOOKUP=y
-CONFIG_CLKSRC_MMIO=y
-CONFIG_CLOCK_THERMAL=y
-CONFIG_CLONE_BACKWARDS=y
-CONFIG_COMMON_CLK=y
-CONFIG_COMMON_CLK_MEDIATEK=y
-CONFIG_COMMON_CLK_MT2712=y
-# CONFIG_COMMON_CLK_MT2712_BDPSYS is not set
-# CONFIG_COMMON_CLK_MT2712_IMGSYS is not set
-# CONFIG_COMMON_CLK_MT2712_JPGDECSYS is not set
-# CONFIG_COMMON_CLK_MT2712_MFGCFG is not set
-# CONFIG_COMMON_CLK_MT2712_MMSYS is not set
-# CONFIG_COMMON_CLK_MT2712_VDECSYS is not set
-# CONFIG_COMMON_CLK_MT2712_VENCSYS is not set
-# CONFIG_COMMON_CLK_MT6779 is not set
-# CONFIG_COMMON_CLK_MT6797 is not set
-CONFIG_COMMON_CLK_MT7622=y
-CONFIG_COMMON_CLK_MT7622_AUDSYS=y
-CONFIG_COMMON_CLK_MT7622_ETHSYS=y
-CONFIG_COMMON_CLK_MT7622_HIFSYS=y
-# CONFIG_COMMON_CLK_MT8173 is not set
-CONFIG_COMPAT=y
-CONFIG_COMPAT_32BIT_TIME=y
-CONFIG_COMPAT_BINFMT_ELF=y
-CONFIG_COMPAT_NETLINK_MESSAGES=y
-CONFIG_COMPAT_OLD_SIGACTION=y
-CONFIG_CONSOLE_LOGLEVEL_DEFAULT=15
-# CONFIG_CPUFREQ_DT is not set
-# CONFIG_CPU_BIG_ENDIAN is not set
-CONFIG_CPU_FREQ=y
-# CONFIG_CPU_FREQ_DEFAULT_GOV_PERFORMANCE is not set
-CONFIG_CPU_FREQ_DEFAULT_GOV_USERSPACE=y
-CONFIG_CPU_FREQ_GOV_ATTR_SET=y
-CONFIG_CPU_FREQ_GOV_COMMON=y
-CONFIG_CPU_FREQ_GOV_CONSERVATIVE=y
-CONFIG_CPU_FREQ_GOV_ONDEMAND=y
-CONFIG_CPU_FREQ_GOV_PERFORMANCE=y
-CONFIG_CPU_FREQ_GOV_POWERSAVE=y
-CONFIG_CPU_FREQ_GOV_SCHEDUTIL=y
-CONFIG_CPU_FREQ_GOV_USERSPACE=y
-CONFIG_CPU_FREQ_STAT=y
-# CONFIG_CPU_FREQ_TIMES is not set
-CONFIG_CPU_RMAP=y
-CONFIG_CPU_THERMAL=y
-CONFIG_CRC16=y
-# CONFIG_CRYPTO_ADIANTUM is not set
-CONFIG_CRYPTO_AEAD=y
-CONFIG_CRYPTO_AEAD2=y
-CONFIG_CRYPTO_CMAC=y
-CONFIG_CRYPTO_DRBG=y
-CONFIG_CRYPTO_DRBG_HMAC=y
-CONFIG_CRYPTO_DRBG_MENU=y
-CONFIG_CRYPTO_ECB=y
-CONFIG_CRYPTO_ECDH=y
-CONFIG_CRYPTO_HASH=y
-CONFIG_CRYPTO_HASH2=y
-CONFIG_CRYPTO_HMAC=y
-CONFIG_CRYPTO_JITTERENTROPY=y
-CONFIG_CRYPTO_KPP=y
-CONFIG_CRYPTO_KPP2=y
-CONFIG_CRYPTO_MANAGER=y
-CONFIG_CRYPTO_MANAGER2=y
-CONFIG_CRYPTO_NULL2=y
-CONFIG_CRYPTO_RNG=y
-CONFIG_CRYPTO_RNG2=y
-CONFIG_CRYPTO_RNG_DEFAULT=y
-CONFIG_CRYPTO_SHA256=y
-CONFIG_CRYPTO_WORKQUEUE=y
-CONFIG_CUSTOM_KERNEL_LCM=""
-CONFIG_CUSTOM_LCM_X="0"
-CONFIG_CUSTOM_LCM_Y="0"
-CONFIG_DCACHE_WORD_ACCESS=y
-CONFIG_DEFAULT_IOSCHED="noop"
-CONFIG_DEFAULT_NOOP=y
-# CONFIG_DEVAPC_ARCH_V1 is not set
-# CONFIG_DEVAPC_MT6779 is not set
-CONFIG_DEVTMPFS=y
-CONFIG_DEVTMPFS_MOUNT=y
-CONFIG_DMADEVICES=y
-CONFIG_DMATEST=y
-CONFIG_DMA_DIRECT_OPS=y
-CONFIG_DMA_ENGINE=y
-CONFIG_DMA_ENGINE_RAID=y
-CONFIG_DMA_OF=y
-CONFIG_DMA_VIRTUAL_CHANNELS=y
-CONFIG_DTC=y
-CONFIG_DYNAMIC_DEBUG=y
-CONFIG_EDAC_SUPPORT=y
-CONFIG_EINT_MTK=y
-# CONFIG_ENERGY_MODEL is not set
-CONFIG_FIXED_PHY=y
-CONFIG_FIX_EARLYCON_MEM=y
-# CONFIG_FLATMEM_MANUAL is not set
-CONFIG_FRAME_POINTER=y
-CONFIG_GENERIC_ALLOCATOR=y
-CONFIG_GENERIC_ARCH_TOPOLOGY=y
-CONFIG_GENERIC_BUG=y
-CONFIG_GENERIC_BUG_RELATIVE_POINTERS=y
-CONFIG_GENERIC_CLOCKEVENTS=y
-CONFIG_GENERIC_CLOCKEVENTS_BROADCAST=y
-CONFIG_GENERIC_CPU_AUTOPROBE=y
-CONFIG_GENERIC_CSUM=y
-CONFIG_GENERIC_EARLY_IOREMAP=y
-CONFIG_GENERIC_IDLE_POLL_SETUP=y
-CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK=y
-CONFIG_GENERIC_IRQ_MULTI_HANDLER=y
-CONFIG_GENERIC_IRQ_SHOW=y
-CONFIG_GENERIC_IRQ_SHOW_LEVEL=y
-CONFIG_GENERIC_MSI_IRQ=y
-CONFIG_GENERIC_MSI_IRQ_DOMAIN=y
-CONFIG_GENERIC_PCI_IOMAP=y
-CONFIG_GENERIC_PHY=y
-CONFIG_GENERIC_PINCONF=y
-CONFIG_GENERIC_PINCTRL_GROUPS=y
-CONFIG_GENERIC_PINMUX_FUNCTIONS=y
-CONFIG_GENERIC_SCHED_CLOCK=y
-CONFIG_GENERIC_SMP_IDLE_THREAD=y
-CONFIG_GENERIC_STRNCPY_FROM_USER=y
-CONFIG_GENERIC_STRNLEN_USER=y
-CONFIG_GENERIC_TIME_VSYSCALL=y
-CONFIG_GLOB=y
-CONFIG_GPIOLIB=y
-# CONFIG_GPS is not set
-CONFIG_HANDLE_DOMAIN_IRQ=y
-CONFIG_HARDEN_BRANCH_PREDICTOR=y
-CONFIG_HARDIRQS_SW_RESEND=y
-CONFIG_HAS_DMA=y
-CONFIG_HAS_IOMEM=y
-CONFIG_HAS_IOPORT_MAP=y
-CONFIG_HAVE_ALIGNED_STRUCT_PAGE=y
-CONFIG_HAVE_ARCH_AUDITSYSCALL=y
-CONFIG_HAVE_ARCH_BITREVERSE=y
-CONFIG_HAVE_ARCH_HUGE_VMAP=y
-CONFIG_HAVE_ARCH_JUMP_LABEL=y
-CONFIG_HAVE_ARCH_KASAN=y
-CONFIG_HAVE_ARCH_KGDB=y
-CONFIG_HAVE_ARCH_MMAP_RND_COMPAT_BITS=y
-CONFIG_HAVE_ARCH_PFN_VALID=y
-CONFIG_HAVE_ARCH_PREL32_RELOCATIONS=y
-CONFIG_HAVE_ARCH_SECCOMP_FILTER=y
-CONFIG_HAVE_ARCH_THREAD_STRUCT_WHITELIST=y
-CONFIG_HAVE_ARCH_TRACEHOOK=y
-CONFIG_HAVE_ARCH_TRANSPARENT_HUGEPAGE=y
-CONFIG_HAVE_ARCH_VMAP_STACK=y
-CONFIG_HAVE_ARM_SMCCC=y
-CONFIG_HAVE_CLK=y
-CONFIG_HAVE_CLK_PREPARE=y
-CONFIG_HAVE_CMPXCHG_DOUBLE=y
-CONFIG_HAVE_CMPXCHG_LOCAL=y
-CONFIG_HAVE_CONTEXT_TRACKING=y
-CONFIG_HAVE_C_RECORDMCOUNT=y
-CONFIG_HAVE_DEBUG_BUGVERBOSE=y
-CONFIG_HAVE_DEBUG_KMEMLEAK=y
-CONFIG_HAVE_DMA_CONTIGUOUS=y
-CONFIG_HAVE_DYNAMIC_FTRACE=y
-CONFIG_HAVE_EBPF_JIT=y
-CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS=y
-CONFIG_HAVE_FTRACE_MCOUNT_RECORD=y
-CONFIG_HAVE_FUNCTION_GRAPH_TRACER=y
-CONFIG_HAVE_FUNCTION_TRACER=y
-CONFIG_HAVE_GENERIC_DMA_COHERENT=y
-CONFIG_HAVE_GENERIC_GUP=y
-CONFIG_HAVE_HW_BREAKPOINT=y
-CONFIG_HAVE_IRQ_TIME_ACCOUNTING=y
-CONFIG_HAVE_MEMBLOCK=y
-CONFIG_HAVE_MEMORY_PRESENT=y
-CONFIG_HAVE_NET_DSA=y
-CONFIG_HAVE_PATA_PLATFORM=y
-CONFIG_HAVE_PERF_EVENTS=y
-CONFIG_HAVE_PERF_REGS=y
-CONFIG_HAVE_PERF_USER_STACK_DUMP=y
-CONFIG_HAVE_RCU_TABLE_FREE=y
-CONFIG_HAVE_REGS_AND_STACK_ACCESS_API=y
-CONFIG_HAVE_RSEQ=y
-CONFIG_HAVE_SCHED_AVG_IRQ=y
-CONFIG_HAVE_SYSCALL_TRACEPOINTS=y
-CONFIG_HAVE_UID16=y
-CONFIG_HAVE_VIRT_CPU_ACCOUNTING_GEN=y
-CONFIG_HOLES_IN_ZONE=y
-# CONFIG_HUGETLBFS is not set
-CONFIG_ICPLUS_PHY=y
-CONFIG_IIO=y
-# CONFIG_IIO_BUFFER is not set
-# CONFIG_IIO_TRIGGER is not set
-CONFIG_IKCONFIG=y
-CONFIG_IKCONFIG_PROC=y
-CONFIG_ILLEGAL_POINTER_VALUE=0xdead000000000000
-CONFIG_INITRAMFS_SOURCE=""
-CONFIG_INLINE_READ_LOCK=y
-CONFIG_INLINE_READ_LOCK_BH=y
-CONFIG_INLINE_READ_LOCK_IRQ=y
-CONFIG_INLINE_READ_LOCK_IRQSAVE=y
-CONFIG_INLINE_READ_UNLOCK_BH=y
-CONFIG_INLINE_READ_UNLOCK_IRQRESTORE=y
-CONFIG_INLINE_SPIN_LOCK=y
-CONFIG_INLINE_SPIN_LOCK_BH=y
-CONFIG_INLINE_SPIN_LOCK_IRQ=y
-CONFIG_INLINE_SPIN_LOCK_IRQSAVE=y
-CONFIG_INLINE_SPIN_TRYLOCK=y
-CONFIG_INLINE_SPIN_TRYLOCK_BH=y
-CONFIG_INLINE_SPIN_UNLOCK_BH=y
-CONFIG_INLINE_SPIN_UNLOCK_IRQRESTORE=y
-CONFIG_INLINE_WRITE_LOCK=y
-CONFIG_INLINE_WRITE_LOCK_BH=y
-CONFIG_INLINE_WRITE_LOCK_IRQ=y
-CONFIG_INLINE_WRITE_LOCK_IRQSAVE=y
-CONFIG_INLINE_WRITE_UNLOCK_BH=y
-CONFIG_INLINE_WRITE_UNLOCK_IRQRESTORE=y
-# CONFIG_INTERCONNECT is not set
-# CONFIG_IOSCHED_DEADLINE is not set
-CONFIG_IRQCHIP=y
-CONFIG_IRQ_DOMAIN=y
-CONFIG_IRQ_DOMAIN_HIERARCHY=y
-CONFIG_IRQ_FORCED_THREADING=y
-CONFIG_IRQ_TIME_ACCOUNTING=y
-CONFIG_IRQ_WORK=y
-CONFIG_JUMP_LABEL=y
-CONFIG_LCM_HEIGHT="1920"
-CONFIG_LCM_WIDTH="1080"
-# CONFIG_LEGACY_ENERGY_MODEL_DT is not set
-CONFIG_LIBFDT=y
-CONFIG_LOCK_DEBUGGING_SUPPORT=y
-CONFIG_LOCK_SPIN_ON_OWNER=y
-CONFIG_LTO_NONE=y
-CONFIG_MAGIC_SYSRQ=y
-# CONFIG_MARVELL_88Q_PHY is not set
-CONFIG_MDIO_BUS=y
-CONFIG_MDIO_DEVICE=y
-CONFIG_MEDIATEK_MT6577_AUXADC=y
-CONFIG_MEDIATEK_WATCHDOG=y
-CONFIG_MEDIA_SUPPORT=y
-CONFIG_MEMFD_CREATE=y
-CONFIG_MESSAGE_LOGLEVEL_DEFAULT=7
-CONFIG_MFD_SYSCON=y
-CONFIG_MIGRATION=y
-CONFIG_MMC=y
-CONFIG_MMC_MTK=y
-# CONFIG_MMC_TIFM_SD is not set
-# CONFIG_MMPROFILE is not set
-CONFIG_MODULES_TREE_LOOKUP=y
-CONFIG_MODULES_USE_ELF_RELA=y
-CONFIG_MT753X_GSW=y
-# CONFIG_MTD_GPT_PARTS is not set
-CONFIG_MTD_NAND=y
-CONFIG_MTD_NAND_CORE=y
-CONFIG_MTD_NAND_ECC=y
-CONFIG_MTD_NAND_MTK=y
-CONFIG_MTD_SPI_NAND=y
-CONFIG_MTD_SPI_NOR=y
-CONFIG_MTD_SPLIT_FIRMWARE=y
-CONFIG_MTD_SPLIT_FIT_FW=y
-CONFIG_MTD_SPLIT_UIMAGE_FW=y
-# CONFIG_MTK_AAL_SUPPORT is not set
-# CONFIG_MTK_ANDROID_DEFAULT_SETTING is not set
-# CONFIG_MTK_ATF_LOGGER is not set
-# CONFIG_MTK_BTIF is not set
-# CONFIG_MTK_CMDQ is not set
-# CONFIG_MTK_COMBO is not set
-# CONFIG_MTK_CONNSYS_DEDICATED_LOG_PATH is not set
-# CONFIG_MTK_CONN_LTE_IDC_SUPPORT is not set
-# CONFIG_MTK_CONN_MT3337_CHIP_SUPPORT is not set
-# CONFIG_MTK_CONSUMER_PARTIAL_UPDATE_SUPPORT is not set
-# CONFIG_MTK_DEVAPC is not set
-# CONFIG_MTK_DHCPV6C_WIFI is not set
-# CONFIG_MTK_DISPLAY_LOW_MEMORY_DEBUG_SUPPORT is not set
-CONFIG_MTK_DISP_PLATFORM=""
-# CONFIG_MTK_DRE30_SUPPORT is not set
-# CONFIG_MTK_DVFSRC is not set
-CONFIG_MTK_EFUSE=y
-# CONFIG_MTK_GED_SUPPORT is not set
-# CONFIG_MTK_GPS_SUPPORT is not set
-# CONFIG_MTK_GPU_COMMON_DVFS_SUPPORT is not set
-# CONFIG_MTK_GPU_SUPPORT is not set
-CONFIG_MTK_GPU_VERSION=""
-CONFIG_MTK_HSDMA=y
-CONFIG_MTK_ICE_DEBUG=y
-CONFIG_MTK_INFRACFG=y
-# CONFIG_MTK_LCM is not set
-# CONFIG_MTK_LCM_DEVICE_TREE_SUPPORT is not set
-CONFIG_MTK_LCM_PHYSICAL_ROTATION=""
-# CONFIG_MTK_MERGE_INTERFACE_SUPPORT is not set
-# CONFIG_MTK_MET_CORE is not set
-# CONFIG_MTK_MET_MEM_ALLOC is not set
-# CONFIG_MTK_MMDVFS is not set
-# CONFIG_MTK_MMPROFILE_SUPPORT is not set
-# CONFIG_MTK_OD_SUPPORT is not set
-# CONFIG_MTK_OVERLAY_ENGINE_SUPPORT is not set
-CONFIG_MTK_PMIC_WRAP=y
-CONFIG_MTK_PQ_COLOR_MODE="DISP"
-# CONFIG_MTK_REBOOT_MODE is not set
-# CONFIG_MTK_ROUND_CORNER_SUPPORT is not set
-# CONFIG_MTK_SCHED_INTEROP is not set
-CONFIG_MTK_SCPSYS=y
-# CONFIG_MTK_SCPSYS_BRINGUP is not set
-# CONFIG_MTK_SPMTWAM is not set
-CONFIG_MTK_THERMAL=y
-CONFIG_MTK_TIMER=y
-# CONFIG_MTK_TINYSYS_SSPM_PLT_SUPPORT is not set
-# CONFIG_MTK_TINYSYS_SSPM_SUPPORT is not set
-# CONFIG_MTK_VIDEOX is not set
-# CONFIG_MTPROF is not set
-CONFIG_MUTEX_SPIN_ON_OWNER=y
-CONFIG_NEED_DMA_MAP_STATE=y
-CONFIG_NEED_SG_DMA_LENGTH=y
-CONFIG_NET_FLOW_LIMIT=y
-CONFIG_NET_MEDIATEK_SOC=y
-CONFIG_NET_VENDOR_MEDIATEK=y
-CONFIG_NLS=y
-CONFIG_NO_BOOTMEM=y
-CONFIG_NO_HZ_COMMON=y
-CONFIG_NO_HZ_IDLE=y
-CONFIG_NR_CPUS=2
-# CONFIG_NUMA is not set
-CONFIG_NVMEM=y
-# CONFIG_NXP_TJA1100_PHY is not set
-CONFIG_OF=y
-CONFIG_OF_ADDRESS=y
-CONFIG_OF_EARLY_FLATTREE=y
-CONFIG_OF_FLATTREE=y
-CONFIG_OF_GPIO=y
-CONFIG_OF_IRQ=y
-CONFIG_OF_KOBJ=y
-CONFIG_OF_MDIO=y
-CONFIG_OF_NET=y
-CONFIG_OF_RESERVED_MEM=y
-CONFIG_OLD_SIGSUSPEND3=y
-CONFIG_PADATA=y
-CONFIG_PARTITION_PERCPU=y
-CONFIG_PCI=y
-CONFIG_PCIE_MEDIATEK=y
-CONFIG_PCI_DEBUG=y
-CONFIG_PCI_DOMAINS=y
-CONFIG_PCI_DOMAINS_GENERIC=y
-CONFIG_PCI_MSI=y
-CONFIG_PCI_MSI_IRQ_DOMAIN=y
-CONFIG_PERF_EVENTS=y
-CONFIG_PGTABLE_LEVELS=3
-CONFIG_PHYLIB=y
-CONFIG_PHYS_ADDR_T_64BIT=y
-CONFIG_PHY_MTK_TPHY=y
-# CONFIG_PHY_MTK_UFS is not set
-# CONFIG_PHY_MTK_XSPHY is not set
-CONFIG_PINCTRL=y
-# CONFIG_PINCTRL_MT2712 is not set
-# CONFIG_PINCTRL_MT6765 is not set
-# CONFIG_PINCTRL_MT6779 is not set
-# CONFIG_PINCTRL_MT6797 is not set
-CONFIG_PINCTRL_MT7622=y
-# CONFIG_PINCTRL_MT8173 is not set
-# CONFIG_PINCTRL_MT8183 is not set
-CONFIG_PINCTRL_MTK_MOORE=y
-CONFIG_PM=y
-CONFIG_PM_CLK=y
-# CONFIG_PM_DEBUG is not set
-CONFIG_PM_GENERIC_DOMAINS=y
-CONFIG_PM_GENERIC_DOMAINS_OF=y
-CONFIG_PM_OPP=y
-CONFIG_POWER_RESET=y
-CONFIG_POWER_RESET_SYSCON=y
-CONFIG_POWER_SUPPLY=y
-CONFIG_PRINTK_TIME=y
-# CONFIG_PROC_UID is not set
-# CONFIG_PSI is not set
-CONFIG_PWM=y
-CONFIG_PWM_MEDIATEK=y
-# CONFIG_PWM_MTK_DISP is not set
-CONFIG_PWM_SYSFS=y
-CONFIG_QUEUED_RWLOCKS=y
-CONFIG_QUEUED_SPINLOCKS=y
-# CONFIG_RANDOMIZE_BASE is not set
-CONFIG_RAS=y
-CONFIG_RATIONAL=y
-# CONFIG_RAVE_SP_CORE is not set
-CONFIG_RCU_NEED_SEGCBLIST=y
-CONFIG_RCU_STALL_COMMON=y
-CONFIG_REALTEK_PHY=y
-CONFIG_REFCOUNT_FULL=y
-CONFIG_REGMAP=y
-CONFIG_REGMAP_MMIO=y
-CONFIG_REGMAP_SPI=y
-CONFIG_REGULATOR=y
-CONFIG_REGULATOR_FIXED_VOLTAGE=y
-CONFIG_REGULATOR_MT6380=y
-CONFIG_RESET_CONTROLLER=y
-CONFIG_RFS_ACCEL=y
-CONFIG_RPS=y
-CONFIG_RTC_CLASS=y
-CONFIG_RTC_DRV_MT7622=y
-CONFIG_RTC_I2C_AND_SPI=y
-CONFIG_RTL8367S_GSW=y
-CONFIG_RWSEM_SPIN_ON_OWNER=y
-CONFIG_RWSEM_XCHGADD_ALGORITHM=y
-CONFIG_SCHED_MC=y
-# CONFIG_SCHED_TUNE is not set
-CONFIG_SCSI=y
-# CONFIG_SECTION_MISMATCH_WARN_ONLY is not set
-# CONFIG_SECURITY_PERF_EVENTS_RESTRICT is not set
-CONFIG_SERIAL_8250_FSL=y
-CONFIG_SERIAL_8250_MT6577=y
-CONFIG_SERIAL_8250_NR_UARTS=3
-CONFIG_SERIAL_8250_RUNTIME_UARTS=3
-# CONFIG_SERIAL_AMBA_PL011 is not set
-CONFIG_SERIAL_DEV_BUS=y
-CONFIG_SERIAL_DEV_CTRL_TTYPORT=y
-CONFIG_SERIAL_OF_PLATFORM=y
-CONFIG_SG_POOL=y
-# CONFIG_SINGLE_PANEL_OUTPUT is not set
-CONFIG_SMP=y
-CONFIG_SPARSEMEM=y
-CONFIG_SPARSEMEM_EXTREME=y
-CONFIG_SPARSEMEM_MANUAL=y
-CONFIG_SPARSEMEM_VMEMMAP=y
-CONFIG_SPARSEMEM_VMEMMAP_ENABLE=y
-CONFIG_SPARSE_IRQ=y
-CONFIG_SPI=y
-CONFIG_SPI_MASTER=y
-CONFIG_SPI_MEM=y
-CONFIG_SPI_MT65XX=y
-# CONFIG_SPI_MTK_QUADSPI is not set
-CONFIG_SPI_MTK_SNFI=y
-CONFIG_SRCU=y
-CONFIG_SWIOTLB=y
-CONFIG_SWPHY=y
-CONFIG_SYSCTL_EXCEPTION_TRACE=y
-CONFIG_SYSVIPC_COMPAT=y
-CONFIG_SYS_SUPPORTS_HUGETLBFS=y
-CONFIG_THERMAL=y
-CONFIG_THERMAL_DEFAULT_GOV_STEP_WISE=y
-CONFIG_THERMAL_EMERGENCY_POWEROFF_DELAY_MS=0
-CONFIG_THERMAL_EMULATION=y
-CONFIG_THERMAL_GOV_BANG_BANG=y
-CONFIG_THERMAL_GOV_FAIR_SHARE=y
-CONFIG_THERMAL_GOV_POWER_ALLOCATOR=y
-CONFIG_THERMAL_GOV_STEP_WISE=y
-CONFIG_THERMAL_GOV_USER_SPACE=y
-CONFIG_THERMAL_OF=y
-CONFIG_THERMAL_WRITABLE_TRIPS=y
-CONFIG_THREAD_INFO_IN_TASK=y
-CONFIG_TICK_CPU_ACCOUNTING=y
-CONFIG_TIMER_OF=y
-CONFIG_TIMER_PROBE=y
-CONFIG_TREE_RCU=y
-CONFIG_TREE_SRCU=y
-# CONFIG_UNMAP_KERNEL_AT_EL0 is not set
-CONFIG_USB=y
-CONFIG_USB_COMMON=y
-CONFIG_USB_SUPPORT=y
-CONFIG_USB_XHCI_HCD=y
-CONFIG_USB_XHCI_MTK=y
-# CONFIG_USB_XHCI_PLATFORM is not set
-CONFIG_VMAP_STACK=y
-CONFIG_WATCHDOG_CORE=y
-# CONFIG_WATCHDOG_PRETIMEOUT_DEFAULT_GOV_NOOP is not set
-CONFIG_WATCHDOG_PRETIMEOUT_DEFAULT_GOV_PANIC=y
-CONFIG_WATCHDOG_PRETIMEOUT_GOV=y
-# CONFIG_WATCHDOG_PRETIMEOUT_GOV_NOOP is not set
-CONFIG_WATCHDOG_PRETIMEOUT_GOV_PANIC=y
-CONFIG_WATCHDOG_SYSFS=y
-CONFIG_XPS=y
-CONFIG_ZONE_DMA32=y
diff --git a/target/linux/mediatek/mt7623/config-4.19 b/target/linux/mediatek/mt7623/config-4.19
deleted file mode 100644
index 8434972279..0000000000
--- a/target/linux/mediatek/mt7623/config-4.19
+++ /dev/null
@@ -1,509 +0,0 @@
-# CONFIG_AIO is not set
-CONFIG_ALIGNMENT_TRAP=y
-CONFIG_ARCH_CLOCKSOURCE_DATA=y
-CONFIG_ARCH_HAS_DEBUG_VIRTUAL=y
-CONFIG_ARCH_HAS_ELF_RANDOMIZE=y
-CONFIG_ARCH_HAS_FORTIFY_SOURCE=y
-CONFIG_ARCH_HAS_GCOV_PROFILE_ALL=y
-CONFIG_ARCH_HAS_KCOV=y
-CONFIG_ARCH_HAS_MEMBARRIER_SYNC_CORE=y
-CONFIG_ARCH_HAS_PHYS_TO_DMA=y
-CONFIG_ARCH_HAS_SET_MEMORY=y
-CONFIG_ARCH_HAS_SG_CHAIN=y
-CONFIG_ARCH_HAS_STRICT_KERNEL_RWX=y
-CONFIG_ARCH_HAS_STRICT_MODULE_RWX=y
-CONFIG_ARCH_HAS_TICK_BROADCAST=y
-CONFIG_ARCH_HAVE_CUSTOM_GPIO_H=y
-CONFIG_ARCH_HIBERNATION_POSSIBLE=y
-CONFIG_ARCH_MEDIATEK=y
-CONFIG_ARCH_MIGHT_HAVE_PC_PARPORT=y
-CONFIG_ARCH_MULTIPLATFORM=y
-CONFIG_ARCH_MULTI_V6_V7=y
-CONFIG_ARCH_MULTI_V7=y
-CONFIG_ARCH_NR_GPIO=0
-CONFIG_ARCH_OPTIONAL_KERNEL_RWX=y
-CONFIG_ARCH_OPTIONAL_KERNEL_RWX_DEFAULT=y
-CONFIG_ARCH_SUPPORTS_ATOMIC_RMW=y
-CONFIG_ARCH_SUPPORTS_UPROBES=y
-CONFIG_ARCH_SUSPEND_POSSIBLE=y
-CONFIG_ARCH_USE_BUILTIN_BSWAP=y
-CONFIG_ARCH_USE_CMPXCHG_LOCKREF=y
-CONFIG_ARCH_WANT_GENERAL_HUGETLB=y
-CONFIG_ARCH_WANT_IPC_PARSE_VERSION=y
-CONFIG_ARM=y
-CONFIG_ARM_APPENDED_DTB=y
-CONFIG_ARM_ARCH_TIMER=y
-CONFIG_ARM_ARCH_TIMER_EVTSTREAM=y
-# CONFIG_ARM_ATAG_DTB_COMPAT is not set
-CONFIG_ARM_CPU_SUSPEND=y
-# CONFIG_ARM_CPU_TOPOLOGY is not set
-CONFIG_ARM_GIC=y
-CONFIG_ARM_HAS_SG_CHAIN=y
-CONFIG_ARM_L1_CACHE_SHIFT=6
-CONFIG_ARM_L1_CACHE_SHIFT_6=y
-# CONFIG_ARM_LPAE is not set
-CONFIG_ARM_MEDIATEK_CPUFREQ=y
-CONFIG_ARM_PATCH_IDIV=y
-CONFIG_ARM_PATCH_PHYS_VIRT=y
-# CONFIG_ARM_SMMU is not set
-CONFIG_ARM_THUMB=y
-CONFIG_ARM_THUMBEE=y
-CONFIG_ARM_UNWIND=y
-CONFIG_ARM_VIRT_EXT=y
-CONFIG_ATAGS=y
-CONFIG_AUTO_ZRELADDR=y
-CONFIG_BLK_DEV_LOOP=y
-CONFIG_BLK_MQ_PCI=y
-CONFIG_BOUNCE=y
-# CONFIG_CACHE_L2X0 is not set
-CONFIG_CLEANCACHE=y
-CONFIG_CLKDEV_LOOKUP=y
-CONFIG_CLKSRC_MMIO=y
-CONFIG_CLONE_BACKWARDS=y
-CONFIG_CMDLINE="earlyprintk console=ttyS0,115200 rootfstype=squashfs,jffs2"
-CONFIG_CMDLINE_FROM_BOOTLOADER=y
-CONFIG_COMMON_CLK=y
-CONFIG_COMMON_CLK_MEDIATEK=y
-CONFIG_COMMON_CLK_MT2701=y
-# CONFIG_COMMON_CLK_MT2701_AUDSYS is not set
-CONFIG_COMMON_CLK_MT2701_BDPSYS=y
-CONFIG_COMMON_CLK_MT2701_ETHSYS=y
-# CONFIG_COMMON_CLK_MT2701_G3DSYS is not set
-CONFIG_COMMON_CLK_MT2701_HIFSYS=y
-CONFIG_COMMON_CLK_MT2701_IMGSYS=y
-CONFIG_COMMON_CLK_MT2701_MMSYS=y
-CONFIG_COMMON_CLK_MT2701_VDECSYS=y
-# CONFIG_COMMON_CLK_MT7622 is not set
-# CONFIG_COMMON_CLK_MT7629 is not set
-# CONFIG_COMMON_CLK_MT7629_ETHSYS is not set
-# CONFIG_COMMON_CLK_MT7629_HIFSYS is not set
-# CONFIG_COMMON_CLK_MT8135 is not set
-# CONFIG_COMMON_CLK_MT8173 is not set
-CONFIG_COREDUMP=y
-# CONFIG_CPUFREQ_DT is not set
-CONFIG_CPU_32v6K=y
-CONFIG_CPU_32v7=y
-CONFIG_CPU_ABRT_EV7=y
-# CONFIG_CPU_BPREDICT_DISABLE is not set
-CONFIG_CPU_CACHE_V7=y
-CONFIG_CPU_CACHE_VIPT=y
-CONFIG_CPU_COPY_V6=y
-CONFIG_CPU_CP15=y
-CONFIG_CPU_CP15_MMU=y
-CONFIG_CPU_FREQ=y
-CONFIG_CPU_FREQ_DEFAULT_GOV_PERFORMANCE=y
-CONFIG_CPU_FREQ_GOV_ATTR_SET=y
-CONFIG_CPU_FREQ_GOV_COMMON=y
-CONFIG_CPU_FREQ_GOV_CONSERVATIVE=y
-CONFIG_CPU_FREQ_GOV_ONDEMAND=y
-CONFIG_CPU_FREQ_GOV_PERFORMANCE=y
-CONFIG_CPU_FREQ_GOV_POWERSAVE=y
-# CONFIG_CPU_FREQ_GOV_USERSPACE is not set
-CONFIG_CPU_FREQ_STAT=y
-CONFIG_CPU_HAS_ASID=y
-# CONFIG_CPU_HOTPLUG_STATE_CONTROL is not set
-# CONFIG_CPU_ICACHE_DISABLE is not set
-CONFIG_CPU_PABRT_V7=y
-CONFIG_CPU_PM=y
-CONFIG_CPU_RMAP=y
-CONFIG_CPU_SPECTRE=y
-# CONFIG_CPU_THERMAL is not set
-CONFIG_CPU_THUMB_CAPABLE=y
-CONFIG_CPU_TLB_V7=y
-CONFIG_CPU_V7=y
-CONFIG_CRC16=y
-# CONFIG_CRC32_SARWATE is not set
-CONFIG_CRC32_SLICEBY8=y
-CONFIG_CROSS_MEMORY_ATTACH=y
-CONFIG_CRYPTO_ACOMP2=y
-CONFIG_CRYPTO_AEAD=y
-CONFIG_CRYPTO_AEAD2=y
-CONFIG_CRYPTO_CRC32=y
-CONFIG_CRYPTO_CRC32C=y
-CONFIG_CRYPTO_CTR=y
-CONFIG_CRYPTO_DEFLATE=y
-CONFIG_CRYPTO_DEV_MEDIATEK=y
-CONFIG_CRYPTO_DRBG=y
-CONFIG_CRYPTO_DRBG_HMAC=y
-CONFIG_CRYPTO_DRBG_MENU=y
-CONFIG_CRYPTO_HASH=y
-CONFIG_CRYPTO_HASH2=y
-CONFIG_CRYPTO_HMAC=y
-CONFIG_CRYPTO_HW=y
-CONFIG_CRYPTO_JITTERENTROPY=y
-CONFIG_CRYPTO_LZO=y
-CONFIG_CRYPTO_MANAGER=y
-CONFIG_CRYPTO_MANAGER2=y
-CONFIG_CRYPTO_NULL=y
-CONFIG_CRYPTO_NULL2=y
-CONFIG_CRYPTO_RNG=y
-CONFIG_CRYPTO_RNG2=y
-CONFIG_CRYPTO_RNG_DEFAULT=y
-CONFIG_CRYPTO_SEQIV=y
-CONFIG_CRYPTO_SHA1=y
-CONFIG_CRYPTO_SHA256=y
-CONFIG_CRYPTO_SHA512=y
-CONFIG_CRYPTO_WORKQUEUE=y
-CONFIG_DCACHE_WORD_ACCESS=y
-CONFIG_DEBUG_ALIGN_RODATA=y
-CONFIG_DEBUG_BUGVERBOSE=y
-CONFIG_DEBUG_GPIO=y
-CONFIG_DEBUG_INFO=y
-CONFIG_DEBUG_LL=y
-CONFIG_DEBUG_LL_INCLUDE="debug/8250.S"
-CONFIG_DEBUG_MT6589_UART0=y
-# CONFIG_DEBUG_MT8127_UART0 is not set
-# CONFIG_DEBUG_MT8135_UART3 is not set
-CONFIG_DEBUG_PREEMPT=y
-CONFIG_DEBUG_UART_8250=y
-# CONFIG_DEBUG_UART_8250_FLOW_CONTROL is not set
-CONFIG_DEBUG_UART_8250_SHIFT=2
-# CONFIG_DEBUG_UART_8250_WORD is not set
-CONFIG_DEBUG_UART_PHYS=0x11004000
-CONFIG_DEBUG_UART_VIRT=0xf1004000
-CONFIG_DEBUG_UNCOMPRESS=y
-# CONFIG_DEBUG_USER is not set
-CONFIG_DMADEVICES=y
-CONFIG_DMA_ENGINE=y
-CONFIG_DMA_OF=y
-CONFIG_DTC=y
-CONFIG_EARLY_PRINTK=y
-CONFIG_EDAC_ATOMIC_SCRUB=y
-CONFIG_EDAC_SUPPORT=y
-CONFIG_EINT_MTK=y
-CONFIG_ELF_CORE=y
-CONFIG_EXT4_FS=y
-CONFIG_F2FS_FS=y
-CONFIG_FIXED_PHY=y
-CONFIG_FIX_EARLYCON_MEM=y
-CONFIG_FREEZER=y
-CONFIG_FS_IOMAP=y
-CONFIG_FS_MBCACHE=y
-CONFIG_GENERIC_ALLOCATOR=y
-CONFIG_GENERIC_BUG=y
-CONFIG_GENERIC_CLOCKEVENTS=y
-CONFIG_GENERIC_CLOCKEVENTS_BROADCAST=y
-CONFIG_GENERIC_CPU_AUTOPROBE=y
-CONFIG_GENERIC_EARLY_IOREMAP=y
-CONFIG_GENERIC_IDLE_POLL_SETUP=y
-CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK=y
-CONFIG_GENERIC_IRQ_MIGRATION=y
-CONFIG_GENERIC_IRQ_MULTI_HANDLER=y
-CONFIG_GENERIC_IRQ_SHOW=y
-CONFIG_GENERIC_IRQ_SHOW_LEVEL=y
-CONFIG_GENERIC_MSI_IRQ=y
-CONFIG_GENERIC_MSI_IRQ_DOMAIN=y
-CONFIG_GENERIC_PCI_IOMAP=y
-CONFIG_GENERIC_PHY=y
-CONFIG_GENERIC_PINCONF=y
-CONFIG_GENERIC_PINCTRL_GROUPS=y
-CONFIG_GENERIC_PINMUX_FUNCTIONS=y
-CONFIG_GENERIC_SCHED_CLOCK=y
-CONFIG_GENERIC_SMP_IDLE_THREAD=y
-CONFIG_GENERIC_STRNCPY_FROM_USER=y
-CONFIG_GENERIC_STRNLEN_USER=y
-CONFIG_GPIOLIB=y
-CONFIG_HANDLE_DOMAIN_IRQ=y
-CONFIG_HARDEN_BRANCH_PREDICTOR=y
-CONFIG_HARDIRQS_SW_RESEND=y
-CONFIG_HAS_DMA=y
-CONFIG_HAS_IOMEM=y
-CONFIG_HAS_IOPORT_MAP=y
-CONFIG_HAVE_ARCH_AUDITSYSCALL=y
-CONFIG_HAVE_ARCH_BITREVERSE=y
-CONFIG_HAVE_ARCH_JUMP_LABEL=y
-CONFIG_HAVE_ARCH_KGDB=y
-CONFIG_HAVE_ARCH_PFN_VALID=y
-CONFIG_HAVE_ARCH_SECCOMP_FILTER=y
-CONFIG_HAVE_ARCH_THREAD_STRUCT_WHITELIST=y
-CONFIG_HAVE_ARCH_TRACEHOOK=y
-CONFIG_HAVE_ARM_ARCH_TIMER=y
-CONFIG_HAVE_ARM_SMCCC=y
-CONFIG_HAVE_CLK=y
-CONFIG_HAVE_CLK_PREPARE=y
-CONFIG_HAVE_CONTEXT_TRACKING=y
-CONFIG_HAVE_C_RECORDMCOUNT=y
-CONFIG_HAVE_DEBUG_KMEMLEAK=y
-CONFIG_HAVE_DMA_CONTIGUOUS=y
-CONFIG_HAVE_DYNAMIC_FTRACE=y
-CONFIG_HAVE_DYNAMIC_FTRACE_WITH_REGS=y
-CONFIG_HAVE_EBPF_JIT=y
-CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS=y
-CONFIG_HAVE_FTRACE_MCOUNT_RECORD=y
-CONFIG_HAVE_FUNCTION_GRAPH_TRACER=y
-CONFIG_HAVE_FUNCTION_TRACER=y
-CONFIG_HAVE_GENERIC_DMA_COHERENT=y
-CONFIG_HAVE_IDE=y
-CONFIG_HAVE_IRQ_TIME_ACCOUNTING=y
-CONFIG_HAVE_LD_DEAD_CODE_DATA_ELIMINATION=y
-CONFIG_HAVE_MEMBLOCK=y
-CONFIG_HAVE_MOD_ARCH_SPECIFIC=y
-CONFIG_HAVE_NET_DSA=y
-CONFIG_HAVE_OPROFILE=y
-CONFIG_HAVE_OPTPROBES=y
-CONFIG_HAVE_PERF_EVENTS=y
-CONFIG_HAVE_PERF_REGS=y
-CONFIG_HAVE_PERF_USER_STACK_DUMP=y
-CONFIG_HAVE_PROC_CPU=y
-CONFIG_HAVE_REGS_AND_STACK_ACCESS_API=y
-CONFIG_HAVE_RSEQ=y
-CONFIG_HAVE_SMP=y
-CONFIG_HAVE_SYSCALL_TRACEPOINTS=y
-CONFIG_HAVE_UID16=y
-CONFIG_HAVE_VIRT_CPU_ACCOUNTING_GEN=y
-CONFIG_HIGHMEM=y
-# CONFIG_HIGHPTE is not set
-CONFIG_HOTPLUG_CPU=y
-CONFIG_HWMON=y
-CONFIG_HW_RANDOM=y
-CONFIG_HW_RANDOM_MTK=y
-CONFIG_HZ_FIXED=0
-CONFIG_I2C=y
-CONFIG_I2C_BOARDINFO=y
-CONFIG_I2C_CHARDEV=y
-CONFIG_I2C_MT65XX=y
-CONFIG_ICPLUS_PHY=y
-CONFIG_IIO=y
-# CONFIG_IIO_BUFFER is not set
-# CONFIG_IIO_TRIGGER is not set
-CONFIG_INITRAMFS_COMPRESSION=""
-CONFIG_INITRAMFS_ROOT_GID=1000
-CONFIG_INITRAMFS_ROOT_UID=1000
-CONFIG_INITRAMFS_SOURCE=""
-# CONFIG_IOMMU_DEBUGFS is not set
-# CONFIG_IOMMU_IO_PGTABLE_ARMV7S is not set
-# CONFIG_IOMMU_IO_PGTABLE_LPAE is not set
-CONFIG_IOMMU_SUPPORT=y
-CONFIG_IRQCHIP=y
-CONFIG_IRQ_DOMAIN=y
-CONFIG_IRQ_DOMAIN_HIERARCHY=y
-CONFIG_IRQ_FORCED_THREADING=y
-CONFIG_IRQ_WORK=y
-CONFIG_JBD2=y
-CONFIG_KALLSYMS=y
-CONFIG_LEDS_MT6323=y
-CONFIG_LIBFDT=y
-CONFIG_LOCK_DEBUGGING_SUPPORT=y
-CONFIG_LOCK_SPIN_ON_OWNER=y
-CONFIG_LZO_COMPRESS=y
-CONFIG_LZO_DECOMPRESS=y
-# CONFIG_MACH_MT2701 is not set
-# CONFIG_MACH_MT6589 is not set
-# CONFIG_MACH_MT6592 is not set
-CONFIG_MACH_MT7623=y
-# CONFIG_MACH_MT7629 is not set
-# CONFIG_MACH_MT8127 is not set
-# CONFIG_MACH_MT8135 is not set
-CONFIG_MAGIC_SYSRQ=y
-CONFIG_MDIO_BITBANG=y
-CONFIG_MDIO_BUS=y
-CONFIG_MDIO_DEVICE=y
-CONFIG_MDIO_GPIO=y
-CONFIG_MEDIATEK_MT6577_AUXADC=y
-CONFIG_MEDIATEK_WATCHDOG=y
-CONFIG_MEMFD_CREATE=y
-CONFIG_MFD_CORE=y
-CONFIG_MFD_MT6397=y
-CONFIG_MFD_SYSCON=y
-CONFIG_MIGHT_HAVE_CACHE_L2X0=y
-CONFIG_MIGHT_HAVE_PCI=y
-CONFIG_MIGRATION=y
-CONFIG_MMC=y
-CONFIG_MMC_BLOCK=y
-CONFIG_MMC_MTK=y
-CONFIG_MMC_SDHCI=y
-# CONFIG_MMC_SDHCI_PCI is not set
-CONFIG_MMC_SDHCI_PLTFM=y
-# CONFIG_MMC_TIFM_SD is not set
-CONFIG_MODULES_USE_ELF_REL=y
-# CONFIG_MT753X_GSW is not set
-CONFIG_MTD_BLOCK2MTD=y
-CONFIG_MTD_CMDLINE_PARTS=y
-CONFIG_MTD_M25P80=y
-CONFIG_MTD_MT81xx_NOR=y
-CONFIG_MTD_NAND=y
-CONFIG_MTD_NAND_ECC=y
-CONFIG_MTD_NAND_MTK=y
-CONFIG_MTD_SPI_NOR=y
-CONFIG_MTD_SPLIT_FIRMWARE=y
-CONFIG_MTD_SPLIT_UIMAGE_FW=y
-CONFIG_MTD_UBI=y
-CONFIG_MTD_UBI_BEB_LIMIT=20
-CONFIG_MTD_UBI_BLOCK=y
-# CONFIG_MTD_UBI_FASTMAP is not set
-# CONFIG_MTD_UBI_GLUEBI is not set
-CONFIG_MTD_UBI_WL_THRESHOLD=4096
-CONFIG_MTK_EFUSE=y
-# CONFIG_MTK_HSDMA is not set
-CONFIG_MTK_INFRACFG=y
-# CONFIG_MTK_IOMMU is not set
-# CONFIG_MTK_IOMMU_V1 is not set
-CONFIG_MTK_PMIC_WRAP=y
-CONFIG_MTK_SCPSYS=y
-CONFIG_MTK_THERMAL=y
-CONFIG_MTK_TIMER=y
-CONFIG_MUTEX_SPIN_ON_OWNER=y
-CONFIG_NEED_DMA_MAP_STATE=y
-CONFIG_NEON=y
-CONFIG_NET_DSA=y
-CONFIG_NET_DSA_MT7530=y
-CONFIG_NET_DSA_TAG_MTK=y
-CONFIG_NET_FLOW_LIMIT=y
-CONFIG_NET_MEDIATEK_SOC=y
-CONFIG_NET_SWITCHDEV=y
-# CONFIG_NET_VENDOR_AURORA is not set
-CONFIG_NET_VENDOR_MEDIATEK=y
-# CONFIG_NET_VENDOR_WIZNET is not set
-CONFIG_NLS=y
-CONFIG_NO_BOOTMEM=y
-CONFIG_NO_HZ=y
-CONFIG_NO_HZ_COMMON=y
-CONFIG_NO_HZ_IDLE=y
-CONFIG_NR_CPUS=4
-CONFIG_NVMEM=y
-CONFIG_OF=y
-CONFIG_OF_ADDRESS=y
-CONFIG_OF_EARLY_FLATTREE=y
-CONFIG_OF_FLATTREE=y
-CONFIG_OF_GPIO=y
-CONFIG_OF_IRQ=y
-CONFIG_OF_KOBJ=y
-CONFIG_OF_MDIO=y
-CONFIG_OF_NET=y
-CONFIG_OF_RESERVED_MEM=y
-CONFIG_OLD_SIGACTION=y
-CONFIG_OLD_SIGSUSPEND3=y
-CONFIG_PADATA=y
-CONFIG_PAGE_OFFSET=0xC0000000
-CONFIG_PCI=y
-CONFIG_PCIEAER=y
-CONFIG_PCIEPORTBUS=y
-CONFIG_PCIE_MEDIATEK=y
-CONFIG_PCIE_PME=y
-CONFIG_PCI_DOMAINS=y
-CONFIG_PCI_DOMAINS_GENERIC=y
-CONFIG_PCI_MSI=y
-CONFIG_PCI_MSI_IRQ_DOMAIN=y
-# CONFIG_PCI_V3_SEMI is not set
-CONFIG_PERF_USE_VMALLOC=y
-CONFIG_PGTABLE_LEVELS=2
-CONFIG_PHYLIB=y
-CONFIG_PHYLINK=y
-CONFIG_PHY_MTK_TPHY=y
-# CONFIG_PHY_MTK_XSPHY is not set
-CONFIG_PINCTRL=y
-CONFIG_PINCTRL_MT2701=y
-CONFIG_PINCTRL_MT6397=y
-CONFIG_PINCTRL_MT7623=y
-# CONFIG_PINCTRL_MT7629 is not set
-CONFIG_PINCTRL_MTK=y
-CONFIG_PINCTRL_MTK_MOORE=y
-CONFIG_PM=y
-CONFIG_PM_CLK=y
-# CONFIG_PM_DEBUG is not set
-CONFIG_PM_GENERIC_DOMAINS=y
-CONFIG_PM_GENERIC_DOMAINS_OF=y
-CONFIG_PM_GENERIC_DOMAINS_SLEEP=y
-CONFIG_PM_OPP=y
-CONFIG_PM_SLEEP=y
-CONFIG_PM_SLEEP_SMP=y
-CONFIG_POWER_RESET=y
-CONFIG_POWER_SUPPLY=y
-CONFIG_PREEMPT=y
-CONFIG_PREEMPT_COUNT=y
-# CONFIG_PREEMPT_NONE is not set
-CONFIG_PREEMPT_RCU=y
-CONFIG_PRINTK_TIME=y
-CONFIG_PWM=y
-CONFIG_PWM_MEDIATEK=y
-# CONFIG_PWM_MTK_DISP is not set
-CONFIG_PWM_SYSFS=y
-CONFIG_RAS=y
-CONFIG_RATIONAL=y
-CONFIG_RCU_CPU_STALL_TIMEOUT=21
-# CONFIG_RCU_EXPERT is not set
-CONFIG_RCU_NEED_SEGCBLIST=y
-CONFIG_RCU_STALL_COMMON=y
-CONFIG_REFCOUNT_FULL=y
-CONFIG_REGMAP=y
-CONFIG_REGMAP_I2C=y
-CONFIG_REGMAP_MMIO=y
-CONFIG_REGMAP_SPI=y
-CONFIG_REGULATOR=y
-CONFIG_REGULATOR_FIXED_VOLTAGE=y
-CONFIG_REGULATOR_GPIO=y
-CONFIG_REGULATOR_MT6323=y
-# CONFIG_REGULATOR_MT6380 is not set
-# CONFIG_REGULATOR_MT6397 is not set
-# CONFIG_REGULATOR_QCOM_SPMI is not set
-CONFIG_RESET_CONTROLLER=y
-CONFIG_RFS_ACCEL=y
-CONFIG_RPS=y
-CONFIG_RTC_CLASS=y
-# CONFIG_RTC_DRV_CMOS is not set
-# CONFIG_RTC_DRV_MT6397 is not set
-# CONFIG_RTC_DRV_MT7622 is not set
-CONFIG_RTC_I2C_AND_SPI=y
-CONFIG_RWSEM_SPIN_ON_OWNER=y
-CONFIG_RWSEM_XCHGADD_ALGORITHM=y
-# CONFIG_SERIAL_8250_DMA is not set
-CONFIG_SERIAL_8250_FSL=y
-CONFIG_SERIAL_8250_MT6577=y
-CONFIG_SERIAL_8250_NR_UARTS=4
-CONFIG_SERIAL_8250_RUNTIME_UARTS=4
-# CONFIG_SFP is not set
-CONFIG_SGL_ALLOC=y
-CONFIG_SMP=y
-# CONFIG_SMP_ON_UP is not set
-CONFIG_SPARSE_IRQ=y
-CONFIG_SPI=y
-CONFIG_SPI_BITBANG=y
-CONFIG_SPI_MASTER=y
-CONFIG_SPI_MEM=y
-CONFIG_SPI_MT65XX=y
-# CONFIG_SPI_MTK_SNFI is not set
-CONFIG_SPMI=y
-CONFIG_SRCU=y
-# CONFIG_STRIP_ASM_SYMS is not set
-CONFIG_SUSPEND=y
-CONFIG_SUSPEND_FREEZER=y
-CONFIG_SWCONFIG=y
-CONFIG_SWPHY=y
-CONFIG_SWP_EMULATE=y
-CONFIG_SYS_SUPPORTS_APM_EMULATION=y
-CONFIG_TASKS_RCU=y
-CONFIG_THERMAL=y
-CONFIG_THERMAL_DEFAULT_GOV_STEP_WISE=y
-CONFIG_THERMAL_EMERGENCY_POWEROFF_DELAY_MS=0
-CONFIG_THERMAL_GOV_STEP_WISE=y
-CONFIG_THERMAL_OF=y
-# CONFIG_THUMB2_KERNEL is not set
-CONFIG_TICK_CPU_ACCOUNTING=y
-CONFIG_TIMER_OF=y
-CONFIG_TIMER_PROBE=y
-CONFIG_TREE_SRCU=y
-CONFIG_UBIFS_FS=y
-# CONFIG_UBIFS_FS_ADVANCED_COMPR is not set
-CONFIG_UBIFS_FS_LZO=y
-CONFIG_UBIFS_FS_ZLIB=y
-CONFIG_UEVENT_HELPER_PATH=""
-CONFIG_UNCOMPRESS_INCLUDE="debug/uncompress.h"
-CONFIG_UNINLINE_SPIN_UNLOCK=y
-CONFIG_USB=y
-CONFIG_USB_COMMON=y
-CONFIG_USB_SUPPORT=y
-CONFIG_USB_XHCI_HCD=y
-CONFIG_USB_XHCI_MTK=y
-CONFIG_USB_XHCI_PLATFORM=y
-CONFIG_USE_OF=y
-CONFIG_VFP=y
-CONFIG_VFPv3=y
-CONFIG_VM_EVENT_COUNTERS=y
-CONFIG_WATCHDOG_CORE=y
-CONFIG_XPS=y
-CONFIG_XZ_DEC_ARM=y
-CONFIG_XZ_DEC_BCJ=y
-CONFIG_ZBOOT_ROM_BSS=0
-CONFIG_ZBOOT_ROM_TEXT=0
-CONFIG_ZLIB_DEFLATE=y
-CONFIG_ZLIB_INFLATE=y
diff --git a/target/linux/mediatek/mt7629/config-4.19 b/target/linux/mediatek/mt7629/config-4.19
deleted file mode 100644
index e36b00d485..0000000000
--- a/target/linux/mediatek/mt7629/config-4.19
+++ /dev/null
@@ -1,373 +0,0 @@
-CONFIG_ALIGNMENT_TRAP=y
-CONFIG_ARCH_CLOCKSOURCE_DATA=y
-CONFIG_ARCH_HAS_DEBUG_VIRTUAL=y
-CONFIG_ARCH_HAS_ELF_RANDOMIZE=y
-CONFIG_ARCH_HAS_FORTIFY_SOURCE=y
-CONFIG_ARCH_HAS_GCOV_PROFILE_ALL=y
-CONFIG_ARCH_HAS_KCOV=y
-CONFIG_ARCH_HAS_MEMBARRIER_SYNC_CORE=y
-CONFIG_ARCH_HAS_PHYS_TO_DMA=y
-CONFIG_ARCH_HAS_SET_MEMORY=y
-CONFIG_ARCH_HAS_SG_CHAIN=y
-CONFIG_ARCH_HAS_STRICT_KERNEL_RWX=y
-CONFIG_ARCH_HAS_STRICT_MODULE_RWX=y
-CONFIG_ARCH_HAS_TICK_BROADCAST=y
-CONFIG_ARCH_HAVE_CUSTOM_GPIO_H=y
-CONFIG_ARCH_HIBERNATION_POSSIBLE=y
-CONFIG_ARCH_MEDIATEK=y
-CONFIG_ARCH_MIGHT_HAVE_PC_PARPORT=y
-CONFIG_ARCH_MULTIPLATFORM=y
-CONFIG_ARCH_MULTI_V6_V7=y
-CONFIG_ARCH_MULTI_V7=y
-CONFIG_ARCH_NR_GPIO=0
-CONFIG_ARCH_OPTIONAL_KERNEL_RWX=y
-CONFIG_ARCH_OPTIONAL_KERNEL_RWX_DEFAULT=y
-CONFIG_ARCH_SUPPORTS_ATOMIC_RMW=y
-CONFIG_ARCH_SUPPORTS_UPROBES=y
-CONFIG_ARCH_SUSPEND_POSSIBLE=y
-CONFIG_ARCH_USE_BUILTIN_BSWAP=y
-CONFIG_ARCH_USE_CMPXCHG_LOCKREF=y
-CONFIG_ARCH_WANT_GENERAL_HUGETLB=y
-CONFIG_ARCH_WANT_IPC_PARSE_VERSION=y
-CONFIG_ARM=y
-CONFIG_ARM_ARCH_TIMER=y
-CONFIG_ARM_ARCH_TIMER_EVTSTREAM=y
-CONFIG_ARM_GIC=y
-CONFIG_ARM_HAS_SG_CHAIN=y
-CONFIG_ARM_HEAVY_MB=y
-CONFIG_ARM_L1_CACHE_SHIFT=6
-CONFIG_ARM_L1_CACHE_SHIFT_6=y
-# CONFIG_ARM_LPAE is not set
-CONFIG_ARM_PATCH_IDIV=y
-CONFIG_ARM_PATCH_PHYS_VIRT=y
-CONFIG_ARM_PMU=y
-CONFIG_ARM_THUMB=y
-# CONFIG_ARM_THUMBEE is not set
-CONFIG_ARM_VIRT_EXT=y
-CONFIG_ATAGS=y
-CONFIG_AUTO_ZRELADDR=y
-CONFIG_BLK_DEV_SD=y
-CONFIG_BLK_MQ_PCI=y
-CONFIG_BLK_SCSI_REQUEST=y
-CONFIG_BSD_PROCESS_ACCT=y
-CONFIG_BSD_PROCESS_ACCT_V3=y
-CONFIG_CACHE_L2X0=y
-# CONFIG_CC_OPTIMIZE_FOR_PERFORMANCE is not set
-CONFIG_CC_OPTIMIZE_FOR_SIZE=y
-CONFIG_CHR_DEV_SCH=y
-CONFIG_CLKDEV_LOOKUP=y
-CONFIG_CLKSRC_MMIO=y
-CONFIG_CLONE_BACKWARDS=y
-CONFIG_CMDLINE="rootfstype=squashfs,jffs2"
-CONFIG_CMDLINE_FROM_BOOTLOADER=y
-CONFIG_COMMON_CLK=y
-CONFIG_COMMON_CLK_MEDIATEK=y
-# CONFIG_COMMON_CLK_MT2701 is not set
-# CONFIG_COMMON_CLK_MT7622 is not set
-CONFIG_COMMON_CLK_MT7629=y
-CONFIG_COMMON_CLK_MT7629_ETHSYS=y
-CONFIG_COMMON_CLK_MT7629_HIFSYS=y
-# CONFIG_COMMON_CLK_MT8135 is not set
-# CONFIG_COMMON_CLK_MT8173 is not set
-CONFIG_CPU_32v6K=y
-CONFIG_CPU_32v7=y
-CONFIG_CPU_ABRT_EV7=y
-# CONFIG_CPU_BPREDICT_DISABLE is not set
-CONFIG_CPU_CACHE_V7=y
-CONFIG_CPU_CACHE_VIPT=y
-CONFIG_CPU_COPY_V6=y
-CONFIG_CPU_CP15=y
-CONFIG_CPU_CP15_MMU=y
-CONFIG_CPU_HAS_ASID=y
-# CONFIG_CPU_HOTPLUG_STATE_CONTROL is not set
-# CONFIG_CPU_ICACHE_DISABLE is not set
-CONFIG_CPU_IDLE=y
-# CONFIG_CPU_IDLE_GOV_LADDER is not set
-CONFIG_CPU_IDLE_GOV_MENU=y
-CONFIG_CPU_PABRT_V7=y
-CONFIG_CPU_PM=y
-CONFIG_CPU_RMAP=y
-CONFIG_CPU_SPECTRE=y
-CONFIG_CPU_THUMB_CAPABLE=y
-CONFIG_CPU_TLB_V7=y
-CONFIG_CPU_V7=y
-CONFIG_CRC16=y
-CONFIG_CRYPTO_ACOMP2=y
-CONFIG_CRYPTO_AEAD=y
-CONFIG_CRYPTO_AEAD2=y
-CONFIG_CRYPTO_DEFLATE=y
-CONFIG_CRYPTO_HASH2=y
-CONFIG_CRYPTO_LZO=y
-CONFIG_CRYPTO_MANAGER=y
-CONFIG_CRYPTO_MANAGER2=y
-CONFIG_CRYPTO_NULL2=y
-CONFIG_CRYPTO_RNG2=y
-CONFIG_CRYPTO_WORKQUEUE=y
-CONFIG_DCACHE_WORD_ACCESS=y
-CONFIG_DEBUG_LL_INCLUDE="mach/debug-macro.S"
-# CONFIG_DEBUG_USER is not set
-CONFIG_DEFAULT_HOSTNAME="(mt7629)"
-CONFIG_DEFAULT_IOSCHED="noop"
-CONFIG_DEFAULT_NOOP=y
-CONFIG_DTC=y
-CONFIG_EDAC_ATOMIC_SCRUB=y
-CONFIG_EDAC_SUPPORT=y
-CONFIG_EINT_MTK=y
-CONFIG_FIXED_PHY=y
-CONFIG_FIX_EARLYCON_MEM=y
-CONFIG_FRAME_POINTER=y
-CONFIG_GENERIC_ALLOCATOR=y
-CONFIG_GENERIC_ARCH_TOPOLOGY=y
-CONFIG_GENERIC_BUG=y
-CONFIG_GENERIC_CLOCKEVENTS=y
-CONFIG_GENERIC_CLOCKEVENTS_BROADCAST=y
-CONFIG_GENERIC_CPU_AUTOPROBE=y
-CONFIG_GENERIC_EARLY_IOREMAP=y
-CONFIG_GENERIC_IDLE_POLL_SETUP=y
-CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK=y
-CONFIG_GENERIC_IRQ_MIGRATION=y
-CONFIG_GENERIC_IRQ_MULTI_HANDLER=y
-CONFIG_GENERIC_IRQ_SHOW=y
-CONFIG_GENERIC_IRQ_SHOW_LEVEL=y
-CONFIG_GENERIC_MSI_IRQ=y
-CONFIG_GENERIC_MSI_IRQ_DOMAIN=y
-CONFIG_GENERIC_PCI_IOMAP=y
-CONFIG_GENERIC_PHY=y
-CONFIG_GENERIC_PINCONF=y
-CONFIG_GENERIC_PINCTRL_GROUPS=y
-CONFIG_GENERIC_PINMUX_FUNCTIONS=y
-CONFIG_GENERIC_SCHED_CLOCK=y
-CONFIG_GENERIC_SMP_IDLE_THREAD=y
-CONFIG_GENERIC_STRNCPY_FROM_USER=y
-CONFIG_GENERIC_STRNLEN_USER=y
-CONFIG_GPIOLIB=y
-CONFIG_HANDLE_DOMAIN_IRQ=y
-# CONFIG_HARDENED_USERCOPY is not set
-CONFIG_HARDEN_BRANCH_PREDICTOR=y
-CONFIG_HARDIRQS_SW_RESEND=y
-CONFIG_HAS_DMA=y
-CONFIG_HAS_IOMEM=y
-CONFIG_HAS_IOPORT_MAP=y
-CONFIG_HAVE_ARCH_AUDITSYSCALL=y
-CONFIG_HAVE_ARCH_BITREVERSE=y
-CONFIG_HAVE_ARCH_JUMP_LABEL=y
-CONFIG_HAVE_ARCH_KGDB=y
-CONFIG_HAVE_ARCH_PFN_VALID=y
-CONFIG_HAVE_ARCH_SECCOMP_FILTER=y
-CONFIG_HAVE_ARCH_THREAD_STRUCT_WHITELIST=y
-CONFIG_HAVE_ARCH_TRACEHOOK=y
-CONFIG_HAVE_ARM_ARCH_TIMER=y
-CONFIG_HAVE_ARM_SMCCC=y
-CONFIG_HAVE_CLK=y
-CONFIG_HAVE_CLK_PREPARE=y
-CONFIG_HAVE_CONTEXT_TRACKING=y
-CONFIG_HAVE_C_RECORDMCOUNT=y
-CONFIG_HAVE_DEBUG_KMEMLEAK=y
-CONFIG_HAVE_DMA_CONTIGUOUS=y
-CONFIG_HAVE_DYNAMIC_FTRACE=y
-CONFIG_HAVE_DYNAMIC_FTRACE_WITH_REGS=y
-CONFIG_HAVE_EBPF_JIT=y
-CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS=y
-CONFIG_HAVE_FTRACE_MCOUNT_RECORD=y
-CONFIG_HAVE_FUNCTION_GRAPH_TRACER=y
-CONFIG_HAVE_FUNCTION_TRACER=y
-CONFIG_HAVE_GENERIC_DMA_COHERENT=y
-CONFIG_HAVE_HW_BREAKPOINT=y
-CONFIG_HAVE_IDE=y
-CONFIG_HAVE_IRQ_TIME_ACCOUNTING=y
-CONFIG_HAVE_LD_DEAD_CODE_DATA_ELIMINATION=y
-CONFIG_HAVE_MEMBLOCK=y
-CONFIG_HAVE_MOD_ARCH_SPECIFIC=y
-CONFIG_HAVE_NET_DSA=y
-CONFIG_HAVE_OPROFILE=y
-CONFIG_HAVE_OPTPROBES=y
-CONFIG_HAVE_PERF_EVENTS=y
-CONFIG_HAVE_PERF_REGS=y
-CONFIG_HAVE_PERF_USER_STACK_DUMP=y
-CONFIG_HAVE_PROC_CPU=y
-CONFIG_HAVE_REGS_AND_STACK_ACCESS_API=y
-CONFIG_HAVE_RSEQ=y
-CONFIG_HAVE_SCHED_AVG_IRQ=y
-CONFIG_HAVE_SMP=y
-CONFIG_HAVE_SYSCALL_TRACEPOINTS=y
-CONFIG_HAVE_UID16=y
-CONFIG_HAVE_VIRT_CPU_ACCOUNTING_GEN=y
-CONFIG_HOTPLUG_CPU=y
-CONFIG_HW_RANDOM=y
-CONFIG_HW_RANDOM_MTK=y
-CONFIG_HZ_FIXED=0
-CONFIG_INITRAMFS_SOURCE=""
-# CONFIG_IOSCHED_DEADLINE is not set
-CONFIG_IRQCHIP=y
-CONFIG_IRQ_DOMAIN=y
-CONFIG_IRQ_DOMAIN_HIERARCHY=y
-CONFIG_IRQ_FORCED_THREADING=y
-CONFIG_IRQ_TIME_ACCOUNTING=y
-CONFIG_IRQ_WORK=y
-# CONFIG_LEDS_BRIGHTNESS_HW_CHANGED is not set
-CONFIG_LIBFDT=y
-CONFIG_LOCK_DEBUGGING_SUPPORT=y
-CONFIG_LOCK_SPIN_ON_OWNER=y
-CONFIG_LZO_COMPRESS=y
-CONFIG_LZO_DECOMPRESS=y
-# CONFIG_MACH_MT2701 is not set
-# CONFIG_MACH_MT6589 is not set
-# CONFIG_MACH_MT6592 is not set
-# CONFIG_MACH_MT7623 is not set
-CONFIG_MACH_MT7629=y
-# CONFIG_MACH_MT8127 is not set
-# CONFIG_MACH_MT8135 is not set
-CONFIG_MDIO_BUS=y
-CONFIG_MDIO_DEVICE=y
-CONFIG_MEDIATEK_WATCHDOG=y
-CONFIG_MEMFD_CREATE=y
-CONFIG_MFD_SYSCON=y
-CONFIG_MIGHT_HAVE_CACHE_L2X0=y
-CONFIG_MIGHT_HAVE_PCI=y
-CONFIG_MIGRATION=y
-CONFIG_MODULES_TREE_LOOKUP=y
-CONFIG_MODULES_USE_ELF_REL=y
-CONFIG_MT753X_GSW=y
-CONFIG_MTD_MT81xx_NOR=y
-CONFIG_MTD_NAND=y
-CONFIG_MTD_NAND_CORE=y
-CONFIG_MTD_NAND_ECC=y
-CONFIG_MTD_NAND_MTK=y
-CONFIG_MTD_SPI_NAND=y
-CONFIG_MTD_SPI_NOR=y
-CONFIG_MTD_SPLIT_FIRMWARE=y
-CONFIG_MTD_SPLIT_FIT_FW=y
-CONFIG_MTD_UBI=y
-CONFIG_MTD_UBI_BEB_LIMIT=20
-CONFIG_MTD_UBI_BLOCK=y
-# CONFIG_MTD_UBI_FASTMAP is not set
-# CONFIG_MTD_UBI_GLUEBI is not set
-CONFIG_MTD_UBI_WL_THRESHOLD=4096
-# CONFIG_MTK_EFUSE is not set
-CONFIG_MTK_INFRACFG=y
-# CONFIG_MTK_PMIC_WRAP is not set
-CONFIG_MTK_SCPSYS=y
-CONFIG_MTK_TIMER=y
-CONFIG_MUTEX_SPIN_ON_OWNER=y
-CONFIG_NEED_DMA_MAP_STATE=y
-CONFIG_NETFILTER=y
-CONFIG_NET_FLOW_LIMIT=y
-CONFIG_NET_MEDIATEK_SOC=y
-CONFIG_NET_VENDOR_MEDIATEK=y
-CONFIG_NLS=y
-CONFIG_NO_BOOTMEM=y
-CONFIG_NO_HZ_COMMON=y
-CONFIG_NO_HZ_IDLE=y
-CONFIG_NR_CPUS=2
-CONFIG_NVMEM=y
-CONFIG_OF=y
-CONFIG_OF_ADDRESS=y
-CONFIG_OF_EARLY_FLATTREE=y
-CONFIG_OF_FLATTREE=y
-CONFIG_OF_GPIO=y
-CONFIG_OF_IRQ=y
-CONFIG_OF_KOBJ=y
-CONFIG_OF_MDIO=y
-CONFIG_OF_NET=y
-CONFIG_OF_RESERVED_MEM=y
-CONFIG_OLD_SIGACTION=y
-CONFIG_OLD_SIGSUSPEND3=y
-CONFIG_OUTER_CACHE=y
-CONFIG_OUTER_CACHE_SYNC=y
-CONFIG_PADATA=y
-CONFIG_PAGE_OFFSET=0xC0000000
-CONFIG_PCI=y
-CONFIG_PCIEAER=y
-CONFIG_PCIEPORTBUS=y
-CONFIG_PCIE_MEDIATEK=y
-CONFIG_PCIE_PME=y
-CONFIG_PCI_DOMAINS=y
-CONFIG_PCI_DOMAINS_GENERIC=y
-CONFIG_PCI_MSI=y
-CONFIG_PCI_MSI_IRQ_DOMAIN=y
-# CONFIG_PCI_V3_SEMI is not set
-CONFIG_PERF_EVENTS=y
-CONFIG_PERF_USE_VMALLOC=y
-CONFIG_PGTABLE_LEVELS=2
-CONFIG_PHYLIB=y
-CONFIG_PHY_MTK_TPHY=y
-# CONFIG_PHY_MTK_XSPHY is not set
-CONFIG_PINCTRL=y
-CONFIG_PINCTRL_MT7629=y
-CONFIG_PINCTRL_MTK_MOORE=y
-# CONFIG_PL310_ERRATA_588369 is not set
-# CONFIG_PL310_ERRATA_727915 is not set
-# CONFIG_PL310_ERRATA_753970 is not set
-# CONFIG_PL310_ERRATA_769419 is not set
-CONFIG_PM=y
-CONFIG_PM_CLK=y
-# CONFIG_PM_DEBUG is not set
-CONFIG_PM_GENERIC_DOMAINS=y
-CONFIG_PM_GENERIC_DOMAINS_OF=y
-CONFIG_PWM=y
-CONFIG_PWM_MEDIATEK=y
-# CONFIG_PWM_MTK_DISP is not set
-CONFIG_PWM_SYSFS=y
-CONFIG_RAS=y
-CONFIG_RATIONAL=y
-CONFIG_RCU_NEED_SEGCBLIST=y
-CONFIG_RCU_STALL_COMMON=y
-CONFIG_REFCOUNT_FULL=y
-CONFIG_REGMAP=y
-CONFIG_REGMAP_MMIO=y
-CONFIG_RESET_CONTROLLER=y
-CONFIG_RFS_ACCEL=y
-CONFIG_RPS=y
-CONFIG_RWSEM_SPIN_ON_OWNER=y
-CONFIG_RWSEM_XCHGADD_ALGORITHM=y
-CONFIG_SCSI=y
-CONFIG_SERIAL_8250_FSL=y
-CONFIG_SERIAL_8250_MT6577=y
-CONFIG_SERIAL_8250_NR_UARTS=3
-CONFIG_SERIAL_8250_RUNTIME_UARTS=3
-CONFIG_SERIAL_OF_PLATFORM=y
-CONFIG_SGL_ALLOC=y
-CONFIG_SG_POOL=y
-CONFIG_SMP=y
-CONFIG_SMP_ON_UP=y
-CONFIG_SPI=y
-CONFIG_SPI_MASTER=y
-CONFIG_SPI_MEM=y
-# CONFIG_SPI_MT65XX is not set
-CONFIG_SPI_MTK_SNFI=y
-CONFIG_SPARSE_IRQ=y
-CONFIG_SRCU=y
-CONFIG_STACKTRACE=y
-# CONFIG_SWAP is not set
-CONFIG_SWCONFIG=y
-CONFIG_SWPHY=y
-CONFIG_SWP_EMULATE=y
-CONFIG_SYS_SUPPORTS_APM_EMULATION=y
-# CONFIG_THUMB2_KERNEL is not set
-CONFIG_TICK_CPU_ACCOUNTING=y
-CONFIG_TIMER_OF=y
-CONFIG_TIMER_PROBE=y
-CONFIG_TREE_RCU=y
-CONFIG_TREE_SRCU=y
-CONFIG_UBIFS_FS=y
-# CONFIG_UBIFS_FS_ADVANCED_COMPR is not set
-CONFIG_UBIFS_FS_LZO=y
-CONFIG_UBIFS_FS_ZLIB=y
-CONFIG_UNCOMPRESS_INCLUDE="debug/uncompress.h"
-CONFIG_USB=y
-CONFIG_USB_COMMON=y
-CONFIG_USB_SUPPORT=y
-CONFIG_USB_XHCI_HCD=y
-CONFIG_USB_XHCI_MTK=y
-# CONFIG_USB_XHCI_PLATFORM is not set
-CONFIG_USE_OF=y
-# CONFIG_VFP is not set
-CONFIG_WATCHDOG_CORE=y
-# CONFIG_WQ_POWER_EFFICIENT_DEFAULT is not set
-CONFIG_XPS=y
-CONFIG_XZ_DEC_ARM=y
-CONFIG_XZ_DEC_BCJ=y
-CONFIG_ZBOOT_ROM_BSS=0
-CONFIG_ZBOOT_ROM_TEXT=0
-CONFIG_ZLIB_DEFLATE=y
-CONFIG_ZLIB_INFLATE=y
diff --git a/target/linux/mediatek/patches-4.19/0001-arm-dts-mediatek-add-basic-support-for-MT7629-SoC.patch b/target/linux/mediatek/patches-4.19/0001-arm-dts-mediatek-add-basic-support-for-MT7629-SoC.patch
deleted file mode 100644
index a8b3f99331..0000000000
--- a/target/linux/mediatek/patches-4.19/0001-arm-dts-mediatek-add-basic-support-for-MT7629-SoC.patch
+++ /dev/null
@@ -1,88 +0,0 @@
-From acb69c6600c3df52f0b3610801f3fd44c4392333 Mon Sep 17 00:00:00 2001
-Message-Id: <acb69c6600c3df52f0b3610801f3fd44c4392333.1559210220.git.ryder.lee@mediatek.com>
-From: Ryder Lee <ryder.lee@mediatek.com>
-Date: Wed, 13 Mar 2019 16:42:15 +0800
-Subject: [PATCH] arm: dts: mediatek: add basic support for MT7629 SoC
-
-This adds basic support for MT7629 reference board.
-
-Signed-off-by: Ryder Lee <ryder.lee@mediatek.com>
----
- include/dt-bindings/reset/mt7629-resets.h | 71 ++++
- 4 files changed, 704 insertions(+)
- create mode 100644 include/dt-bindings/reset/mt7629-resets.h
-
---- /dev/null
-+++ b/include/dt-bindings/reset/mt7629-resets.h
-@@ -0,0 +1,71 @@
-+/* SPDX-License-Identifier: GPL-2.0 */
-+/*
-+ * Copyright (C) 2019 MediaTek Inc.
-+ */
-+
-+#ifndef _DT_BINDINGS_RESET_CONTROLLER_MT7629
-+#define _DT_BINDINGS_RESET_CONTROLLER_MT7629
-+
-+/* INFRACFG resets */
-+#define MT7629_INFRA_EMI_MPU_RST 0
-+#define MT7629_INFRA_UART5_RST 2
-+#define MT7629_INFRA_CIRQ_EINT_RST 3
-+#define MT7629_INFRA_APXGPT_RST 4
-+#define MT7629_INFRA_SCPSYS_RST 5
-+#define MT7629_INFRA_KP_RST 6
-+#define MT7629_INFRA_SPI1_RST 7
-+#define MT7629_INFRA_SPI4_RST 8
-+#define MT7629_INFRA_SYSTIMER_RST 9
-+#define MT7629_INFRA_IRRX_RST 10
-+#define MT7629_INFRA_AO_BUS_RST 16
-+#define MT7629_INFRA_EMI_RST 32
-+#define MT7629_INFRA_APMIXED_RST 35
-+#define MT7629_INFRA_MIPI_RST 36
-+#define MT7629_INFRA_TRNG_RST 37
-+#define MT7629_INFRA_SYSCIRQ_RST 38
-+#define MT7629_INFRA_MIPI_CSI_RST 39
-+#define MT7629_INFRA_GCE_FAXI_RST 40
-+#define MT7629_INFRA_I2C_SRAM_RST 41
-+#define MT7629_INFRA_IOMMU_RST 47
-+
-+/* PERICFG resets */
-+#define MT7629_PERI_UART0_SW_RST 0
-+#define MT7629_PERI_UART1_SW_RST 1
-+#define MT7629_PERI_UART2_SW_RST 2
-+#define MT7629_PERI_BTIF_SW_RST 6
-+#define MT7629_PERI_PWN_SW_RST 8
-+#define MT7629_PERI_DMA_SW_RST 11
-+#define MT7629_PERI_NFI_SW_RST 14
-+#define MT7629_PERI_I2C0_SW_RST 22
-+#define MT7629_PERI_SPI0_SW_RST 33
-+#define MT7629_PERI_SPI1_SW_RST 34
-+#define MT7629_PERI_FLASHIF_SW_RST 36
-+
-+/* PCIe Subsystem resets */
-+#define MT7629_PCIE1_CORE_RST 19
-+#define MT7629_PCIE1_MMIO_RST 20
-+#define MT7629_PCIE1_HRST 21
-+#define MT7629_PCIE1_USER_RST 22
-+#define MT7629_PCIE1_PIPE_RST 23
-+#define MT7629_PCIE0_CORE_RST 27
-+#define MT7629_PCIE0_MMIO_RST 28
-+#define MT7629_PCIE0_HRST 29
-+#define MT7629_PCIE0_USER_RST 30
-+#define MT7629_PCIE0_PIPE_RST 31
-+
-+/* SSUSB Subsystem resets */
-+#define MT7629_SSUSB_PHY_PWR_RST 3
-+#define MT7629_SSUSB_MAC_PWR_RST 4
-+
-+/* ETH Subsystem resets */
-+#define MT7629_ETHSYS_SYS_RST 0
-+#define MT7629_ETHSYS_MCM_RST 2
-+#define MT7629_ETHSYS_HSDMA_RST 5
-+#define MT7629_ETHSYS_FE_RST 6
-+#define MT7629_ETHSYS_ESW_RST 16
-+#define MT7629_ETHSYS_GMAC_RST 23
-+#define MT7629_ETHSYS_EPHY_RST 24
-+#define MT7629_ETHSYS_CRYPTO_RST 29
-+#define MT7629_ETHSYS_PPE_RST 31
-+
-+#endif /* _DT_BINDINGS_RESET_CONTROLLER_MT7629 */
diff --git a/target/linux/mediatek/patches-4.19/0001-eth-sync-from-mtk-lede.patch b/target/linux/mediatek/patches-4.19/0001-eth-sync-from-mtk-lede.patch
deleted file mode 100644
index 814f66cc4e..0000000000
--- a/target/linux/mediatek/patches-4.19/0001-eth-sync-from-mtk-lede.patch
+++ /dev/null
@@ -1,1646 +0,0 @@
---- a/drivers/net/ethernet/mediatek/Kconfig
-+++ b/drivers/net/ethernet/mediatek/Kconfig
-@@ -1,6 +1,6 @@
- config NET_VENDOR_MEDIATEK
- bool "MediaTek ethernet driver"
-- depends on ARCH_MEDIATEK
-+ depends on ARCH_MEDIATEK || RALINK
- ---help---
- If you have a Mediatek SoC with ethernet, say Y.
-
---- a/drivers/net/ethernet/mediatek/Makefile
-+++ b/drivers/net/ethernet/mediatek/Makefile
-@@ -2,4 +2,5 @@
- # Makefile for the Mediatek SoCs built-in ethernet macs
- #
-
--obj-$(CONFIG_NET_MEDIATEK_SOC) += mtk_eth_soc.o
-+obj-$(CONFIG_NET_MEDIATEK_SOC) += mtk_eth_soc.o mtk_sgmii.o \
-+ mtk_eth_path.o
---- /dev/null
-+++ b/drivers/net/ethernet/mediatek/mtk_eth_path.c
-@@ -0,0 +1,333 @@
-+/*
-+ * Copyright (C) 2018 MediaTek Inc.
-+ *
-+ * This program is free software; you can redistribute it and/or modify
-+ * it under the terms of the GNU General Public License as published by
-+ * the Free Software Foundation; version 2 of the License
-+ *
-+ * This program is distributed in the hope that it will be useful,
-+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
-+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
-+ * GNU General Public License for more details.
-+ *
-+ * Copyright (C) 2018 Sean Wang <sean.wang@mediatek.com>
-+ */
-+
-+#include <linux/phy.h>
-+#include <linux/regmap.h>
-+
-+#include "mtk_eth_soc.h"
-+
-+struct mtk_eth_muxc {
-+ int (*set_path)(struct mtk_eth *eth, int path);
-+};
-+
-+static const char * const mtk_eth_mux_name[] = {
-+ "mux_gdm1_to_gmac1_esw", "mux_gmac2_gmac0_to_gephy",
-+ "mux_u3_gmac2_to_qphy", "mux_gmac1_gmac2_to_sgmii_rgmii",
-+ "mux_gmac12_to_gephy_sgmii",
-+};
-+
-+static const char * const mtk_eth_path_name[] = {
-+ "gmac1_rgmii", "gmac1_trgmii", "gmac1_sgmii", "gmac2_rgmii",
-+ "gmac2_sgmii", "gmac2_gephy", "gdm1_esw",
-+};
-+
-+static int set_mux_gdm1_to_gmac1_esw(struct mtk_eth *eth, int path)
-+{
-+ u32 val, mask, set;
-+ bool updated = true;
-+
-+ switch (path) {
-+ case MTK_ETH_PATH_GMAC1_SGMII:
-+ mask = ~(u32)MTK_MUX_TO_ESW;
-+ set = 0;
-+ break;
-+ case MTK_ETH_PATH_GDM1_ESW:
-+ mask = ~(u32)MTK_MUX_TO_ESW;
-+ set = MTK_MUX_TO_ESW;
-+ break;
-+ default:
-+ updated = false;
-+ break;
-+ };
-+
-+ if (updated) {
-+ val = mtk_r32(eth, MTK_MAC_MISC);
-+ val = (val & mask) | set;
-+ mtk_w32(eth, val, MTK_MAC_MISC);
-+ }
-+
-+ dev_info(eth->dev, "path %s in %s updated = %d\n",
-+ mtk_eth_path_name[path], __func__, updated);
-+
-+ return 0;
-+}
-+
-+static int set_mux_gmac2_gmac0_to_gephy(struct mtk_eth *eth, int path)
-+{
-+ unsigned int val = 0;
-+ bool updated = true;
-+
-+ switch (path) {
-+ case MTK_ETH_PATH_GMAC2_GEPHY:
-+ val = ~(u32)GEPHY_MAC_SEL;
-+ break;
-+ default:
-+ updated = false;
-+ break;
-+ }
-+
-+ if (updated)
-+ regmap_update_bits(eth->infra, INFRA_MISC2, GEPHY_MAC_SEL, val);
-+
-+ dev_info(eth->dev, "path %s in %s updated = %d\n",
-+ mtk_eth_path_name[path], __func__, updated);
-+
-+ return 0;
-+}
-+
-+static int set_mux_u3_gmac2_to_qphy(struct mtk_eth *eth, int path)
-+{
-+ unsigned int val = 0;
-+ bool updated = true;
-+
-+ switch (path) {
-+ case MTK_ETH_PATH_GMAC2_SGMII:
-+ val = CO_QPHY_SEL;
-+ break;
-+ default:
-+ updated = false;
-+ break;
-+ }
-+
-+ if (updated)
-+ regmap_update_bits(eth->infra, INFRA_MISC2, CO_QPHY_SEL, val);
-+
-+ dev_info(eth->dev, "path %s in %s updated = %d\n",
-+ mtk_eth_path_name[path], __func__, updated);
-+
-+ return 0;
-+}
-+
-+static int set_mux_gmac1_gmac2_to_sgmii_rgmii(struct mtk_eth *eth, int path)
-+{
-+ unsigned int val = 0;
-+ bool updated = true;
-+
-+ switch (path) {
-+ case MTK_ETH_PATH_GMAC1_SGMII:
-+ val = SYSCFG0_SGMII_GMAC1;
-+ break;
-+ case MTK_ETH_PATH_GMAC2_SGMII:
-+ val = SYSCFG0_SGMII_GMAC2;
-+ break;
-+ case MTK_ETH_PATH_GMAC1_RGMII:
-+ case MTK_ETH_PATH_GMAC2_RGMII:
-+ regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
-+ val &= SYSCFG0_SGMII_MASK;
-+
-+ if ((path == MTK_GMAC1_RGMII && val == SYSCFG0_SGMII_GMAC1) ||
-+ (path == MTK_GMAC2_RGMII && val == SYSCFG0_SGMII_GMAC2))
-+ val = 0;
-+ else
-+ updated = false;
-+ break;
-+ default:
-+ updated = false;
-+ break;
-+ };
-+
-+ if (updated)
-+ regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
-+ SYSCFG0_SGMII_MASK, val);
-+
-+ dev_info(eth->dev, "path %s in %s updated = %d\n",
-+ mtk_eth_path_name[path], __func__, updated);
-+
-+ return 0;
-+}
-+
-+static int set_mux_gmac12_to_gephy_sgmii(struct mtk_eth *eth, int path)
-+{
-+ unsigned int val = 0;
-+ bool updated = true;
-+
-+ regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
-+
-+ switch (path) {
-+ case MTK_ETH_PATH_GMAC1_SGMII:
-+ val |= SYSCFG0_SGMII_GMAC1_V2;
-+ break;
-+ case MTK_ETH_PATH_GMAC2_GEPHY:
-+ val &= ~(u32)SYSCFG0_SGMII_GMAC2_V2;
-+ break;
-+ case MTK_ETH_PATH_GMAC2_SGMII:
-+ val |= SYSCFG0_SGMII_GMAC2_V2;
-+ break;
-+ default:
-+ updated = false;
-+ };
-+
-+ if (updated)
-+ regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
-+ SYSCFG0_SGMII_MASK, val);
-+
-+ if (!updated)
-+ dev_info(eth->dev, "path %s no needs updatiion in %s\n",
-+ mtk_eth_path_name[path], __func__);
-+
-+ dev_info(eth->dev, "path %s in %s updated = %d\n",
-+ mtk_eth_path_name[path], __func__, updated);
-+
-+ return 0;
-+}
-+
-+static const struct mtk_eth_muxc mtk_eth_muxc[] = {
-+ { .set_path = set_mux_gdm1_to_gmac1_esw, },
-+ { .set_path = set_mux_gmac2_gmac0_to_gephy, },
-+ { .set_path = set_mux_u3_gmac2_to_qphy, },
-+ { .set_path = set_mux_gmac1_gmac2_to_sgmii_rgmii, },
-+ { .set_path = set_mux_gmac12_to_gephy_sgmii, }
-+};
-+
-+static int mtk_eth_mux_setup(struct mtk_eth *eth, int path)
-+{
-+ int i, err = 0;
-+
-+ if (!MTK_HAS_CAPS(eth->soc->caps, MTK_PATH_BIT(path))) {
-+ dev_info(eth->dev, "path %s isn't support on the SoC\n",
-+ mtk_eth_path_name[path]);
-+ return -EINVAL;
-+ }
-+
-+ if (!MTK_HAS_CAPS(eth->soc->caps, MTK_MUX))
-+ return 0;
-+
-+ /* Setup MUX in path fabric */
-+ for (i = 0; i < MTK_ETH_MUX_MAX; i++) {
-+ if (MTK_HAS_CAPS(eth->soc->caps, MTK_MUX_BIT(i))) {
-+ err = mtk_eth_muxc[i].set_path(eth, path);
-+ if (err)
-+ goto out;
-+ } else {
-+ dev_info(eth->dev, "mux %s isn't present on the SoC\n",
-+ mtk_eth_mux_name[i]);
-+ }
-+ }
-+
-+out:
-+ return err;
-+}
-+
-+static int mtk_gmac_sgmii_path_setup(struct mtk_eth *eth, int mac_id)
-+{
-+ unsigned int val = 0;
-+ int sid, err, path;
-+
-+ path = (mac_id == 0) ? MTK_ETH_PATH_GMAC1_SGMII :
-+ MTK_ETH_PATH_GMAC2_SGMII;
-+
-+ /* Setup proper MUXes along the path */
-+ err = mtk_eth_mux_setup(eth, path);
-+ if (err)
-+ return err;
-+
-+ /* The path GMAC to SGMII will be enabled once the SGMIISYS is being
-+ * setup done.
-+ */
-+ regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
-+
-+ regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
-+ SYSCFG0_SGMII_MASK, ~(u32)SYSCFG0_SGMII_MASK);
-+
-+ /* Decide how GMAC and SGMIISYS be mapped */
-+ sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ? 0 : mac_id;
-+
-+ /* Setup SGMIISYS with the determined property */
-+ if (MTK_HAS_FLAGS(eth->sgmii->flags[sid], MTK_SGMII_PHYSPEED_AN))
-+ err = mtk_sgmii_setup_mode_an(eth->sgmii, sid);
-+ else
-+ err = mtk_sgmii_setup_mode_force(eth->sgmii, sid);
-+
-+ if (err)
-+ return err;
-+
-+ regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
-+ SYSCFG0_SGMII_MASK, val);
-+
-+ return 0;
-+}
-+
-+static int mtk_gmac_gephy_path_setup(struct mtk_eth *eth, int mac_id)
-+{
-+ int err, path = 0;
-+
-+ if (mac_id == 1)
-+ path = MTK_ETH_PATH_GMAC2_GEPHY;
-+
-+ if (!path)
-+ return -EINVAL;
-+
-+ /* Setup proper MUXes along the path */
-+ err = mtk_eth_mux_setup(eth, path);
-+ if (err)
-+ return err;
-+
-+ return 0;
-+}
-+
-+static int mtk_gmac_rgmii_path_setup(struct mtk_eth *eth, int mac_id)
-+{
-+ int err, path;
-+
-+ path = (mac_id == 0) ? MTK_ETH_PATH_GMAC1_RGMII :
-+ MTK_ETH_PATH_GMAC2_RGMII;
-+
-+ /* Setup proper MUXes along the path */
-+ err = mtk_eth_mux_setup(eth, path);
-+ if (err)
-+ return err;
-+
-+ return 0;
-+}
-+
-+int mtk_setup_hw_path(struct mtk_eth *eth, int mac_id, int phymode)
-+{
-+ int err;
-+
-+ switch (phymode) {
-+ case PHY_INTERFACE_MODE_TRGMII:
-+ case PHY_INTERFACE_MODE_RGMII_TXID:
-+ case PHY_INTERFACE_MODE_RGMII_RXID:
-+ case PHY_INTERFACE_MODE_RGMII_ID:
-+ case PHY_INTERFACE_MODE_RGMII:
-+ case PHY_INTERFACE_MODE_MII:
-+ case PHY_INTERFACE_MODE_REVMII:
-+ case PHY_INTERFACE_MODE_RMII:
-+ if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
-+ err = mtk_gmac_rgmii_path_setup(eth, mac_id);
-+ if (err)
-+ return err;
-+ }
-+ break;
-+ case PHY_INTERFACE_MODE_SGMII:
-+ if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
-+ err = mtk_gmac_sgmii_path_setup(eth, mac_id);
-+ if (err)
-+ return err;
-+ }
-+ break;
-+ case PHY_INTERFACE_MODE_GMII:
-+ if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
-+ err = mtk_gmac_gephy_path_setup(eth, mac_id);
-+ if (err)
-+ return err;
-+ }
-+ break;
-+ default:
-+ break;
-+ }
-+
-+ return 0;
-+}
---- a/drivers/net/ethernet/mediatek/mtk_eth_soc.c
-+++ b/drivers/net/ethernet/mediatek/mtk_eth_soc.c
-@@ -23,6 +23,7 @@
- #include <linux/reset.h>
- #include <linux/tcp.h>
- #include <linux/interrupt.h>
-+#include <linux/mdio.h>
- #include <linux/pinctrl/devinfo.h>
-
- #include "mtk_eth_soc.h"
-@@ -54,8 +55,10 @@ static const struct mtk_ethtool_stats {
- };
-
- static const char * const mtk_clks_source_name[] = {
-- "ethif", "esw", "gp0", "gp1", "gp2", "trgpll", "sgmii_tx250m",
-- "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb", "sgmii_ck", "eth2pll"
-+ "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "fe", "trgpll",
-+ "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
-+ "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
-+ "sgmii_ck", "eth2pll",
- };
-
- void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
-@@ -84,8 +87,8 @@ static int mtk_mdio_busy_wait(struct mtk
- return -1;
- }
-
--static u32 _mtk_mdio_write(struct mtk_eth *eth, u32 phy_addr,
-- u32 phy_register, u32 write_data)
-+u32 _mtk_mdio_write(struct mtk_eth *eth, u32 phy_addr,
-+ u32 phy_register, u32 write_data)
- {
- if (mtk_mdio_busy_wait(eth))
- return -1;
-@@ -103,7 +106,7 @@ static u32 _mtk_mdio_write(struct mtk_et
- return 0;
- }
-
--static u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
-+u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
- {
- u32 d;
-
-@@ -123,6 +126,34 @@ static u32 _mtk_mdio_read(struct mtk_eth
- return d;
- }
-
-+u32 mtk_cl45_ind_read(struct mtk_eth *eth, u32 port, u32 devad, u32 reg, u32 *data)
-+{
-+ mutex_lock(&eth->mii_bus->mdio_lock);
-+
-+ _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, devad);
-+ _mtk_mdio_write(eth, port, MII_MMD_ADDR_DATA_REG, reg);
-+ _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, MMD_OP_MODE_DATA | devad);
-+ *data = _mtk_mdio_read(eth, port, MII_MMD_ADDR_DATA_REG);
-+
-+ mutex_unlock(&eth->mii_bus->mdio_lock);
-+
-+ return 0;
-+}
-+
-+u32 mtk_cl45_ind_write(struct mtk_eth *eth, u32 port, u32 devad, u32 reg, u32 data)
-+{
-+ mutex_lock(&eth->mii_bus->mdio_lock);
-+
-+ _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, devad);
-+ _mtk_mdio_write(eth, port, MII_MMD_ADDR_DATA_REG, reg);
-+ _mtk_mdio_write(eth, port, MII_MMD_ACC_CTL_REG, MMD_OP_MODE_DATA | devad);
-+ _mtk_mdio_write(eth, port, MII_MMD_ADDR_DATA_REG, data);
-+
-+ mutex_unlock(&eth->mii_bus->mdio_lock);
-+
-+ return 0;
-+}
-+
- static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
- int phy_reg, u16 val)
- {
-@@ -165,51 +196,12 @@ static void mtk_gmac0_rgmii_adjust(struc
- mtk_w32(eth, val, TRGMII_TCK_CTRL);
- }
-
--static void mtk_gmac_sgmii_hw_setup(struct mtk_eth *eth, int mac_id)
--{
-- u32 val;
--
-- /* Setup the link timer and QPHY power up inside SGMIISYS */
-- regmap_write(eth->sgmiisys, SGMSYS_PCS_LINK_TIMER,
-- SGMII_LINK_TIMER_DEFAULT);
--
-- regmap_read(eth->sgmiisys, SGMSYS_SGMII_MODE, &val);
-- val |= SGMII_REMOTE_FAULT_DIS;
-- regmap_write(eth->sgmiisys, SGMSYS_SGMII_MODE, val);
--
-- regmap_read(eth->sgmiisys, SGMSYS_PCS_CONTROL_1, &val);
-- val |= SGMII_AN_RESTART;
-- regmap_write(eth->sgmiisys, SGMSYS_PCS_CONTROL_1, val);
--
-- regmap_read(eth->sgmiisys, SGMSYS_QPHY_PWR_STATE_CTRL, &val);
-- val &= ~SGMII_PHYA_PWD;
-- regmap_write(eth->sgmiisys, SGMSYS_QPHY_PWR_STATE_CTRL, val);
--
-- /* Determine MUX for which GMAC uses the SGMII interface */
-- if (MTK_HAS_CAPS(eth->soc->caps, MTK_DUAL_GMAC_SHARED_SGMII)) {
-- regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
-- val &= ~SYSCFG0_SGMII_MASK;
-- val |= !mac_id ? SYSCFG0_SGMII_GMAC1 : SYSCFG0_SGMII_GMAC2;
-- regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
--
-- dev_info(eth->dev, "setup shared sgmii for gmac=%d\n",
-- mac_id);
-- }
--
-- /* Setup the GMAC1 going through SGMII path when SoC also support
-- * ESW on GMAC1
-- */
-- if (MTK_HAS_CAPS(eth->soc->caps, MTK_GMAC1_ESW | MTK_GMAC1_SGMII) &&
-- !mac_id) {
-- mtk_w32(eth, 0, MTK_MAC_MISC);
-- dev_info(eth->dev, "setup gmac1 going through sgmii");
-- }
--}
--
- static void mtk_phy_link_adjust(struct net_device *dev)
- {
- struct mtk_mac *mac = netdev_priv(dev);
-+ struct mtk_eth *eth = mac->hw;
- u16 lcl_adv = 0, rmt_adv = 0;
-+ u32 lcl_eee = 0, rmt_eee = 0;
- u8 flowctrl;
- u32 mcr = MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG |
- MAC_MCR_FORCE_MODE | MAC_MCR_TX_EN |
-@@ -229,7 +221,7 @@ static void mtk_phy_link_adjust(struct n
- };
-
- if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII) &&
-- !mac->id && !mac->trgmii)
-+ !mac->id && !mac->trgmii)
- mtk_gmac0_rgmii_adjust(mac->hw, dev->phydev->speed);
-
- if (dev->phydev->link)
-@@ -259,7 +251,16 @@ static void mtk_phy_link_adjust(struct n
- flowctrl & FLOW_CTRL_RX ? "enabled" : "disabled",
- flowctrl & FLOW_CTRL_TX ? "enabled" : "disabled");
- }
-+ /*EEE capability*/
-+ mtk_cl45_ind_read(eth, 0, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &lcl_eee);
-+ mtk_cl45_ind_read(eth, 0, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &rmt_eee);
-+
-+ if ((lcl_eee & rmt_eee & MDIO_EEE_1000T) == MDIO_EEE_1000T)
-+ mcr |= MAC_MCR_MDIO_EEE_1000T;
-+ if ((lcl_eee & rmt_eee & MDIO_EEE_100TX) == MDIO_EEE_100TX)
-+ mcr |= MAC_MCR_MDIO_EEE_100TX;
-
-+ /*Setup MCR*/
- mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
-
- if (dev->phydev->link)
-@@ -290,10 +291,10 @@ static int mtk_phy_connect_node(struct m
- return -ENODEV;
- }
-
-- dev_info(eth->dev,
-- "connected mac %d to PHY at %s [uid=%08x, driver=%s]\n",
-- mac->id, phydev_name(phydev), phydev->phy_id,
-- phydev->drv->name);
-+ dev_info(eth->dev,
-+ "connected mac %d to PHY at %s [uid=%08x, driver=%s]\n",
-+ mac->id, phydev_name(phydev), phydev->phy_id,
-+ phydev->drv->name);
-
- return 0;
- }
-@@ -304,6 +305,7 @@ static int mtk_phy_connect(struct net_de
- struct mtk_eth *eth;
- struct device_node *np;
- u32 val;
-+ int err;
-
- eth = mac->hw;
- np = of_parse_phandle(mac->of_node, "phy-handle", 0);
-@@ -313,6 +315,10 @@ static int mtk_phy_connect(struct net_de
- if (!np)
- return -ENODEV;
-
-+ err = mtk_setup_hw_path(eth, mac->id, of_get_phy_mode(np));
-+ if (err)
-+ goto err_phy;
-+
- mac->ge_mode = 0;
- switch (of_get_phy_mode(np)) {
- case PHY_INTERFACE_MODE_TRGMII:
-@@ -323,10 +329,9 @@ static int mtk_phy_connect(struct net_de
- case PHY_INTERFACE_MODE_RGMII:
- break;
- case PHY_INTERFACE_MODE_SGMII:
-- if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII))
-- mtk_gmac_sgmii_hw_setup(eth, mac->id);
- break;
- case PHY_INTERFACE_MODE_MII:
-+ case PHY_INTERFACE_MODE_GMII:
- mac->ge_mode = 1;
- break;
- case PHY_INTERFACE_MODE_REVMII:
-@@ -355,7 +360,7 @@ static int mtk_phy_connect(struct net_de
- dev->phydev->speed = 0;
- dev->phydev->duplex = 0;
-
-- if (of_phy_is_fixed_link(mac->of_node))
-+ if (!strncmp(dev->phydev->drv->name, "Generic", 7))
- dev->phydev->supported |=
- SUPPORTED_Pause | SUPPORTED_Asym_Pause;
-
-@@ -535,37 +540,37 @@ static void mtk_stats_update(struct mtk_
- }
-
- static void mtk_get_stats64(struct net_device *dev,
-- struct rtnl_link_stats64 *storage)
-+ struct rtnl_link_stats64 *storage)
- {
-- struct mtk_mac *mac = netdev_priv(dev);
-- struct mtk_hw_stats *hw_stats = mac->hw_stats;
-- unsigned int start;
--
-- if (netif_running(dev) && netif_device_present(dev)) {
-- if (spin_trylock_bh(&hw_stats->stats_lock)) {
-- mtk_stats_update_mac(mac);
-- spin_unlock_bh(&hw_stats->stats_lock);
-- }
-- }
--
-- do {
-- start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
-- storage->rx_packets = hw_stats->rx_packets;
-- storage->tx_packets = hw_stats->tx_packets;
-- storage->rx_bytes = hw_stats->rx_bytes;
-- storage->tx_bytes = hw_stats->tx_bytes;
-- storage->collisions = hw_stats->tx_collisions;
-- storage->rx_length_errors = hw_stats->rx_short_errors +
-- hw_stats->rx_long_errors;
-- storage->rx_over_errors = hw_stats->rx_overflow;
-- storage->rx_crc_errors = hw_stats->rx_fcs_errors;
-- storage->rx_errors = hw_stats->rx_checksum_errors;
-- storage->tx_aborted_errors = hw_stats->tx_skip;
-- } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
--
-- storage->tx_errors = dev->stats.tx_errors;
-- storage->rx_dropped = dev->stats.rx_dropped;
-- storage->tx_dropped = dev->stats.tx_dropped;
-+ struct mtk_mac *mac = netdev_priv(dev);
-+ struct mtk_hw_stats *hw_stats = mac->hw_stats;
-+ unsigned int start;
-+
-+ if (netif_running(dev) && netif_device_present(dev)) {
-+ if (spin_trylock_bh(&hw_stats->stats_lock)) {
-+ mtk_stats_update_mac(mac);
-+ spin_unlock_bh(&hw_stats->stats_lock);
-+ }
-+ }
-+
-+ do {
-+ start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
-+ storage->rx_packets = hw_stats->rx_packets;
-+ storage->tx_packets = hw_stats->tx_packets;
-+ storage->rx_bytes = hw_stats->rx_bytes;
-+ storage->tx_bytes = hw_stats->tx_bytes;
-+ storage->collisions = hw_stats->tx_collisions;
-+ storage->rx_length_errors = hw_stats->rx_short_errors +
-+ hw_stats->rx_long_errors;
-+ storage->rx_over_errors = hw_stats->rx_overflow;
-+ storage->rx_crc_errors = hw_stats->rx_fcs_errors;
-+ storage->rx_errors = hw_stats->rx_checksum_errors;
-+ storage->tx_aborted_errors = hw_stats->tx_skip;
-+ } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
-+
-+ storage->tx_errors = dev->stats.tx_errors;
-+ storage->rx_dropped = dev->stats.rx_dropped;
-+ storage->tx_dropped = dev->stats.tx_dropped;
- }
-
- static inline int mtk_max_frag_size(int mtu)
-@@ -605,10 +610,10 @@ static int mtk_init_fq_dma(struct mtk_et
- dma_addr_t dma_addr;
- int i;
-
-- eth->scratch_ring = dma_zalloc_coherent(eth->dev,
-- cnt * sizeof(struct mtk_tx_dma),
-- &eth->phy_scratch_ring,
-- GFP_ATOMIC);
-+ eth->scratch_ring = dma_alloc_coherent(eth->dev,
-+ cnt * sizeof(struct mtk_tx_dma),
-+ &eth->phy_scratch_ring,
-+ GFP_ATOMIC | __GFP_ZERO);
- if (unlikely(!eth->scratch_ring))
- return -ENOMEM;
-
-@@ -623,6 +628,7 @@ static int mtk_init_fq_dma(struct mtk_et
- if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
- return -ENOMEM;
-
-+ memset(eth->scratch_ring, 0x0, sizeof(struct mtk_tx_dma) * cnt);
- phy_ring_tail = eth->phy_scratch_ring +
- (sizeof(struct mtk_tx_dma) * (cnt - 1));
-
-@@ -673,7 +679,7 @@ static void mtk_tx_unmap(struct mtk_eth
- }
- tx_buf->flags = 0;
- if (tx_buf->skb &&
-- (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC))
-+ (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC))
- dev_kfree_skb_any(tx_buf->skb);
- tx_buf->skb = NULL;
- }
-@@ -689,6 +695,7 @@ static int mtk_tx_map(struct sk_buff *sk
- unsigned int nr_frags;
- int i, n_desc = 1;
- u32 txd4 = 0, fport;
-+ u32 qid = 0;
-
- itxd = ring->next_free;
- if (itxd == ring->last_free)
-@@ -708,9 +715,10 @@ static int mtk_tx_map(struct sk_buff *sk
- if (skb->ip_summed == CHECKSUM_PARTIAL)
- txd4 |= TX_DMA_CHKSUM;
-
-- /* VLAN header offload */
-- if (skb_vlan_tag_present(skb))
-- txd4 |= TX_DMA_INS_VLAN | skb_vlan_tag_get(skb);
-+#if defined(CONFIG_NET_MEDIATEK_HW_QOS)
-+ qid = skb->mark & (MTK_QDMA_TX_MASK);
-+ qid += (!mac->id) ? (MTK_QDMA_TX_MASK + 1) : 0;
-+#endif
-
- mapped_addr = dma_map_single(eth->dev, skb->data,
- skb_headlen(skb), DMA_TO_DEVICE);
-@@ -727,6 +735,7 @@ static int mtk_tx_map(struct sk_buff *sk
- /* TX SG offload */
- txd = itxd;
- nr_frags = skb_shinfo(skb)->nr_frags;
-+
- for (i = 0; i < nr_frags; i++) {
- struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
- unsigned int offset = 0;
-@@ -753,10 +762,10 @@ static int mtk_tx_map(struct sk_buff *sk
- last_frag = true;
-
- WRITE_ONCE(txd->txd1, mapped_addr);
-- WRITE_ONCE(txd->txd3, (TX_DMA_SWC |
-+ WRITE_ONCE(txd->txd3, (TX_DMA_SWC | QID_LOW_BITS(qid) |
- TX_DMA_PLEN0(frag_map_size) |
- last_frag * TX_DMA_LS0));
-- WRITE_ONCE(txd->txd4, fport);
-+ WRITE_ONCE(txd->txd4, fport | QID_HIGH_BITS(qid));
-
- tx_buf = mtk_desc_to_tx_buf(ring, txd);
- memset(tx_buf, 0, sizeof(*tx_buf));
-@@ -775,9 +784,9 @@ static int mtk_tx_map(struct sk_buff *sk
- /* store skb to cleanup */
- itx_buf->skb = skb;
-
-- WRITE_ONCE(itxd->txd4, txd4);
- WRITE_ONCE(itxd->txd3, (TX_DMA_SWC | TX_DMA_PLEN0(skb_headlen(skb)) |
-- (!nr_frags * TX_DMA_LS0)));
-+ (!nr_frags * TX_DMA_LS0)) | QID_LOW_BITS(qid));
-+ WRITE_ONCE(itxd->txd4, txd4 | QID_HIGH_BITS(qid));
-
- netdev_sent_queue(dev, skb->len);
- skb_tx_timestamp(skb);
-@@ -922,7 +931,7 @@ drop:
- return NETDEV_TX_OK;
- }
-
--static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
-+struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
- {
- int i;
- struct mtk_rx_ring *ring;
-@@ -991,10 +1000,24 @@ static int mtk_poll_rx(struct napi_struc
- break;
-
- /* find out which mac the packet come from. values start at 1 */
-+#if defined(CONFIG_NET_DSA)
-+ mac = (trxd.rxd4 >> 22) & 0x1;
-+ mac = (mac + 1) % 2;
-+#else
- mac = (trxd.rxd4 >> RX_DMA_FPORT_SHIFT) &
-- RX_DMA_FPORT_MASK;
-- mac--;
--
-+ RX_DMA_FPORT_MASK;
-+ /* From QDMA(5). This is a external interface case of HWNAT.
-+ * When the incoming frame comes from an external interface
-+ * rather than GMAC1/GMAC2, HWNAT driver sends the original
-+ * frame to PPE via PPD(ping pong device) for HWNAT RX
-+ * frame learning. After learning, PPE transmit the
-+ * original frame back to PPD again to run SW NAT path.
-+ */
-+ if (mac == 5)
-+ mac = 0;
-+ else
-+ mac--;
-+#endif
- if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
- !eth->netdev[mac]))
- goto release_desc;
-@@ -1044,6 +1067,7 @@ static int mtk_poll_rx(struct napi_struc
- RX_DMA_VID(trxd.rxd3))
- __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
- RX_DMA_VID(trxd.rxd3));
-+
- skb_record_rx_queue(skb, 0);
- napi_gro_receive(napi, skb);
-
-@@ -1128,7 +1152,7 @@ static int mtk_poll_tx(struct mtk_eth *e
- }
-
- if (mtk_queue_stopped(eth) &&
-- (atomic_read(&ring->free_count) > ring->thresh))
-+ (atomic_read(&ring->free_count) > ring->thresh))
- mtk_wake_queue(eth);
-
- return total;
-@@ -1220,11 +1244,14 @@ static int mtk_tx_alloc(struct mtk_eth *
- if (!ring->buf)
- goto no_tx_mem;
-
-- ring->dma = dma_zalloc_coherent(eth->dev, MTK_DMA_SIZE * sz,
-- &ring->phys, GFP_ATOMIC);
-+ ring->dma = dma_alloc_coherent(eth->dev,
-+ MTK_DMA_SIZE * sz,
-+ &ring->phys,
-+ GFP_ATOMIC | __GFP_ZERO);
- if (!ring->dma)
- goto no_tx_mem;
-
-+ memset(ring->dma, 0, MTK_DMA_SIZE * sz);
- for (i = 0; i < MTK_DMA_SIZE; i++) {
- int next = (i + 1) % MTK_DMA_SIZE;
- u32 next_ptr = ring->phys + next * sz;
-@@ -1317,9 +1344,10 @@ static int mtk_rx_alloc(struct mtk_eth *
- return -ENOMEM;
- }
-
-- ring->dma = dma_zalloc_coherent(eth->dev,
-- rx_dma_size * sizeof(*ring->dma),
-- &ring->phys, GFP_ATOMIC);
-+ ring->dma = dma_alloc_coherent(eth->dev,
-+ rx_dma_size * sizeof(*ring->dma),
-+ &ring->phys,
-+ GFP_ATOMIC | __GFP_ZERO);
- if (!ring->dma)
- return -ENOMEM;
-
-@@ -1516,8 +1544,8 @@ static int mtk_hwlro_add_ipaddr(struct n
- int hwlro_idx;
-
- if ((fsp->flow_type != TCP_V4_FLOW) ||
-- (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
-- (fsp->location > 1))
-+ (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
-+ (fsp->location > 1))
- return -EINVAL;
-
- mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
-@@ -1744,6 +1772,34 @@ static void mtk_tx_timeout(struct net_de
- schedule_work(&eth->pending_work);
- }
-
-+static irqreturn_t mtk_handle_irq_tx_rx(int irq, void *_eth)
-+{
-+ struct mtk_eth *eth = _eth;
-+ u32 tx_status, rx_status;
-+
-+ tx_status = mtk_r32(eth, MTK_QMTK_INT_STATUS);
-+
-+ if (tx_status & MTK_TX_DONE_INT) {
-+ if (likely(napi_schedule_prep(&eth->tx_napi))) {
-+ mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
-+ __napi_schedule(&eth->tx_napi);
-+ }
-+ mtk_w32(eth, tx_status, MTK_QMTK_INT_STATUS);
-+ }
-+
-+ rx_status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
-+
-+ if (rx_status & MTK_RX_DONE_INT) {
-+ if (likely(napi_schedule_prep(&eth->rx_napi))) {
-+ mtk_rx_irq_disable(eth, MTK_RX_DONE_INT);
-+ __napi_schedule(&eth->rx_napi);
-+ }
-+ mtk_w32(eth, rx_status, MTK_PDMA_INT_STATUS);
-+ }
-+
-+ return IRQ_HANDLED;
-+}
-+
- static irqreturn_t mtk_handle_irq_rx(int irq, void *_eth)
- {
- struct mtk_eth *eth = _eth;
-@@ -1784,8 +1840,8 @@ static void mtk_poll_controller(struct n
-
- static int mtk_start_dma(struct mtk_eth *eth)
- {
-- u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
- int err;
-+ u32 rx_2b_offet = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
-
- err = mtk_dma_init(eth);
- if (err) {
-@@ -1801,7 +1857,7 @@ static int mtk_start_dma(struct mtk_eth
- MTK_QDMA_GLO_CFG);
-
- mtk_w32(eth,
-- MTK_RX_DMA_EN | rx_2b_offset |
-+ MTK_RX_DMA_EN | rx_2b_offet |
- MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
- MTK_PDMA_GLO_CFG);
-
-@@ -1814,7 +1870,7 @@ static int mtk_open(struct net_device *d
- struct mtk_eth *eth = mac->hw;
-
- /* we run 2 netdevs on the same dma ring so we only bring it up once */
-- if (!refcount_read(&eth->dma_refcnt)) {
-+ if (!atomic_read(&eth->dma_refcnt)) {
- int err = mtk_start_dma(eth);
-
- if (err)
-@@ -1824,10 +1880,8 @@ static int mtk_open(struct net_device *d
- napi_enable(&eth->rx_napi);
- mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
- mtk_rx_irq_enable(eth, MTK_RX_DONE_INT);
-- refcount_set(&eth->dma_refcnt, 1);
- }
-- else
-- refcount_inc(&eth->dma_refcnt);
-+ atomic_inc(&eth->dma_refcnt);
-
- phy_start(dev->phydev);
- netif_start_queue(dev);
-@@ -1867,7 +1921,7 @@ static int mtk_stop(struct net_device *d
- phy_stop(dev->phydev);
-
- /* only shutdown DMA if this is the last user */
-- if (!refcount_dec_and_test(&eth->dma_refcnt))
-+ if (!atomic_dec_and_test(&eth->dma_refcnt))
- return 0;
-
- mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
-@@ -1973,14 +2027,16 @@ static int mtk_hw_init(struct mtk_eth *e
- val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
- mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
-
-- /* Enable RX VLan Offloading */
-- mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
-+ /* Disable RX VLan Offloading */
-+ mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
-+
-+#if defined(CONFIG_NET_DSA)
-+ mtk_w32(eth, 0x81000001, MTK_CDMP_IG_CTRL);
-+#endif
-
-- /* enable interrupt delay for RX */
-- mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
-+ mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
-+ mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
-
-- /* disable delay and normal interrupt */
-- mtk_w32(eth, 0, MTK_QDMA_DELAY_INT);
- mtk_tx_irq_disable(eth, ~0);
- mtk_rx_irq_disable(eth, ~0);
- mtk_w32(eth, RST_GL_PSE, MTK_RST_GL);
-@@ -2172,27 +2228,27 @@ static int mtk_cleanup(struct mtk_eth *e
- }
-
- static int mtk_get_link_ksettings(struct net_device *ndev,
-- struct ethtool_link_ksettings *cmd)
-+ struct ethtool_link_ksettings *cmd)
- {
-- struct mtk_mac *mac = netdev_priv(ndev);
-+ struct mtk_mac *mac = netdev_priv(ndev);
-
-- if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
-- return -EBUSY;
-+ if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
-+ return -EBUSY;
-
-- phy_ethtool_ksettings_get(ndev->phydev, cmd);
-+ phy_ethtool_ksettings_get(ndev->phydev, cmd);
-
-- return 0;
-+ return 0;
- }
-
- static int mtk_set_link_ksettings(struct net_device *ndev,
-- const struct ethtool_link_ksettings *cmd)
-+ const struct ethtool_link_ksettings *cmd)
- {
-- struct mtk_mac *mac = netdev_priv(ndev);
-+ struct mtk_mac *mac = netdev_priv(ndev);
-
-- if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
-- return -EBUSY;
-+ if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
-+ return -EBUSY;
-
-- return phy_ethtool_ksettings_set(ndev->phydev, cmd);
-+ return phy_ethtool_ksettings_set(ndev->phydev, cmd);
- }
-
- static void mtk_get_drvinfo(struct net_device *dev,
-@@ -2355,8 +2411,8 @@ static int mtk_set_rxnfc(struct net_devi
- }
-
- static const struct ethtool_ops mtk_ethtool_ops = {
-- .get_link_ksettings = mtk_get_link_ksettings,
-- .set_link_ksettings = mtk_set_link_ksettings,
-+ .get_link_ksettings = mtk_get_link_ksettings,
-+ .set_link_ksettings = mtk_set_link_ksettings,
- .get_drvinfo = mtk_get_drvinfo,
- .get_msglevel = mtk_get_msglevel,
- .set_msglevel = mtk_set_msglevel,
-@@ -2366,7 +2422,7 @@ static const struct ethtool_ops mtk_etht
- .get_sset_count = mtk_get_sset_count,
- .get_ethtool_stats = mtk_get_ethtool_stats,
- .get_rxnfc = mtk_get_rxnfc,
-- .set_rxnfc = mtk_set_rxnfc,
-+ .set_rxnfc = mtk_set_rxnfc,
- };
-
- static const struct net_device_ops mtk_netdev_ops = {
-@@ -2463,6 +2519,7 @@ static int mtk_probe(struct platform_dev
- {
- struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
- struct device_node *mac_np;
-+ const struct of_device_id *match;
- struct mtk_eth *eth;
- int err;
- int i;
-@@ -2471,7 +2528,8 @@ static int mtk_probe(struct platform_dev
- if (!eth)
- return -ENOMEM;
-
-- eth->soc = of_device_get_match_data(&pdev->dev);
-+ match = of_match_device(of_mtk_match, &pdev->dev);
-+ eth->soc = (struct mtk_soc_data *)match->data;
-
- eth->dev = &pdev->dev;
- eth->base = devm_ioremap_resource(&pdev->dev, res);
-@@ -2489,26 +2547,37 @@ static int mtk_probe(struct platform_dev
- return PTR_ERR(eth->ethsys);
- }
-
-- if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
-- eth->sgmiisys =
-- syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
-- "mediatek,sgmiisys");
-- if (IS_ERR(eth->sgmiisys)) {
-- dev_err(&pdev->dev, "no sgmiisys regmap found\n");
-- return PTR_ERR(eth->sgmiisys);
-+ if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
-+ eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
-+ "mediatek,infracfg");
-+ if (IS_ERR(eth->infra)) {
-+ dev_info(&pdev->dev, "no ethsys regmap found\n");
-+ return PTR_ERR(eth->infra);
- }
- }
-
-+ if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
-+ eth->sgmii = devm_kzalloc(eth->dev, sizeof(*eth->sgmii),
-+ GFP_KERNEL);
-+ if (!eth->sgmii)
-+ return -ENOMEM;
-+
-+ err = mtk_sgmii_init(eth->sgmii, pdev->dev.of_node,
-+ eth->soc->ana_rgc3);
-+ if (err)
-+ return err;
-+ }
-+
- if (eth->soc->required_pctl) {
- eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
- "mediatek,pctl");
- if (IS_ERR(eth->pctl)) {
-- dev_err(&pdev->dev, "no pctl regmap found\n");
-+ dev_info(&pdev->dev, "no pctl regmap found\n");
- return PTR_ERR(eth->pctl);
- }
- }
-
-- for (i = 0; i < 3; i++) {
-+ for (i = 0; i < eth->soc->irq_num; i++) {
- eth->irq[i] = platform_get_irq(pdev, i);
- if (eth->irq[i] < 0) {
- dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
-@@ -2552,15 +2621,22 @@ static int mtk_probe(struct platform_dev
- goto err_deinit_hw;
- }
-
-- err = devm_request_irq(eth->dev, eth->irq[1], mtk_handle_irq_tx, 0,
-- dev_name(eth->dev), eth);
-- if (err)
-- goto err_free_dev;
-+ if (eth->soc->irq_num > 1) {
-+ err = devm_request_irq(eth->dev, eth->irq[1], mtk_handle_irq_tx, 0,
-+ dev_name(eth->dev), eth);
-+ if (err)
-+ goto err_free_dev;
-
-- err = devm_request_irq(eth->dev, eth->irq[2], mtk_handle_irq_rx, 0,
-- dev_name(eth->dev), eth);
-- if (err)
-- goto err_free_dev;
-+ err = devm_request_irq(eth->dev, eth->irq[2], mtk_handle_irq_rx, 0,
-+ dev_name(eth->dev), eth);
-+ if (err)
-+ goto err_free_dev;
-+ } else {
-+ err = devm_request_irq(eth->dev, eth->irq[0], mtk_handle_irq_tx_rx, 0,
-+ dev_name(eth->dev), eth);
-+ if (err)
-+ goto err_free_dev;
-+ }
-
- err = mtk_mdio_init(eth);
- if (err)
-@@ -2626,27 +2702,48 @@ static int mtk_remove(struct platform_de
- }
-
- static const struct mtk_soc_data mt2701_data = {
-- .caps = MTK_GMAC1_TRGMII | MTK_HWLRO,
-+ .caps = MT7623_CAPS | MTK_HWLRO,
- .required_clks = MT7623_CLKS_BITMAP,
- .required_pctl = true,
-+ .irq_num = 3,
- };
-
- static const struct mtk_soc_data mt7622_data = {
-- .caps = MTK_DUAL_GMAC_SHARED_SGMII | MTK_GMAC1_ESW | MTK_HWLRO,
-+ .ana_rgc3 = 0x2028,
-+ .caps = MT7622_CAPS | MTK_HWLRO,
- .required_clks = MT7622_CLKS_BITMAP,
- .required_pctl = false,
-+ .irq_num = 3,
- };
-
- static const struct mtk_soc_data mt7623_data = {
-- .caps = MTK_GMAC1_TRGMII | MTK_HWLRO,
-+ .caps = MT7623_CAPS | MTK_HWLRO,
- .required_clks = MT7623_CLKS_BITMAP,
- .required_pctl = true,
-+ .irq_num = 3,
-+};
-+
-+static const struct mtk_soc_data leopard_data = {
-+ .ana_rgc3 = 0x128,
-+ .caps = LEOPARD_CAPS | MTK_HWLRO,
-+ .required_clks = LEOPARD_CLKS_BITMAP,
-+ .required_pctl = false,
-+ .irq_num = 3,
-+};
-+
-+static const struct mtk_soc_data mt7621_data = {
-+ .caps = MT7621_CAPS,
-+ .required_clks = MT7621_CLKS_BITMAP,
-+ .required_pctl = false,
-+ .irq_num = 1,
- };
-
- const struct of_device_id of_mtk_match[] = {
- { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
- { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
- { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
-+ { .compatible = "mediatek,mt7629-eth", .data = &leopard_data},
-+ { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
- {},
- };
- MODULE_DEVICE_TABLE(of, of_mtk_match);
---- a/drivers/net/ethernet/mediatek/mtk_eth_soc.h
-+++ b/drivers/net/ethernet/mediatek/mtk_eth_soc.h
-@@ -15,13 +15,17 @@
- #ifndef MTK_ETH_H
- #define MTK_ETH_H
-
-+#include <linux/dma-mapping.h>
-+#include <linux/netdevice.h>
-+#include <linux/of_net.h>
-+#include <linux/u64_stats_sync.h>
- #include <linux/refcount.h>
-
- #define MTK_QDMA_PAGE_SIZE 2048
- #define MTK_MAX_RX_LENGTH 1536
- #define MTK_TX_DMA_BUF_LEN 0x3fff
--#define MTK_DMA_SIZE 256
--#define MTK_NAPI_WEIGHT 64
-+#define MTK_DMA_SIZE 2048
-+#define MTK_NAPI_WEIGHT 256
- #define MTK_MAC_COUNT 2
- #define MTK_RX_ETH_HLEN (VLAN_ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN)
- #define MTK_RX_HLEN (NET_SKB_PAD + MTK_RX_ETH_HLEN + NET_IP_ALIGN)
-@@ -36,8 +40,6 @@
- NETIF_MSG_TX_ERR)
- #define MTK_HW_FEATURES (NETIF_F_IP_CSUM | \
- NETIF_F_RXCSUM | \
-- NETIF_F_HW_VLAN_CTAG_TX | \
-- NETIF_F_HW_VLAN_CTAG_RX | \
- NETIF_F_SG | NETIF_F_TSO | \
- NETIF_F_TSO6 | \
- NETIF_F_IPV6_CSUM)
-@@ -76,6 +78,9 @@
- #define MTK_CDMQ_IG_CTRL 0x1400
- #define MTK_CDMQ_STAG_EN BIT(0)
-
-+/* CDMP Ingress Control Register */
-+#define MTK_CDMP_IG_CTRL 0x400
-+
- /* CDMP Exgress Control Register */
- #define MTK_CDMP_EG_CTRL 0x404
-
-@@ -225,8 +230,9 @@
- #define MTK_TX_DONE_INT1 BIT(1)
- #define MTK_TX_DONE_INT0 BIT(0)
- #define MTK_RX_DONE_INT MTK_RX_DONE_DLY
--#define MTK_TX_DONE_INT (MTK_TX_DONE_INT0 | MTK_TX_DONE_INT1 | \
-- MTK_TX_DONE_INT2 | MTK_TX_DONE_INT3)
-+#define MTK_TX_DONE_DLY BIT(28)
-+#define MTK_TX_DONE_INT MTK_TX_DONE_DLY
-+
-
- /* QDMA Interrupt grouping registers */
- #define MTK_QDMA_INT_GRP1 0x1a20
-@@ -267,6 +273,12 @@
- #define MTK_GDM1_TX_GBCNT 0x2400
- #define MTK_STAT_OFFSET 0x40
-
-+/* QDMA TX NUM */
-+#define MTK_QDMA_TX_NUM 16
-+#define MTK_QDMA_TX_MASK ((MTK_QDMA_TX_NUM / 2) - 1)
-+#define QID_LOW_BITS(x) ((x) & 0xf)
-+#define QID_HIGH_BITS(x) ((((x) >> 4) & 0x3) & GENMASK(21, 20))
-+
- /* QDMA descriptor txd4 */
- #define TX_DMA_CHKSUM (0x7 << 29)
- #define TX_DMA_TSO BIT(28)
-@@ -316,6 +328,8 @@
- #define MAC_MCR_RX_EN BIT(13)
- #define MAC_MCR_BACKOFF_EN BIT(9)
- #define MAC_MCR_BACKPR_EN BIT(8)
-+#define MAC_MCR_MDIO_EEE_1000T BIT(7)
-+#define MAC_MCR_MDIO_EEE_100TX BIT(6)
- #define MAC_MCR_FORCE_RX_FC BIT(5)
- #define MAC_MCR_FORCE_TX_FC BIT(4)
- #define MAC_MCR_SPEED_1000 BIT(3)
-@@ -368,9 +382,11 @@
- #define ETHSYS_SYSCFG0 0x14
- #define SYSCFG0_GE_MASK 0x3
- #define SYSCFG0_GE_MODE(x, y) (x << (12 + (y * 2)))
--#define SYSCFG0_SGMII_MASK (3 << 8)
--#define SYSCFG0_SGMII_GMAC1 ((2 << 8) & GENMASK(9, 8))
--#define SYSCFG0_SGMII_GMAC2 ((3 << 8) & GENMASK(9, 8))
-+#define SYSCFG0_SGMII_MASK GENMASK(9, 8)
-+#define SYSCFG0_SGMII_GMAC1 ((2 << 8) & SYSCFG0_SGMII_MASK)
-+#define SYSCFG0_SGMII_GMAC2 ((3 << 8) & SYSCFG0_SGMII_MASK)
-+#define SYSCFG0_SGMII_GMAC1_V2 BIT(9)
-+#define SYSCFG0_SGMII_GMAC2_V2 BIT(8)
-
- /* ethernet subsystem clock register */
- #define ETHSYS_CLKCFG0 0x2c
-@@ -398,6 +414,16 @@
- #define SGMSYS_QPHY_PWR_STATE_CTRL 0xe8
- #define SGMII_PHYA_PWD BIT(4)
-
-+/* Infrasys subsystem config registers */
-+#define INFRA_MISC2 0x70c
-+#define CO_QPHY_SEL BIT(0)
-+#define GEPHY_MAC_SEL BIT(1)
-+
-+/*MDIO control*/
-+#define MII_MMD_ACC_CTL_REG 0x0d
-+#define MII_MMD_ADDR_DATA_REG 0x0e
-+#define MMD_OP_MODE_DATA BIT(14)
-+
- struct mtk_rx_dma {
- unsigned int rxd1;
- unsigned int rxd2;
-@@ -462,15 +488,21 @@ enum mtk_tx_flags {
- */
- enum mtk_clks_map {
- MTK_CLK_ETHIF,
-+ MTK_CLK_SGMIITOP,
- MTK_CLK_ESW,
- MTK_CLK_GP0,
- MTK_CLK_GP1,
- MTK_CLK_GP2,
-+ MTK_CLK_FE,
- MTK_CLK_TRGPLL,
- MTK_CLK_SGMII_TX_250M,
- MTK_CLK_SGMII_RX_250M,
- MTK_CLK_SGMII_CDR_REF,
- MTK_CLK_SGMII_CDR_FB,
-+ MTK_CLK_SGMII2_TX_250M,
-+ MTK_CLK_SGMII2_RX_250M,
-+ MTK_CLK_SGMII2_CDR_REF,
-+ MTK_CLK_SGMII2_CDR_FB,
- MTK_CLK_SGMII_CK,
- MTK_CLK_ETH2PLL,
- MTK_CLK_MAX
-@@ -488,6 +520,22 @@ enum mtk_clks_map {
- BIT(MTK_CLK_SGMII_CDR_FB) | \
- BIT(MTK_CLK_SGMII_CK) | \
- BIT(MTK_CLK_ETH2PLL))
-+#define LEOPARD_CLKS_BITMAP (BIT(MTK_CLK_ETHIF) | BIT(MTK_CLK_ESW) | \
-+ BIT(MTK_CLK_GP0) | BIT(MTK_CLK_GP1) | \
-+ BIT(MTK_CLK_GP2) | BIT(MTK_CLK_FE) | \
-+ BIT(MTK_CLK_SGMII_TX_250M) | \
-+ BIT(MTK_CLK_SGMII_RX_250M) | \
-+ BIT(MTK_CLK_SGMII_CDR_REF) | \
-+ BIT(MTK_CLK_SGMII_CDR_FB) | \
-+ BIT(MTK_CLK_SGMII2_TX_250M) | \
-+ BIT(MTK_CLK_SGMII2_RX_250M) | \
-+ BIT(MTK_CLK_SGMII2_CDR_REF) | \
-+ BIT(MTK_CLK_SGMII2_CDR_FB) | \
-+ BIT(MTK_CLK_SGMII_CK) | \
-+ BIT(MTK_CLK_ETH2PLL) | BIT(MTK_CLK_SGMIITOP))
-+
-+#define MT7621_CLKS_BITMAP 0
-+
- enum mtk_dev_state {
- MTK_HW_INIT,
- MTK_RESETTING
-@@ -557,35 +605,149 @@ struct mtk_rx_ring {
- u32 crx_idx_reg;
- };
-
--#define MTK_TRGMII BIT(0)
--#define MTK_GMAC1_TRGMII (BIT(1) | MTK_TRGMII)
--#define MTK_ESW BIT(4)
--#define MTK_GMAC1_ESW (BIT(5) | MTK_ESW)
--#define MTK_SGMII BIT(8)
--#define MTK_GMAC1_SGMII (BIT(9) | MTK_SGMII)
--#define MTK_GMAC2_SGMII (BIT(10) | MTK_SGMII)
--#define MTK_DUAL_GMAC_SHARED_SGMII (BIT(11) | MTK_GMAC1_SGMII | \
-- MTK_GMAC2_SGMII)
-+enum mtk_eth_mux {
-+ MTK_ETH_MUX_GDM1_TO_GMAC1_ESW,
-+ MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY,
-+ MTK_ETH_MUX_U3_GMAC2_TO_QPHY,
-+ MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII,
-+ MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII,
-+ MTK_ETH_MUX_MAX,
-+};
-+
-+enum mtk_eth_path {
-+ MTK_ETH_PATH_GMAC1_RGMII,
-+ MTK_ETH_PATH_GMAC1_TRGMII,
-+ MTK_ETH_PATH_GMAC1_SGMII,
-+ MTK_ETH_PATH_GMAC2_RGMII,
-+ MTK_ETH_PATH_GMAC2_SGMII,
-+ MTK_ETH_PATH_GMAC2_GEPHY,
-+ MTK_ETH_PATH_GDM1_ESW,
-+ MTK_ETH_PATH_MAX,
-+};
-+
-+/* Capability for function group */
-+#define MTK_RGMII BIT(0)
-+#define MTK_TRGMII BIT(1)
-+#define MTK_SGMII BIT(2)
-+#define MTK_ESW BIT(3)
-+#define MTK_GEPHY BIT(4)
-+#define MTK_MUX BIT(5)
-+#define MTK_INFRA BIT(6)
-+#define MTK_SHARED_SGMII BIT(7)
-+
-+/* Capability for features on SoCs */
-+#define MTK_PATH_BIT(x) BIT((x) + 10)
-+
-+#define MTK_GMAC1_RGMII \
-+ (MTK_PATH_BIT(MTK_ETH_PATH_GMAC1_RGMII) | MTK_RGMII)
-+
-+#define MTK_GMAC1_TRGMII \
-+ (MTK_PATH_BIT(MTK_ETH_PATH_GMAC1_TRGMII) | MTK_TRGMII)
-+
-+#define MTK_GMAC1_SGMII \
-+ (MTK_PATH_BIT(MTK_ETH_PATH_GMAC1_SGMII) | MTK_SGMII)
-+
-+#define MTK_GMAC2_RGMII \
-+ (MTK_PATH_BIT(MTK_ETH_PATH_GMAC2_RGMII) | MTK_RGMII)
-+
-+#define MTK_GMAC2_SGMII \
-+ (MTK_PATH_BIT(MTK_ETH_PATH_GMAC2_SGMII) | MTK_SGMII)
-+
-+#define MTK_GMAC2_GEPHY \
-+ (MTK_PATH_BIT(MTK_ETH_PATH_GMAC2_GEPHY) | MTK_GEPHY)
-+
-+#define MTK_GDM1_ESW \
-+ (MTK_PATH_BIT(MTK_ETH_PATH_GDM1_ESW) | MTK_ESW)
-+
-+#define MTK_MUX_BIT(x) BIT((x) + 20)
-+
-+/* Capability for MUXes present on SoCs */
-+/* 0: GDM1 -> GMAC1, 1: GDM1 -> ESW */
-+#define MTK_MUX_GDM1_TO_GMAC1_ESW \
-+ (MTK_MUX_BIT(MTK_ETH_MUX_GDM1_TO_GMAC1_ESW) | MTK_MUX)
-+
-+/* 0: GMAC2 -> GEPHY, 1: GMAC0 -> GePHY */
-+#define MTK_MUX_GMAC2_GMAC0_TO_GEPHY \
-+ (MTK_MUX_BIT(MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY) | MTK_MUX | MTK_INFRA)
-+
-+/* 0: U3 -> QPHY, 1: GMAC2 -> QPHY */
-+#define MTK_MUX_U3_GMAC2_TO_QPHY \
-+ (MTK_MUX_BIT(MTK_ETH_MUX_U3_GMAC2_TO_QPHY) | MTK_MUX | MTK_INFRA)
-+
-+/* 2: GMAC1 -> SGMII, 3: GMAC2 -> SGMII */
-+#define MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII \
-+ (MTK_MUX_BIT(MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII) | MTK_MUX | \
-+ MTK_SHARED_SGMII)
-+
-+/* 0: GMACx -> GEPHY, 1: GMACx -> SGMII where x is 1 or 2 */
-+#define MTK_MUX_GMAC12_TO_GEPHY_SGMII \
-+ (MTK_MUX_BIT(MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII) | MTK_MUX)
-+
- #define MTK_HWLRO BIT(12)
-+
- #define MTK_HAS_CAPS(caps, _x) (((caps) & (_x)) == (_x))
-
-+#define MT7622_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_SGMII | MTK_GMAC2_RGMII | \
-+ MTK_GMAC2_SGMII | MTK_GDM1_ESW | \
-+ MTK_MUX_GDM1_TO_GMAC1_ESW | \
-+ MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII)
-+
-+#define MT7623_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | MTK_GMAC2_RGMII)
-+
-+#define LEOPARD_CAPS (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
-+ MTK_GDM1_ESW | MTK_MUX_GDM1_TO_GMAC1_ESW | \
-+ MTK_MUX_GMAC2_GMAC0_TO_GEPHY | \
-+ MTK_MUX_U3_GMAC2_TO_QPHY | \
-+ MTK_MUX_GMAC12_TO_GEPHY_SGMII)
-+
-+#define MT7621_CAPS (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | MTK_GMAC2_RGMII)
-+
- /* struct mtk_eth_data - This is the structure holding all differences
- * among various plaforms
-+ * @ana_rgc3: The offset for register ANA_RGC3 related to
-+ * sgmiisys syscon
- * @caps Flags shown the extra capability for the SoC
- * @required_clks Flags shown the bitmap for required clocks on
- * the target SoC
- * @required_pctl A bool value to show whether the SoC requires
- * the extra setup for those pins used by GMAC.
-+ * @irq_num total eth irq num support in target SoC
- */
- struct mtk_soc_data {
-+ u32 ana_rgc3;
- u32 caps;
- u32 required_clks;
- bool required_pctl;
-+ u32 irq_num;
- };
-
- /* currently no SoC has more than 2 macs */
- #define MTK_MAX_DEVS 2
-
-+struct mtk_eth_debug {
-+ struct dentry *root;
-+};
-+
-+#define MTK_SGMII_PHYSPEED_AN BIT(31)
-+#define MTK_SGMII_PHYSPEED_MASK GENMASK(0, 2)
-+#define MTK_SGMII_PHYSPEED_1000 BIT(0)
-+#define MTK_SGMII_PHYSPEED_2500 BIT(1)
-+#define MTK_HAS_FLAGS(flags, _x) (((flags) & (_x)) == (_x))
-+
-+/* struct mtk_sgmii - This is the structure holding sgmii regmap and its
-+ * characteristics
-+ * @regmap: The register map pointing at the range used to setup
-+ * SGMII modes
-+ * @flags: The enum refers to which mode the sgmii wants to run on
-+ * @ana_rgc3: The offset refers to register ANA_RGC3 related to regmap
-+ */
-+
-+struct mtk_sgmii {
-+ struct regmap *regmap[MTK_MAX_DEVS];
-+ u32 flags[MTK_MAX_DEVS];
-+ u32 ana_rgc3;
-+};
-+
- /* struct mtk_eth - This is the main datasructure for holding the state
- * of the driver
- * @dev: The device pointer
-@@ -601,14 +763,15 @@ struct mtk_soc_data {
- * @msg_enable: Ethtool msg level
- * @ethsys: The register map pointing at the range used to setup
- * MII modes
-- * @sgmiisys: The register map pointing at the range used to setup
-- * SGMII modes
-+ * @infra: The register map pointing at the range used to setup
-+ * SGMII and GePHY path
- * @pctl: The register map pointing at the range used to setup
- * GMAC port drive/slew values
- * @dma_refcnt: track how many netdevs are using the DMA engine
- * @tx_ring: Pointer to the memory holding info about the TX ring
- * @rx_ring: Pointer to the memory holding info about the RX ring
-- * @rx_ring_qdma: Pointer to the memory holding info about the QDMA RX ring
-+ * @rx_ring_qdma: Pointer to the memory holding info about the QDMA RX
-+ * ring
- * @tx_napi: The TX NAPI struct
- * @rx_napi: The RX NAPI struct
- * @scratch_ring: Newer SoCs need memory for a second HW managed TX ring
-@@ -619,13 +782,16 @@ struct mtk_soc_data {
- * @pending_work: The workqueue used to reset the dma ring
- * @state: Initialization and runtime state of the device
- * @soc: Holding specific data among vaious SoCs
-+ * @debug: Holding specific data for mtk_eth_dbg usage.
- */
-
- struct mtk_eth {
- struct device *dev;
- void __iomem *base;
- spinlock_t page_lock;
-+ /* spin_lock for enable/disable tx irq critial section */
- spinlock_t tx_irq_lock;
-+ /* spin_lock for enable/disable rx irq critial section */
- spinlock_t rx_irq_lock;
- struct net_device dummy_dev;
- struct net_device *netdev[MTK_MAX_DEVS];
-@@ -634,10 +800,11 @@ struct mtk_eth {
- u32 msg_enable;
- unsigned long sysclk;
- struct regmap *ethsys;
-- struct regmap *sgmiisys;
-+ struct regmap *infra;
-+ struct mtk_sgmii *sgmii;
- struct regmap *pctl;
- bool hwlro;
-- refcount_t dma_refcnt;
-+ atomic_t dma_refcnt;
- struct mtk_tx_ring tx_ring;
- struct mtk_rx_ring rx_ring[MTK_MAX_RX_RING_NUM];
- struct mtk_rx_ring rx_ring_qdma;
-@@ -653,6 +820,7 @@ struct mtk_eth {
- unsigned long state;
-
- const struct mtk_soc_data *soc;
-+ struct mtk_eth_debug debug;
- };
-
- /* struct mtk_mac - the structure that holds the info about the MACs of the
-@@ -664,6 +832,7 @@ struct mtk_eth {
- * @hw_stats: Packet statistics counter
- * @trgmii Indicate if the MAC uses TRGMII connected to internal
- switch
-+ * @phy_dev: The attached PHY if available
- */
- struct mtk_mac {
- int id;
-@@ -674,6 +843,7 @@ struct mtk_mac {
- __be32 hwlro_ip[MTK_MAX_LRO_IP_CNT];
- int hwlro_ip_cnt;
- bool trgmii;
-+ struct phy_device *phy_dev;
- };
-
- /* the struct describing the SoC. these are declared in the soc_xyz.c files */
-@@ -685,4 +855,10 @@ void mtk_stats_update_mac(struct mtk_mac
- void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg);
- u32 mtk_r32(struct mtk_eth *eth, unsigned reg);
-
-+int mtk_sgmii_init(struct mtk_sgmii *ss, struct device_node *np,
-+ u32 ana_rgc3);
-+int mtk_sgmii_setup_mode_an(struct mtk_sgmii *ss, int id);
-+int mtk_sgmii_setup_mode_force(struct mtk_sgmii *ss, int id);
-+int mtk_setup_hw_path(struct mtk_eth *eth, int mac_id, int phymode);
-+
- #endif /* MTK_ETH_H */
---- /dev/null
-+++ b/drivers/net/ethernet/mediatek/mtk_sgmii.c
-@@ -0,0 +1,114 @@
-+/*
-+ * Copyright (C) 2018 MediaTek Inc.
-+ *
-+ * This program is free software; you can redistribute it and/or modify
-+ * it under the terms of the GNU General Public License as published by
-+ * the Free Software Foundation; version 2 of the License
-+ *
-+ * This program is distributed in the hope that it will be useful,
-+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
-+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
-+ * GNU General Public License for more details.
-+ *
-+ * Copyright (C) 2018 Sean Wang <sean.wang@mediatek.com>
-+ */
-+
-+#include <linux/mfd/syscon.h>
-+#include <linux/of.h>
-+#include <linux/regmap.h>
-+
-+#include "mtk_eth_soc.h"
-+
-+int mtk_sgmii_init(struct mtk_sgmii *ss, struct device_node *r, u32 ana_rgc3)
-+{
-+ struct device_node *np;
-+ const char *str;
-+ int i, err;
-+
-+ ss->ana_rgc3 = ana_rgc3;
-+
-+ for (i = 0; i < MTK_MAX_DEVS; i++) {
-+ np = of_parse_phandle(r, "mediatek,sgmiisys", i);
-+ if (!np)
-+ break;
-+
-+ ss->regmap[i] = syscon_node_to_regmap(np);
-+ if (IS_ERR(ss->regmap[i]))
-+ return PTR_ERR(ss->regmap[i]);
-+
-+ err = of_property_read_string(np, "mediatek,physpeed", &str);
-+ if (err)
-+ return err;
-+
-+ if (!strcmp(str, "2500"))
-+ pr_info("sean debug physpeed = 2500\n");
-+
-+ if (!strcmp(str, "2500"))
-+ ss->flags[i] |= MTK_SGMII_PHYSPEED_2500;
-+ else if (!strcmp(str, "1000"))
-+ ss->flags[i] |= MTK_SGMII_PHYSPEED_1000;
-+ else if (!strcmp(str, "auto"))
-+ ss->flags[i] |= MTK_SGMII_PHYSPEED_AN;
-+ else
-+ return -EINVAL;
-+ }
-+
-+ return 0;
-+}
-+
-+int mtk_sgmii_setup_mode_an(struct mtk_sgmii *ss, int id)
-+{
-+ unsigned int val;
-+
-+ if (!ss->regmap[id])
-+ return -EINVAL;
-+
-+ /* Setup the link timer and QPHY power up inside SGMIISYS */
-+ regmap_write(ss->regmap[id], SGMSYS_PCS_LINK_TIMER,
-+ SGMII_LINK_TIMER_DEFAULT);
-+
-+ regmap_read(ss->regmap[id], SGMSYS_SGMII_MODE, &val);
-+ val |= SGMII_REMOTE_FAULT_DIS;
-+ regmap_write(ss->regmap[id], SGMSYS_SGMII_MODE, val);
-+
-+ regmap_read(ss->regmap[id], SGMSYS_PCS_CONTROL_1, &val);
-+ val |= SGMII_AN_RESTART;
-+ regmap_write(ss->regmap[id], SGMSYS_PCS_CONTROL_1, val);
-+
-+ regmap_read(ss->regmap[id], SGMSYS_QPHY_PWR_STATE_CTRL, &val);
-+ val &= ~SGMII_PHYA_PWD;
-+ regmap_write(ss->regmap[id], SGMSYS_QPHY_PWR_STATE_CTRL, val);
-+
-+ return 0;
-+}
-+
-+int mtk_sgmii_setup_mode_force(struct mtk_sgmii *ss, int id)
-+{
-+ unsigned int val;
-+ int mode;
-+
-+ if (!ss->regmap[id])
-+ return -EINVAL;
-+
-+ regmap_read(ss->regmap[id], ss->ana_rgc3, &val);
-+ val &= ~GENMASK(2, 3);
-+ mode = ss->flags[id] & MTK_SGMII_PHYSPEED_MASK;
-+ val |= (mode == MTK_SGMII_PHYSPEED_1000) ? 0 : BIT(2);
-+ regmap_write(ss->regmap[id], ss->ana_rgc3, val);
-+
-+ /* disable SGMII AN */
-+ regmap_read(ss->regmap[id], SGMSYS_PCS_CONTROL_1, &val);
-+ val &= ~BIT(12);
-+ regmap_write(ss->regmap[id], SGMSYS_PCS_CONTROL_1, val);
-+
-+ /* SGMII force mode setting */
-+ val = 0x31120019;
-+ regmap_write(ss->regmap[id], SGMSYS_SGMII_MODE, val);
-+
-+ /* Release PHYA power down state */
-+ regmap_read(ss->regmap[id], SGMSYS_QPHY_PWR_STATE_CTRL, &val);
-+ val &= ~SGMII_PHYA_PWD;
-+ regmap_write(ss->regmap[id], SGMSYS_QPHY_PWR_STATE_CTRL, val);
-+
-+ return 0;
-+}
diff --git a/target/linux/mediatek/patches-4.19/0002-Revert-ARM-mediatek-add-MT7623a-smp-bringup-code.patch b/target/linux/mediatek/patches-4.19/0002-Revert-ARM-mediatek-add-MT7623a-smp-bringup-code.patch
deleted file mode 100644
index fcbe09dde7..0000000000
--- a/target/linux/mediatek/patches-4.19/0002-Revert-ARM-mediatek-add-MT7623a-smp-bringup-code.patch
+++ /dev/null
@@ -1,44 +0,0 @@
-From 2663146427cedb9d7582cfa481d5d5611fb3138a Mon Sep 17 00:00:00 2001
-From: Ryder Lee <ryder.lee@mediatek.com>
-Date: Tue, 29 Jan 2019 12:28:48 +0800
-Subject: [PATCH] Revert "ARM: mediatek: add MT7623a smp bringup code"
-
-This reverts commit 3b99ab7deca1e5f4229b4bdecd005d71e22cfc60.
-
-The compatible "mediatek,mt7623a" is useless, so remove it.
-
-Signed-off-by: Ryder Lee <ryder.lee@mediatek.com>
-Signed-off-by: Matthias Brugger <matthias.bgg@gmail.com>
----
- arch/arm/mach-mediatek/mediatek.c | 2 --
- arch/arm/mach-mediatek/platsmp.c | 1 -
- 2 files changed, 3 deletions(-)
-
---- a/arch/arm/mach-mediatek/mediatek.c
-+++ b/arch/arm/mach-mediatek/mediatek.c
-@@ -30,7 +30,6 @@ static void __init mediatek_timer_init(v
-
- if (of_machine_is_compatible("mediatek,mt6589") ||
- of_machine_is_compatible("mediatek,mt7623") ||
-- of_machine_is_compatible("mediatek,mt7623a") ||
- of_machine_is_compatible("mediatek,mt8135") ||
- of_machine_is_compatible("mediatek,mt8127")) {
- /* turn on GPT6 which ungates arch timer clocks */
-@@ -50,7 +49,6 @@ static const char * const mediatek_board
- "mediatek,mt6589",
- "mediatek,mt6592",
- "mediatek,mt7623",
-- "mediatek,mt7623a",
- "mediatek,mt8127",
- "mediatek,mt8135",
- NULL,
---- a/arch/arm/mach-mediatek/platsmp.c
-+++ b/arch/arm/mach-mediatek/platsmp.c
-@@ -60,7 +60,6 @@ static const struct of_device_id mtk_tz_
- static const struct of_device_id mtk_smp_boot_infos[] __initconst = {
- { .compatible = "mediatek,mt6589", .data = &mtk_mt6589_boot },
- { .compatible = "mediatek,mt7623", .data = &mtk_mt7623_boot },
-- { .compatible = "mediatek,mt7623a", .data = &mtk_mt7623_boot },
- {},
- };
-
diff --git a/target/linux/mediatek/patches-4.19/0002-eth-fix-dsa-support.patch b/target/linux/mediatek/patches-4.19/0002-eth-fix-dsa-support.patch
deleted file mode 100644
index 6c90222517..0000000000
--- a/target/linux/mediatek/patches-4.19/0002-eth-fix-dsa-support.patch
+++ /dev/null
@@ -1,34 +0,0 @@
---- a/drivers/net/ethernet/mediatek/mtk_eth_soc.c
-+++ b/drivers/net/ethernet/mediatek/mtk_eth_soc.c
-@@ -999,11 +999,6 @@ static int mtk_poll_rx(struct napi_struc
- if (!(trxd.rxd2 & RX_DMA_DONE))
- break;
-
-- /* find out which mac the packet come from. values start at 1 */
--#if defined(CONFIG_NET_DSA)
-- mac = (trxd.rxd4 >> 22) & 0x1;
-- mac = (mac + 1) % 2;
--#else
- mac = (trxd.rxd4 >> RX_DMA_FPORT_SHIFT) &
- RX_DMA_FPORT_MASK;
- /* From QDMA(5). This is a external interface case of HWNAT.
-@@ -1017,7 +1012,7 @@ static int mtk_poll_rx(struct napi_struc
- mac = 0;
- else
- mac--;
--#endif
-+
- if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
- !eth->netdev[mac]))
- goto release_desc;
-@@ -2030,10 +2025,6 @@ static int mtk_hw_init(struct mtk_eth *e
- /* Disable RX VLan Offloading */
- mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
-
--#if defined(CONFIG_NET_DSA)
-- mtk_w32(eth, 0x81000001, MTK_CDMP_IG_CTRL);
--#endif
--
- mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
- mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
-
diff --git a/target/linux/mediatek/patches-4.19/0003-arm-mediatek-add-MT7629-smp-bring-up-code.patch b/target/linux/mediatek/patches-4.19/0003-arm-mediatek-add-MT7629-smp-bring-up-code.patch
deleted file mode 100644
index 73de655c5f..0000000000
--- a/target/linux/mediatek/patches-4.19/0003-arm-mediatek-add-MT7629-smp-bring-up-code.patch
+++ /dev/null
@@ -1,48 +0,0 @@
-From a43379dddf1ba14b6a9d50d95175117bbdf52ed2 Mon Sep 17 00:00:00 2001
-From: Ryder Lee <ryder.lee@mediatek.com>
-Date: Tue, 29 Jan 2019 12:31:18 +0800
-Subject: [PATCH] arm: mediatek: add MT7629 smp bring up code
-
-Add support for booting secondary CPUs on MT7629.
-
-Signed-off-by: Ryder Lee <ryder.lee@mediatek.com>
-Signed-off-by: Matthias Brugger <matthias.bgg@gmail.com>
----
- arch/arm/mach-mediatek/Kconfig | 4 ++++
- arch/arm/mach-mediatek/mediatek.c | 1 +
- arch/arm/mach-mediatek/platsmp.c | 1 +
- 3 files changed, 6 insertions(+)
-
---- a/arch/arm/mach-mediatek/Kconfig
-+++ b/arch/arm/mach-mediatek/Kconfig
-@@ -26,6 +26,10 @@ config MACH_MT7623
- bool "MediaTek MT7623 SoCs support"
- default ARCH_MEDIATEK
-
-+config MACH_MT7629
-+ bool "MediaTek MT7629 SoCs support"
-+ default ARCH_MEDIATEK
-+
- config MACH_MT8127
- bool "MediaTek MT8127 SoCs support"
- default ARCH_MEDIATEK
---- a/arch/arm/mach-mediatek/mediatek.c
-+++ b/arch/arm/mach-mediatek/mediatek.c
-@@ -49,6 +49,7 @@ static const char * const mediatek_board
- "mediatek,mt6589",
- "mediatek,mt6592",
- "mediatek,mt7623",
-+ "mediatek,mt7629",
- "mediatek,mt8127",
- "mediatek,mt8135",
- NULL,
---- a/arch/arm/mach-mediatek/platsmp.c
-+++ b/arch/arm/mach-mediatek/platsmp.c
-@@ -60,6 +60,7 @@ static const struct of_device_id mtk_tz_
- static const struct of_device_id mtk_smp_boot_infos[] __initconst = {
- { .compatible = "mediatek,mt6589", .data = &mtk_mt6589_boot },
- { .compatible = "mediatek,mt7623", .data = &mtk_mt7623_boot },
-+ { .compatible = "mediatek,mt7629", .data = &mtk_mt7623_boot },
- {},
- };
-
diff --git a/target/linux/mediatek/patches-4.19/0003-mt7531-gsw-internal_phy_calibration.patch b/target/linux/mediatek/patches-4.19/0003-mt7531-gsw-internal_phy_calibration.patch
deleted file mode 100644
index db22cc2189..0000000000
--- a/target/linux/mediatek/patches-4.19/0003-mt7531-gsw-internal_phy_calibration.patch
+++ /dev/null
@@ -1,1261 +0,0 @@
---- a/drivers/net/phy/mtk/mt753x/Makefile
-+++ b/drivers/net/phy/mtk/mt753x/Makefile
-@@ -8,4 +8,4 @@ mt753x-$(CONFIG_SWCONFIG) += mt753x_swco
-
- mt753x-y += mt753x_mdio.o mt7530.o mt7531.o \
- mt753x_common.o mt753x_vlan.o \
-- mt753x_nl.o
-+ mt753x_nl.o mt753x_phy.o
---- a/drivers/net/phy/mtk/mt753x/mt7531.c
-+++ b/drivers/net/phy/mtk/mt753x/mt7531.c
-@@ -585,6 +585,27 @@ static void mt7531_core_pll_setup(struct
-
- static int mt7531_internal_phy_calibration(struct gsw_mt753x *gsw)
- {
-+ u32 i, val;
-+ int ret;
-+
-+ dev_info(gsw->dev,">>>>>>>>>>>>>>>>>>>>>>>>>>>>> START CALIBRATION:\n");
-+
-+ /* gphy value from sw path */
-+ val = gsw->mmd_read(gsw, 0, PHY_DEV1F, PHY_DEV1F_REG_403);
-+ val |= GBE_EFUSE_SETTING;
-+ gsw->mmd_write(gsw, 0, PHY_DEV1F, PHY_DEV1F_REG_403, val);
-+
-+ for (i = 0; i < 5; i++) {
-+ dev_info(gsw->dev, "-------- gephy-calbration (port:%d) --------\n",
-+ i);
-+ ret = mt753x_phy_calibration(gsw, i);
-+
-+ /* set Auto-negotiation with giga extension. */
-+ gsw->mii_write(gsw, i, 0, 0x1340);
-+ if (ret)
-+ return ret;
-+ }
-+
- return 0;
- }
-
---- a/drivers/net/phy/mtk/mt753x/mt753x.h
-+++ b/drivers/net/phy/mtk/mt753x/mt753x.h
-@@ -129,6 +129,8 @@ void mt753x_mmd_ind_write(struct gsw_mt7
- void mt753x_irq_worker(struct work_struct *work);
- void mt753x_irq_enable(struct gsw_mt753x *gsw);
-
-+int mt753x_phy_calibration(struct gsw_mt753x *gsw, u8 phyaddr);
-+
- /* MDIO Indirect Access Registers */
- #define MII_MMD_ACC_CTL_REG 0x0d
- #define MMD_CMD_S 14
---- /dev/null
-+++ b/drivers/net/phy/mtk/mt753x/mt753x_phy.c
-@@ -0,0 +1,1061 @@
-+// SPDX-License-Identifier: GPL-2.0+
-+/*
-+ * Common part for MediaTek MT753x gigabit switch
-+ *
-+ * Copyright (C) 2018 MediaTek Inc. All Rights Reserved.
-+ *
-+ * Author: Weijie Gao <weijie.gao@mediatek.com>
-+ */
-+
-+#include <linux/kernel.h>
-+#include <linux/delay.h>
-+
-+#include "mt753x.h"
-+#include "mt753x_regs.h"
-+#include "mt753x_phy.h"
-+
-+u32 tc_phy_read_dev_reg(struct gsw_mt753x *gsw, u32 port_num, u32 dev_addr, u32 reg_addr)
-+{
-+ u32 phy_val;
-+ phy_val = gsw->mmd_read(gsw, port_num, dev_addr, reg_addr);
-+
-+ //printk("switch phy cl45 r %d 0x%x 0x%x = %x\n",port_num, dev_addr, reg_addr, phy_val);
-+ //switch_phy_read_cl45(port_num, dev_addr, reg_addr, &phy_val);
-+ return phy_val;
-+}
-+
-+void tc_phy_write_dev_reg(struct gsw_mt753x *gsw, u32 port_num, u32 dev_addr, u32 reg_addr, u32 write_data)
-+{
-+ u32 phy_val;
-+ gsw->mmd_write(gsw, port_num, dev_addr, reg_addr, write_data);
-+ phy_val = gsw->mmd_read(gsw, port_num, dev_addr, reg_addr);
-+ //printk("switch phy cl45 w %d 0x%x 0x%x 0x%x --> read back 0x%x\n",port_num, dev_addr, reg_addr, write_data, phy_val);
-+ //switch_phy_write_cl45(port_num, dev_addr, reg_addr, write_data);
-+}
-+
-+void switch_phy_write(struct gsw_mt753x *gsw, u32 port_num, u32 reg_addr, u32 write_data){
-+ gsw->mii_write(gsw, port_num, reg_addr, write_data);
-+}
-+
-+u32 switch_phy_read(struct gsw_mt753x *gsw, u32 port_num, u32 reg_addr){
-+ return gsw->mii_read(gsw, port_num, reg_addr);
-+}
-+
-+const u8 MT753x_ZCAL_TO_R50ohm_GE_TBL_100[64] = {
-+ 127, 127, 127, 127, 127, 127, 127, 127,
-+ 127, 127, 127, 127, 127, 123, 122, 117,
-+ 115, 112, 103, 100, 98, 87, 85, 83,
-+ 81, 72, 70, 68, 66, 64, 55, 53,
-+ 52, 50, 49, 48, 38, 36, 35, 34,
-+ 33, 32, 22, 21, 20, 19, 18, 17,
-+ 16, 7, 6, 5, 4, 3, 2, 1,
-+ 0, 0, 0, 0, 0, 0, 0, 0
-+};
-+
-+const u8 MT753x_TX_OFFSET_TBL[64] = {
-+ 0x1f, 0x1e, 0x1d, 0x1c, 0x1b, 0x1a, 0x19, 0x18,
-+ 0x17, 0x16, 0x15, 0x14, 0x13, 0x12, 0x11, 0x10,
-+ 0xf, 0xe, 0xd, 0xc, 0xb, 0xa, 0x9, 0x8,
-+ 0x7, 0x6, 0x5, 0x4, 0x3, 0x2, 0x1, 0x0,
-+ 0x20, 0x21, 0x22, 0x23, 0x24, 0x25, 0x26, 0x27,
-+ 0x28, 0x29, 0x2a, 0x2b, 0x2c, 0x2d, 0x2e, 0x2f,
-+ 0x30, 0x31, 0x32, 0x33, 0x34, 0x35, 0x36, 0x37,
-+ 0x38, 0x39, 0x3a, 0x3b, 0x3c, 0x3d, 0x3e, 0x3f
-+};
-+
-+u8 ge_cal_flag;
-+
-+u8 all_ge_ana_cal_wait(struct gsw_mt753x *gsw, u32 delay, u32 phyaddr) // for EN7512
-+{
-+ u8 all_ana_cal_status;
-+ u32 cnt, tmp_1e_17c;
-+ //tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x017c, 0x0001); // da_calin_flag pull high
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x17c, 0x0001);
-+ //printk("delay = %d\n", delay);
-+
-+ cnt = 10000;
-+ do {
-+ udelay(delay);
-+ cnt--;
-+ all_ana_cal_status = tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0x17b) & 0x1;
-+
-+ } while ((all_ana_cal_status == 0) && (cnt != 0));
-+
-+
-+ if(all_ana_cal_status == 1) {
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x17c, 0);
-+ return all_ana_cal_status;
-+ } else {
-+ tmp_1e_17c = tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0x17c);
-+ if ((tmp_1e_17c & 0x1) != 1) {
-+ pr_info("FIRST MDC/MDIO write error\n");
-+ pr_info("FIRST 1e_17c = %x\n", tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0x17c));
-+
-+ }
-+ printk("re-K again\n");
-+
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x17c, 0);
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x17c, 0x0001);
-+ cnt = 10000;
-+ do {
-+ udelay(delay);
-+ cnt--;
-+ tmp_1e_17c = tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0x17c);
-+ if ((tmp_1e_17c & 0x1) != 1) {
-+ pr_info("SECOND MDC/MDIO write error\n");
-+ pr_info("SECOND 1e_17c = %x\n", tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0x17c));
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x17c, 0x0001);
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x17c, 0x0001);
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x17c, 0x0001);
-+ }
-+ } while ((cnt != 0) && (tmp_1e_17c == 0));
-+
-+ cnt = 10000;
-+ do {
-+ udelay(delay);
-+ cnt--;
-+ all_ana_cal_status = tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0x17b) & 0x1;
-+
-+ } while ((all_ana_cal_status == 0) && (cnt != 0));
-+
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x17c, 0);
-+ }
-+
-+ if(all_ana_cal_status == 0){
-+ pr_info("!!!!!!!!!!!! dev1Eh_reg17b ERROR\n");
-+ }
-+
-+ return all_ana_cal_status;
-+}
-+
-+
-+
-+
-+int ge_cal_rext(struct gsw_mt753x *gsw, u8 phyaddr, u32 delay)
-+{
-+ u8 rg_zcal_ctrl, all_ana_cal_status;
-+ u16 ad_cal_comp_out_init;
-+ u16 dev1e_e0_ana_cal_r5;
-+ int calibration_polarity;
-+ u8 cnt = 0;
-+ u16 dev1e_17a_tmp, dev1e_e0_tmp;
-+
-+ /* *** Iext/Rext Cal start ************ */
-+ all_ana_cal_status = ANACAL_INIT;
-+ /* analog calibration enable, Rext calibration enable */
-+ /* 1e_db[12]:rg_cal_ckinv, [8]:rg_ana_calen, [4]:rg_rext_calen, [0]:rg_zcalen_a */
-+ /* 1e_dc[0]:rg_txvos_calen */
-+ /* 1e_e1[4]:rg_cal_refsel(0:1.2V) */
-+ //tc_phy_write_dev_reg(phyaddr, 0x1e, 0x00db, 0x1110)
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00db, 0x1110);
-+ //tc_phy_write_dev_reg(phyaddr, 0x1e, 0x00dc, 0x0000);
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00dc, 0);
-+ //tc_phy_write_dev_reg(phyaddr, 0x1e, 0x00e1, 0x0000);
-+ //tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00e1, 0x10);
-+
-+ rg_zcal_ctrl = 0x20;/* start with 0 dB */
-+ dev1e_e0_ana_cal_r5 = tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0xe0); // get default value
-+ /* 1e_e0[5:0]:rg_zcal_ctrl */
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0xe0, rg_zcal_ctrl);
-+ all_ana_cal_status = all_ge_ana_cal_wait(gsw, delay, phyaddr);/* delay 20 usec */
-+
-+ if (all_ana_cal_status == 0) {
-+ all_ana_cal_status = ANACAL_ERROR;
-+ printk(" GE Rext AnaCal ERROR init! \r\n");
-+ return -1;
-+ }
-+ /* 1e_17a[8]:ad_cal_comp_out */
-+ ad_cal_comp_out_init = (tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0x017a) >> 8) & 0x1;
-+ if (ad_cal_comp_out_init == 1)
-+ calibration_polarity = -1;
-+ else /* ad_cal_comp_out_init == 0 */
-+ calibration_polarity = 1;
-+ cnt = 0;
-+ while (all_ana_cal_status < ANACAL_ERROR) {
-+ cnt++;
-+ rg_zcal_ctrl += calibration_polarity;
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0xe0, (rg_zcal_ctrl));
-+ all_ana_cal_status = all_ge_ana_cal_wait(gsw, delay, phyaddr); /* delay 20 usec */
-+ dev1e_17a_tmp = tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0x017a);
-+ if (all_ana_cal_status == 0) {
-+ all_ana_cal_status = ANACAL_ERROR;
-+ printk(" GE Rext AnaCal ERROR 2! \r\n");
-+ return -1;
-+ } else if (((dev1e_17a_tmp >> 8) & 0x1) != ad_cal_comp_out_init) {
-+ all_ana_cal_status = ANACAL_FINISH;
-+ //printk(" GE Rext AnaCal Done! (%d)(0x%x) \r\n", cnt, rg_zcal_ctrl);
-+ } else {
-+ dev1e_17a_tmp = tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0x017a);
-+ dev1e_e0_tmp = tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0xe0);
-+ if ((rg_zcal_ctrl == 0x3F) || (rg_zcal_ctrl == 0x00)) {
-+ all_ana_cal_status = ANACAL_SATURATION; /* need to FT(IC fail?) */
-+ printk(" GE Rext AnaCal Saturation! \r\n");
-+ rg_zcal_ctrl = 0x20; /* 0 dB */
-+ }
-+ }
-+ }
-+
-+ if (all_ana_cal_status == ANACAL_ERROR) {
-+ rg_zcal_ctrl = 0x20; /* 0 dB */
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00e0, (dev1e_e0_ana_cal_r5 | rg_zcal_ctrl));
-+ } else if(all_ana_cal_status == ANACAL_FINISH){
-+ //tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00e0, (dev1e_e0_ana_cal_r5 | rg_zcal_ctrl));
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00e0, ((rg_zcal_ctrl << 8) | rg_zcal_ctrl));
-+ printk("0x1e-e0 = %x\n", tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0x00e0));
-+ /* **** 1f_115[2:0] = rg_zcal_ctrl[5:3] // Mog review */
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1f, 0x0115, ((rg_zcal_ctrl & 0x3f) >> 3));
-+ printk("0x1f-115 = %x\n", tc_phy_read_dev_reg(gsw, PHY0, 0x1f, 0x115));
-+ printk(" GE Rext AnaCal Done! (%d)(0x%x) \r\n", cnt, rg_zcal_ctrl);
-+ ge_cal_flag = 1;
-+ } else {
-+ printk("GE Rxet cal something wrong2\n");
-+ }
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00db, 0x0000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00db, 0x0000);
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00dc, 0x0000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00dc, 0x0000);
-+}
-+
-+//-----------------------------------------------------------------
-+int ge_cal_r50(struct gsw_mt753x *gsw, u8 phyaddr, u32 delay)
-+{
-+ u8 rg_zcal_ctrl, all_ana_cal_status, calibration_pair;
-+ u16 ad_cal_comp_out_init;
-+ u16 dev1e_e0_ana_cal_r5;
-+ int calibration_polarity;
-+ u8 cnt = 0;
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00db, 0x1100); // 1e_db[12]:rg_cal_ckinv, [8]:rg_ana_calen, [4]:rg_rext_calen, [0]:rg_zcalen_a
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00dc, 0x0000); // 1e_dc[0]:rg_txvos_calen
-+
-+ for(calibration_pair = ANACAL_PAIR_A; calibration_pair <= ANACAL_PAIR_D; calibration_pair ++) {
-+ rg_zcal_ctrl = 0x20; // start with 0 dB
-+ dev1e_e0_ana_cal_r5 = (tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0x00e0) & (~0x003f));
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00e0, (dev1e_e0_ana_cal_r5 | rg_zcal_ctrl)); // 1e_e0[5:0]:rg_zcal_ctrl
-+ if(calibration_pair == ANACAL_PAIR_A)
-+ {
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00db, 0x1101); // 1e_db[12]:rg_cal_ckinv, [8]:rg_ana_calen, [4]:rg_rext_calen, [0]:rg_zcalen_a
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00dc, 0x0000);
-+ //printk("R50 pair A 1e_db=%x 1e_db=%x\n", tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x00db), tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x00dc));
-+
-+ }
-+ else if(calibration_pair == ANACAL_PAIR_B)
-+ {
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00db, 0x1100); // 1e_db[12]:rg_cal_ckinv, [8]:rg_ana_calen, [4]:rg_rext_calen, [0]:rg_zcalen_a
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00dc, 0x1000); // 1e_dc[12]:rg_zcalen_b
-+ //printk("R50 pair B 1e_db=%x 1e_db=%x\n", tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x00db),tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x00dc));
-+
-+ }
-+ else if(calibration_pair == ANACAL_PAIR_C)
-+ {
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00db, 0x1100); // 1e_db[12]:rg_cal_ckinv, [8]:rg_ana_calen, [4]:rg_rext_calen, [0]:rg_zcalen_a
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00dc, 0x0100); // 1e_dc[8]:rg_zcalen_c
-+ //printk("R50 pair C 1e_db=%x 1e_db=%x\n", tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x00db), tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x00dc));
-+
-+ }
-+ else // if(calibration_pair == ANACAL_PAIR_D)
-+ {
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00db, 0x1100); // 1e_db[12]:rg_cal_ckinv, [8]:rg_ana_calen, [4]:rg_rext_calen, [0]:rg_zcalen_a
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00dc, 0x0010); // 1e_dc[4]:rg_zcalen_d
-+ //printk("R50 pair D 1e_db=%x 1e_db=%x\n", tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x00db), tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x00dc));
-+
-+ }
-+
-+ all_ana_cal_status = all_ge_ana_cal_wait(gsw, delay, phyaddr); // delay 20 usec
-+ if(all_ana_cal_status == 0)
-+ {
-+ all_ana_cal_status = ANACAL_ERROR;
-+ printk( "GE R50 AnaCal ERROR init! \r\n");
-+ return -1;
-+ }
-+
-+ ad_cal_comp_out_init = (tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0x017a)>>8) & 0x1; // 1e_17a[8]:ad_cal_comp_out
-+ if(ad_cal_comp_out_init == 1)
-+ calibration_polarity = -1;
-+ else
-+ calibration_polarity = 1;
-+
-+ cnt = 0;
-+ while(all_ana_cal_status < ANACAL_ERROR)
-+ {
-+ cnt ++;
-+ rg_zcal_ctrl += calibration_polarity;
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00e0, (dev1e_e0_ana_cal_r5 | rg_zcal_ctrl));
-+ all_ana_cal_status = all_ge_ana_cal_wait(gsw, delay, phyaddr); // delay 20 usec
-+
-+ if(all_ana_cal_status == 0)
-+ {
-+ all_ana_cal_status = ANACAL_ERROR;
-+ printk( " GE R50 AnaCal ERROR 2! \r\n");
-+ return -1;
-+ }
-+ else if(((tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0x017a)>>8)&0x1) != ad_cal_comp_out_init)
-+ {
-+ all_ana_cal_status = ANACAL_FINISH;
-+ }
-+ else {
-+ if((rg_zcal_ctrl == 0x3F)||(rg_zcal_ctrl == 0x00))
-+ {
-+ all_ana_cal_status = ANACAL_SATURATION; // need to FT
-+ printk( " GE R50 AnaCal Saturation! \r\n");
-+ }
-+ }
-+ }
-+
-+ if(all_ana_cal_status == ANACAL_ERROR) {
-+ rg_zcal_ctrl = 0x20; // 0 dB
-+ //tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00e0, (dev1e_e0_ana_cal_r5 | rg_zcal_ctrl));
-+ }
-+ else {
-+ rg_zcal_ctrl = MT753x_ZCAL_TO_R50ohm_GE_TBL_100[rg_zcal_ctrl - 9]; // wait Mog zcal/r50 mapping table
-+ printk( " GE R50 AnaCal Done! (%d) (0x%x)(0x%x) \r\n", cnt, rg_zcal_ctrl, (rg_zcal_ctrl|0x80));
-+ }
-+
-+ if(calibration_pair == ANACAL_PAIR_A) {
-+ ad_cal_comp_out_init = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0174) & (~0x7f00);
-+ //ad_cal_comp_out_init = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0174);
-+ //printk( " GE-a 1e_174(0x%x)(0x%x), 1e_175(0x%x) \r\n", tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0174), ad_cal_comp_out_init, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0175));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0174, (ad_cal_comp_out_init | (((rg_zcal_ctrl<<8)&0xff00) | 0x8000))); // 1e_174[15:8]
-+ //printk( " GE-a 1e_174(0x%x), 1e_175(0x%x) \r\n", tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0174), tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0175));
-+ }
-+ else if(calibration_pair == ANACAL_PAIR_B) {
-+ ad_cal_comp_out_init = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0174) & (~0x007f);
-+ //ad_cal_comp_out_init = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0174);
-+ //printk( " GE-b 1e_174(0x%x)(0x%x), 1e_175(0x%x) \r\n", tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0174), ad_cal_comp_out_init, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0175));
-+
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0174, (ad_cal_comp_out_init | (((rg_zcal_ctrl<<0)&0x00ff) | 0x0080))); // 1e_174[7:0]
-+ //printk( " GE-b 1e_174(0x%x), 1e_175(0x%x) \r\n", tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0174), tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0175));
-+ }
-+ else if(calibration_pair == ANACAL_PAIR_C) {
-+ ad_cal_comp_out_init = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0175) & (~0x7f00);
-+ //ad_cal_comp_out_init = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0175);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0175, (ad_cal_comp_out_init | (((rg_zcal_ctrl<<8)&0xff00) | 0x8000))); // 1e_175[15:8]
-+ //printk( " GE-c 1e_174(0x%x), 1e_175(0x%x) \r\n", tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0174), tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0175));
-+ } else {// if(calibration_pair == ANACAL_PAIR_D)
-+ ad_cal_comp_out_init = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0175) & (~0x007f);
-+ //ad_cal_comp_out_init = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0175);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0175, (ad_cal_comp_out_init | (((rg_zcal_ctrl<<0)&0x00ff) | 0x0080))); // 1e_175[7:0]
-+ //printk( " GE-d 1e_174(0x%x), 1e_175(0x%x) \r\n", tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0174), tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0175));
-+ }
-+ //tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00e0, ((rg_zcal_ctrl<<8)|rg_zcal_ctrl));
-+ }
-+
-+ printk( " GE 1e_174(0x%x), 1e_175(0x%x) \r\n", tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0174), tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0175));
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00db, 0x0000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00db, 0x0000);
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00dc, 0x0000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00dc, 0x0000);
-+}
-+
-+int ge_cal_tx_offset(struct gsw_mt753x *gsw, u8 phyaddr, u32 delay)
-+{
-+ u8 all_ana_cal_status, calibration_pair;
-+ u16 ad_cal_comp_out_init;
-+ int calibration_polarity, tx_offset_temp;
-+ u8 tx_offset_reg_shift, tabl_idx, i;
-+ u8 cnt = 0;
-+ u16 tx_offset_reg, reg_temp, cal_temp;
-+ //switch_phy_write(phyaddr, R0, 0x2100);//harry tmp
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00db, 0x0100); // 1e_db[12]:rg_cal_ckinv, [8]:rg_ana_calen, [4]:rg_rext_calen, [0]:rg_zcalen_a
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00dc, 0x0001); // 1e_dc[0]:rg_txvos_calen
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0096, 0x8000); // 1e_96[15]:bypass_tx_offset_cal, Hw bypass, Fw cal
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x003e, 0xf808); // 1e_3e
-+ for(i = 0; i <= 4; i++)
-+ tc_phy_write_dev_reg(gsw, i, 0x1e, 0x00dd, 0x0000);
-+ for(calibration_pair = ANACAL_PAIR_A; calibration_pair <= ANACAL_PAIR_D; calibration_pair ++)
-+ {
-+ tabl_idx = 31;
-+ tx_offset_temp = MT753x_TX_OFFSET_TBL[tabl_idx];
-+
-+ if(calibration_pair == ANACAL_PAIR_A) {
-+ //tc_phy_write_dev_reg(phyaddr, 0x1e, 0x145, 0x5010);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00dd, 0x1000); // 1e_dd[12]:rg_txg_calen_a
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x017d, (0x8000|DAC_IN_0V)); // 1e_17d:dac_in0_a
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0181, (0x8000|DAC_IN_0V)); // 1e_181:dac_in1_a
-+ //printk("tx offset pairA 1e_dd = %x, 1e_17d=%x, 1e_181=%x\n", tc_phy_read_dev_reg(phyaddr, 0x1e, 0x00dd), tc_phy_read_dev_reg(phyaddr, 0x1e, 0x017d), tc_phy_read_dev_reg(phyaddr, 0x1e, 0x0181));
-+ reg_temp = (tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0172) & (~0x3f00));
-+ tx_offset_reg_shift = 8; // 1e_172[13:8]
-+ tx_offset_reg = 0x0172;
-+
-+ //tc_phy_write_dev_reg(phyaddr, 0x1e, tx_offset_reg, (reg_temp|(tx_offset_temp<<tx_offset_reg_shift)));
-+ } else if(calibration_pair == ANACAL_PAIR_B) {
-+ //tc_phy_write_dev_reg(phyaddr, 0x1e, 0x145, 0x5018);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00dd, 0x0100); // 1e_dd[8]:rg_txg_calen_b
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x017e, (0x8000|DAC_IN_0V)); // 1e_17e:dac_in0_b
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0182, (0x8000|DAC_IN_0V)); // 1e_182:dac_in1_b
-+ //printk("tx offset pairB 1e_dd = %x, 1e_17d=%x, 1e_181=%x\n", tc_phy_read_dev_reg(phyaddr, 0x1e, 0x00dd), tc_phy_read_dev_reg(phyaddr, 0x1e, 0x017d), tc_phy_read_dev_reg(phyaddr, 0x1e, 0x0181));
-+ reg_temp = (tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0172) & (~0x003f));
-+ tx_offset_reg_shift = 0; // 1e_172[5:0]
-+ tx_offset_reg = 0x0172;
-+ //tc_phy_write_dev_reg(phyaddr, 0x1e, tx_offset_reg, (reg_temp|(tx_offset_temp<<tx_offset_reg_shift)));
-+ } else if(calibration_pair == ANACAL_PAIR_C) {
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00dd, 0x0010); // 1e_dd[4]:rg_txg_calen_c
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x017f, (0x8000|DAC_IN_0V)); // 1e_17f:dac_in0_c
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0183, (0x8000|DAC_IN_0V)); // 1e_183:dac_in1_c
-+ reg_temp = (tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0173) & (~0x3f00));
-+ //printk("tx offset pairC 1e_dd = %x, 1e_17d=%x, 1e_181=%x\n", tc_phy_read_dev_reg(phyaddr, 0x1e, 0x00dd), tc_phy_read_dev_reg(phyaddr, 0x1e, 0x017d), tc_phy_read_dev_reg(phyaddr, 0x1e, 0x0181));
-+ tx_offset_reg_shift = 8; // 1e_173[13:8]
-+ tx_offset_reg = 0x0173;
-+ //tc_phy_write_dev_reg(phyaddr, 0x1e, tx_offset_reg, (reg_temp|(tx_offset_temp<<tx_offset_reg_shift)));
-+ } else {// if(calibration_pair == ANACAL_PAIR_D)
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00dd, 0x0001); // 1e_dd[0]:rg_txg_calen_d
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0180, (0x8000|DAC_IN_0V)); // 1e_180:dac_in0_d
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0184, (0x8000|DAC_IN_0V)); // 1e_184:dac_in1_d
-+ //printk("tx offset pairD 1e_dd = %x, 1e_17d=%x, 1e_181=%x\n", tc_phy_read_dev_reg(phyaddr, 0x1e, 0x00dd), tc_phy_read_dev_reg(phyaddr, 0x1e, 0x017d), tc_phy_read_dev_reg(phyaddr, 0x1e, 0x0181));
-+ reg_temp = (tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x0173) & (~0x003f));
-+ tx_offset_reg_shift = 0; // 1e_173[5:0]
-+ tx_offset_reg = 0x0173;
-+ //tc_phy_write_dev_reg(phyaddr, 0x1e, tx_offset_reg, (reg_temp|(tx_offset_temp<<tx_offset_reg_shift)));
-+ }
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_offset_reg, (reg_temp|(tx_offset_temp<<tx_offset_reg_shift))); // 1e_172, 1e_173
-+ all_ana_cal_status = all_ge_ana_cal_wait(gsw, delay, phyaddr); // delay 20 usec
-+ if(all_ana_cal_status == 0) {
-+ all_ana_cal_status = ANACAL_ERROR;
-+ printk( " GE Tx offset AnaCal ERROR init! \r\n");
-+ return -1;
-+ }
-+
-+ ad_cal_comp_out_init = (tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0x017a)>>8) & 0x1; // 1e_17a[8]:ad_cal_comp_out
-+ if(ad_cal_comp_out_init == 1)
-+ calibration_polarity = 1;
-+ else
-+ calibration_polarity = -1;
-+
-+ cnt = 0;
-+ //printk("TX offset cnt = %d, tabl_idx= %x, offset_val = %x\n", cnt, tabl_idx, MT753x_TX_OFFSET_TBL[tabl_idx]);
-+ while(all_ana_cal_status < ANACAL_ERROR) {
-+
-+ cnt ++;
-+ tabl_idx += calibration_polarity;
-+ //tx_offset_temp += calibration_polarity;
-+ //cal_temp = tx_offset_temp;
-+ cal_temp = MT753x_TX_OFFSET_TBL[tabl_idx];
-+ //printk("TX offset cnt = %d, tabl_idx= %x, offset_val = %x\n", cnt, tabl_idx, MT753x_TX_OFFSET_TBL[tabl_idx]);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_offset_reg, (reg_temp|(cal_temp<<tx_offset_reg_shift)));
-+
-+ all_ana_cal_status = all_ge_ana_cal_wait(gsw, delay, phyaddr); // delay 20 usec
-+ if(all_ana_cal_status == 0) {
-+ all_ana_cal_status = ANACAL_ERROR;
-+ printk( " GE Tx offset AnaCal ERROR init 2! \r\n");
-+ return -1;
-+ } else if(((tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0x017a)>>8)&0x1) != ad_cal_comp_out_init) {
-+ all_ana_cal_status = ANACAL_FINISH;
-+ } else {
-+ if((tabl_idx == 0)||(tabl_idx == 0x3f)) {
-+ all_ana_cal_status = ANACAL_SATURATION; // need to FT
-+ printk( " GE Tx offset AnaCal Saturation! \r\n");
-+ }
-+ }
-+ }
-+
-+ if(all_ana_cal_status == ANACAL_ERROR) {
-+ tx_offset_temp = TX_AMP_OFFSET_0MV;
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_offset_reg, (reg_temp|(tx_offset_temp<<tx_offset_reg_shift)));
-+ } else {
-+ printk( " GE Tx offset AnaCal Done! (pair-%d)(%d)(0x%x) 0x1e_%x=0x%x\n", calibration_pair, cnt, MT753x_TX_OFFSET_TBL[tabl_idx], tx_offset_reg, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_offset_reg));
-+ }
-+ }
-+
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x017d, 0x0000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x017e, 0x0000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x017f, 0x0000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0180, 0x0000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0181, 0x0000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0182, 0x0000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0183, 0x0000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0184, 0x0000);
-+
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00db, 0x0000); // disable analog calibration circuit
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00dc, 0x0000); // disable Tx offset calibration circuit
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00db, 0x0000); // disable analog calibration circuit
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00dc, 0x0000); // disable Tx offset calibration circuit
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x003e, 0x0000); // disable Tx VLD force mode
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00dd, 0x0000); // disable Tx offset/amplitude calibration circuit
-+}
-+
-+int ge_cal_tx_amp(struct gsw_mt753x *gsw, u8 phyaddr, u32 delay)
-+{
-+ u8 all_ana_cal_status, calibration_pair, i;
-+ u16 ad_cal_comp_out_init;
-+ int calibration_polarity;
-+ u32 tx_amp_reg_shift;
-+ u16 reg_temp;
-+ u32 tx_amp_temp, tx_amp_reg, cnt=0, tx_amp_reg_100;
-+ u32 debug_tmp, reg_backup, reg_tmp;
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00db, 0x1100); // 1e_db[12]:rg_cal_ckinv, [8]:rg_ana_calen, [4]:rg_rext_calen, [0]:rg_zcalen_a
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00dc, 0x0001); // 1e_dc[0]:rg_txvos_calen
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00e1, 0x0010); // 1e_e1[4]:select 1V
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x003e, 0xf808); // 1e_3e:enable Tx VLD
-+
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x11, 0xff00);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x27a, 0x33);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0xc9, 0xffff);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x300, 0x4);
-+ for(i = 0; i <= 4; i++)
-+ tc_phy_write_dev_reg(gsw, i, 0x1e, 0x00dd, 0x0000);
-+ for(calibration_pair = ANACAL_PAIR_A; calibration_pair <= ANACAL_PAIR_D; calibration_pair ++) {
-+ tx_amp_temp = 0x20; // start with 0 dB
-+
-+ if(calibration_pair == ANACAL_PAIR_A) {
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00dd, 0x1000); // 1e_dd[12]:tx_a amp calibration enable
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x017d, (0x8000|DAC_IN_2V)); // 1e_17d:dac_in0_a
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0181, (0x8000|DAC_IN_2V)); // 1e_181:dac_in1_a
-+ reg_temp = (tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x012) & (~0xfc00));
-+ tx_amp_reg_shift = 10; // 1e_12[15:10]
-+ tx_amp_reg = 0x12;
-+ tx_amp_reg_100 = 0x16;
-+ } else if(calibration_pair == ANACAL_PAIR_B) {
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00dd, 0x0100); // 1e_dd[8]:tx_b amp calibration enable
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x017e, (0x8000|DAC_IN_2V)); // 1e_17e:dac_in0_b
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0182, (0x8000|DAC_IN_2V)); // 1e_182:dac_in1_b
-+ reg_temp = (tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x017) & (~0x3f00));
-+ tx_amp_reg_shift = 8; // 1e_17[13:8]
-+ tx_amp_reg = 0x17;
-+ tx_amp_reg_100 = 0x18;
-+ } else if(calibration_pair == ANACAL_PAIR_C) {
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00dd, 0x0010); // 1e_dd[4]:tx_c amp calibration enable
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x017f, (0x8000|DAC_IN_2V)); // 1e_17f:dac_in0_c
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0183, (0x8000|DAC_IN_2V)); // 1e_183:dac_in1_c
-+ reg_temp = (tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x019) & (~0x3f00));
-+ tx_amp_reg_shift = 8; // 1e_19[13:8]
-+ tx_amp_reg = 0x19;
-+ tx_amp_reg_100 = 0x20;
-+ } else { //if(calibration_pair == ANACAL_PAIR_D)
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00dd, 0x0001); // 1e_dd[0]:tx_d amp calibration enable
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0180, (0x8000|DAC_IN_2V)); // 1e_180:dac_in0_d
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0184, (0x8000|DAC_IN_2V)); // 1e_184:dac_in1_d
-+ reg_temp = (tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x021) & (~0x3f00));
-+ tx_amp_reg_shift = 8; // 1e_21[13:8]
-+ tx_amp_reg = 0x21;
-+ tx_amp_reg_100 = 0x22;
-+ }
-+ tc_phy_write_dev_reg( gsw, phyaddr, 0x1e, tx_amp_reg, (tx_amp_temp|(tx_amp_temp<<tx_amp_reg_shift))); // 1e_12, 1e_17, 1e_19, 1e_21
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100, (tx_amp_temp|(tx_amp_temp<<tx_amp_reg_shift)));
-+ all_ana_cal_status = all_ge_ana_cal_wait(gsw, delay, phyaddr); // delay 20 usec
-+ if(all_ana_cal_status == 0) {
-+ all_ana_cal_status = ANACAL_ERROR;
-+ printk( " GE Tx amp AnaCal ERROR init init! \r\n");
-+ return -1;
-+ }
-+
-+ ad_cal_comp_out_init = (tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0x017a)>>8) & 0x1; // 1e_17a[8]:ad_cal_comp_out
-+ if(ad_cal_comp_out_init == 1)
-+ calibration_polarity = -1;
-+ else
-+ calibration_polarity = 1;
-+
-+ cnt =0;
-+ while(all_ana_cal_status < ANACAL_ERROR) {
-+ cnt ++;
-+ tx_amp_temp += calibration_polarity;
-+ //printk("tx_amp : %x, 1e %x = %x\n", tx_amp_temp, tx_amp_reg, (reg_temp|(tx_amp_temp<<tx_amp_reg_shift)));
-+ tc_phy_write_dev_reg( gsw, phyaddr, 0x1e, tx_amp_reg, (tx_amp_temp|(tx_amp_temp<<tx_amp_reg_shift)));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100, (tx_amp_temp|(tx_amp_temp<<tx_amp_reg_shift)));
-+ all_ana_cal_status = all_ge_ana_cal_wait(gsw, delay, phyaddr); // delay 20 usec
-+ if(all_ana_cal_status == 0) {
-+ all_ana_cal_status = ANACAL_ERROR;
-+ printk( " GE Tx amp AnaCal ERROR 2! \r\n");
-+ return -1;
-+ } else if(((tc_phy_read_dev_reg(gsw, PHY0, 0x1e, 0x017a)>>8)&0x1) != ad_cal_comp_out_init) {
-+ //printk("TX AMP ANACAL_FINISH\n");
-+ all_ana_cal_status = ANACAL_FINISH;
-+ if (phyaddr == 0) {
-+ if (calibration_pair == ANACAL_PAIR_A)
-+ tx_amp_temp = tx_amp_temp - 2;
-+ else if(calibration_pair == ANACAL_PAIR_B)
-+ tx_amp_temp = tx_amp_temp - 1;
-+ else if(calibration_pair == ANACAL_PAIR_C)
-+ tx_amp_temp = tx_amp_temp - 2;
-+ else if(calibration_pair == ANACAL_PAIR_D)
-+ tx_amp_temp = tx_amp_temp - 1;
-+ } else if (phyaddr == 1) {
-+ if (calibration_pair == ANACAL_PAIR_A)
-+ tx_amp_temp = tx_amp_temp - 1;
-+ else if(calibration_pair == ANACAL_PAIR_B)
-+ tx_amp_temp = tx_amp_temp ;
-+ else if(calibration_pair == ANACAL_PAIR_C)
-+ tx_amp_temp = tx_amp_temp - 1;
-+ else if(calibration_pair == ANACAL_PAIR_D)
-+ tx_amp_temp = tx_amp_temp - 1;
-+ } else if (phyaddr == 2) {
-+ if (calibration_pair == ANACAL_PAIR_A)
-+ tx_amp_temp = tx_amp_temp;
-+ else if(calibration_pair == ANACAL_PAIR_B)
-+ tx_amp_temp = tx_amp_temp - 1;
-+ else if(calibration_pair == ANACAL_PAIR_C)
-+ tx_amp_temp = tx_amp_temp;
-+ else if(calibration_pair == ANACAL_PAIR_D)
-+ tx_amp_temp = tx_amp_temp - 1;
-+ } else if (phyaddr == 3) {
-+ tx_amp_temp = tx_amp_temp;
-+ } else if (phyaddr == 4) {
-+ if (calibration_pair == ANACAL_PAIR_A)
-+ tx_amp_temp = tx_amp_temp;
-+ else if(calibration_pair == ANACAL_PAIR_B)
-+ tx_amp_temp = tx_amp_temp - 1;
-+ else if(calibration_pair == ANACAL_PAIR_C)
-+ tx_amp_temp = tx_amp_temp;
-+ else if(calibration_pair == ANACAL_PAIR_D)
-+ tx_amp_temp = tx_amp_temp;
-+ }
-+ reg_temp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg)&(~0xff00);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100,(tx_amp_temp|((tx_amp_temp)<<tx_amp_reg_shift)));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg, (tx_amp_temp|((tx_amp_temp)<<tx_amp_reg_shift)));
-+ if (phyaddr == 0) {
-+ if ((tx_amp_reg == 0x12) || (tx_amp_reg == 0x17)) {
-+ //printk("before : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg, ((tx_amp_temp|((tx_amp_temp)<<tx_amp_reg_shift)) + 7));
-+ //printk("after : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg));
-+ }
-+ if (tx_amp_reg_100 == 0x16) {
-+ //printk("before : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg_100, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100,(tx_amp_temp|((tx_amp_temp+1+4)<<tx_amp_reg_shift)));
-+ //printk("after : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg_100, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100));
-+ }
-+ if (tx_amp_reg_100 == 0x18) {
-+ //printk("before : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg_100, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100,(tx_amp_temp|((tx_amp_temp+4)<<tx_amp_reg_shift)));
-+ //printk("after : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg_100, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100));
-+ }
-+ } else if (phyaddr == 1) {
-+ if (tx_amp_reg == 0x12) {
-+ //printk("before : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg, ((tx_amp_temp|((tx_amp_temp)<<tx_amp_reg_shift)) + 9));
-+ //printk("after : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg));
-+ }
-+ if (tx_amp_reg == 0x17){
-+ //printk("before : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg, ((tx_amp_temp|((tx_amp_temp)<<tx_amp_reg_shift)) + 7));
-+ //printk("after : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg));
-+ }
-+ if (tx_amp_reg_100 == 0x16) {
-+ //printk("before : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg_100, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100,(tx_amp_temp|((tx_amp_temp+4)<<tx_amp_reg_shift)));
-+ //printk("after : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg_100, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100));
-+ }
-+ if (tx_amp_reg_100 == 0x18) {
-+ //printk("before : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg_100, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100,(tx_amp_temp|((tx_amp_temp-1+4)<<tx_amp_reg_shift)));
-+ //printk("after : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg_100, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100));
-+ }
-+ } else if (phyaddr == 2) {
-+ if ((tx_amp_reg == 0x12) || (tx_amp_reg == 0x17)) {
-+ //printk("before : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg, ((tx_amp_temp|((tx_amp_temp)<<tx_amp_reg_shift)) + 6));
-+ //printk("after : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg));
-+ }
-+ if ((tx_amp_reg_100 == 0x16) || (tx_amp_reg_100 == 0x18)) {
-+ //printk("before : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg_100, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100,(tx_amp_temp|((tx_amp_temp-1+4)<<tx_amp_reg_shift)));
-+ //printk("after : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg_100, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100));
-+ }
-+ } else if (phyaddr == 3) {
-+ if (tx_amp_reg == 0x12) {
-+ //printk("before : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg, ((tx_amp_temp|((tx_amp_temp)<<tx_amp_reg_shift)) + 4));
-+ //printk("after : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg));
-+ }
-+ if (tx_amp_reg == 0x17) {
-+ //printk("before : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg, ((tx_amp_temp|((tx_amp_temp)<<tx_amp_reg_shift)) + 7));
-+ //printk("after : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg));
-+ }
-+ if (tx_amp_reg_100 == 0x16) {
-+ //printk("before : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg_100, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100,(tx_amp_temp|((tx_amp_temp-2+4)<<tx_amp_reg_shift)));
-+ //printk("after : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg_100, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100));
-+ }
-+ if (tx_amp_reg_100 == 0x18) {
-+ //printk("before : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg_100, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100,(tx_amp_temp|((tx_amp_temp-1+3)<<tx_amp_reg_shift)));
-+ //printk("after : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg_100, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100));
-+ }
-+ } else if (phyaddr == 4) {
-+ if ((tx_amp_reg == 0x12) || (tx_amp_reg == 0x17)) {
-+ //printk("before : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg, ((tx_amp_temp|((tx_amp_temp)<<tx_amp_reg_shift)) + 5));
-+ //printk("after : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg));
-+ }
-+ if (tx_amp_reg_100 == 0x16) {
-+ //printk("before : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg_100, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100,(tx_amp_temp|((tx_amp_temp-2+4)<<tx_amp_reg_shift)));
-+ //printk("after : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg_100, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100));
-+ }
-+ if (tx_amp_reg_100 == 0x18) {
-+ //printk("before : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg_100, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100,(tx_amp_temp|((tx_amp_temp-1+4)<<tx_amp_reg_shift)));
-+ //printk("after : PORT[%d] 1e_%x = %x\n", phyaddr, tx_amp_reg_100, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg_100));
-+ }
-+ }
-+
-+ if (calibration_pair == ANACAL_PAIR_A){
-+ reg_backup = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x12);
-+ reg_tmp = ((reg_backup & 0xfc00) >> 10);
-+ reg_tmp -= 8;
-+ reg_backup = 0x0000;
-+ reg_backup |= ((reg_tmp << 10) | (reg_tmp << 0));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x12, reg_backup);
-+ reg_backup = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x12);
-+ //printk("PORT[%d] 1e.012 = %x (OFFSET_1000M_PAIR_A)\n", phyaddr, reg_backup);
-+ reg_backup = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x16);
-+ reg_tmp = ((reg_backup & 0x3f) >> 0);
-+ reg_tmp -= 8;
-+ reg_backup = (reg_backup & (~0x3f));
-+ reg_backup |= (reg_tmp << 0);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x16, reg_backup);
-+ reg_backup = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x16);
-+ //printk("PORT[%d] 1e.016 = %x (OFFSET_TESTMODE_1000M_PAIR_A)\n", phyaddr, reg_backup);
-+ }
-+ else if(calibration_pair == ANACAL_PAIR_B){
-+ reg_backup = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x17);
-+ reg_tmp = ((reg_backup & 0x3f00) >> 8);
-+ reg_tmp -= 8;
-+ reg_backup = 0x0000;
-+ reg_backup |= ((reg_tmp << 8) | (reg_tmp << 0));
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x17, reg_backup);
-+ reg_backup = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x17);
-+ //printk("PORT[%d] 1e.017 = %x (OFFSET_1000M_PAIR_B)\n", phyaddr, reg_backup);
-+ reg_backup = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x18);
-+ reg_tmp = ((reg_backup & 0x3f) >> 0);
-+ reg_tmp -= 8;
-+ reg_backup = (reg_backup & (~0x3f));
-+ reg_backup |= (reg_tmp << 0);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x18, reg_backup);
-+ reg_backup = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x18);
-+ //printk("PORT[%d] 1e.018 = %x (OFFSET_TESTMODE_1000M_PAIR_B)\n", phyaddr, reg_backup);
-+ }
-+ else if(calibration_pair == ANACAL_PAIR_C){
-+ reg_backup = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x19);
-+ reg_tmp = ((reg_backup & 0x3f00) >> 8);
-+ reg_tmp -= 8;
-+ reg_backup = (reg_backup & (~0x3f00));
-+ reg_backup |= (reg_tmp << 8);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x19, reg_backup);
-+ reg_backup = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x19);
-+ //printk("PORT[%d] 1e.019 = %x (OFFSET_1000M_PAIR_C)\n", phyaddr, reg_backup);
-+ reg_backup = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x20);
-+ reg_tmp = ((reg_backup & 0x3f) >> 0);
-+ reg_tmp -= 8;
-+ reg_backup = (reg_backup & (~0x3f));
-+ reg_backup |= (reg_tmp << 0);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x20, reg_backup);
-+ reg_backup = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x20);
-+ //printk("PORT[%d] 1e.020 = %x (OFFSET_TESTMODE_1000M_PAIR_C)\n", phyaddr, reg_backup);
-+ }
-+ else if(calibration_pair == ANACAL_PAIR_D){
-+ reg_backup = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x21);
-+ reg_tmp = ((reg_backup & 0x3f00) >> 8);
-+ reg_tmp -= 8;
-+ reg_backup = (reg_backup & (~0x3f00));
-+ reg_backup |= (reg_tmp << 8);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x21, reg_backup);
-+ reg_backup = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x21);
-+ //printk("PORT[%d] 1e.021 = %x (OFFSET_1000M_PAIR_D)\n", phyaddr, reg_backup);
-+ reg_backup = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x22);
-+ reg_tmp = ((reg_backup & 0x3f) >> 0);
-+ reg_tmp -= 8;
-+ reg_backup = (reg_backup & (~0x3f));
-+ reg_backup |= (reg_tmp << 0);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x22, reg_backup);
-+ reg_backup = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x22);
-+ //printk("PORT[%d] 1e.022 = %x (OFFSET_TESTMODE_1000M_PAIR_D)\n", phyaddr, reg_backup);
-+ }
-+
-+ if (calibration_pair == ANACAL_PAIR_A){
-+ //printk("PORT (%d) TX_AMP PAIR (A) FINAL CALIBRATION RESULT\n", phyaddr);
-+ debug_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x12);
-+ //printk("1e.012 = 0x%x\n", debug_tmp);
-+ debug_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x16);
-+ //printk("1e.016 = 0x%x\n", debug_tmp);
-+ }
-+
-+ else if(calibration_pair == ANACAL_PAIR_B){
-+ //printk("PORT (%d) TX_AMP PAIR (A) FINAL CALIBRATION RESULT\n", phyaddr);
-+ debug_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x17);
-+ //printk("1e.017 = 0x%x\n", debug_tmp);
-+ debug_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x18);
-+ //printk("1e.018 = 0x%x\n", debug_tmp);
-+ }
-+ else if(calibration_pair == ANACAL_PAIR_C){
-+ //printk("PORT (%d) TX_AMP PAIR (A) FINAL CALIBRATION RESULT\n", phyaddr);
-+ debug_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x19);
-+ //printk("1e.019 = 0x%x\n", debug_tmp);
-+ debug_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x20);
-+ //printk("1e.020 = 0x%x\n", debug_tmp);
-+ }
-+ else if(calibration_pair == ANACAL_PAIR_D){
-+ //printk("PORT (%d) TX_AMP PAIR (A) FINAL CALIBRATION RESULT\n", phyaddr);
-+ debug_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x21);
-+ //printk("1e.021 = 0x%x\n", debug_tmp);
-+ debug_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x22);
-+ //printk("1e.022 = 0x%x\n", debug_tmp);
-+ }
-+
-+
-+ printk( " GE Tx amp AnaCal Done! (pair-%d)(1e_%x = 0x%x)\n", calibration_pair, tx_amp_reg, tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg));
-+
-+ } else {
-+ if((tx_amp_temp == 0x3f)||(tx_amp_temp == 0x00)) {
-+ all_ana_cal_status = ANACAL_SATURATION; // need to FT
-+ printk( " GE Tx amp AnaCal Saturation! \r\n");
-+ }
-+ }
-+ }
-+
-+ if(all_ana_cal_status == ANACAL_ERROR) {
-+ tx_amp_temp = 0x20;
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, tx_amp_reg, (reg_temp|(tx_amp_temp<<tx_amp_reg_shift)));
-+ }
-+ }
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x017d, 0x0000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x017e, 0x0000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x017f, 0x0000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0180, 0x0000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0181, 0x0000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0182, 0x0000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0183, 0x0000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0184, 0x0000);
-+
-+ /* disable analog calibration circuit */
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00db, 0x0000);
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00dc, 0x0000); // disable Tx offset calibration circuit
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00db, 0x0000); // disable analog calibration circuit
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00dc, 0x0000); // disable Tx offset calibration circuit
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x003e, 0x0000); // disable Tx VLD force mode
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x00dd, 0x0000); // disable Tx offset/amplitude calibration circuit
-+
-+
-+
-+ //tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x273, 0x2000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0xc9, 0x0fff);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x145, 0x1000);
-+
-+}
-+
-+//-----------------------------------------------------------------
-+
-+int phy_calibration(struct gsw_mt753x *gsw, u8 phyaddr)
-+{
-+ u32 reg_tmp,reg_tmp0, reg_tmp1, i;
-+ u32 CALDLY = 40;
-+ int ret;
-+ /* set [12]AN disable, [8]full duplex, [13/6]1000Mbps */
-+ //tc_phy_write_dev_reg(phyaddr, 0x0, 0x0140);
-+ switch_phy_write(gsw, phyaddr, R0, 0x140);
-+
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x145, 0x1010);/* fix mdi */
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, RG_185, 0);/* disable tx slew control */
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x100, 0xc000);/* BG voltage output */
-+ //tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x403, 0x1099); //bypass efuse
-+
-+#if (1)
-+ // 1f_27c[12:8] cr_da_tx_i2mpb_10m Trimming TX bias setup(@10M)
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x27c, 0x1f1f);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x27c, 0x3300);
-+
-+ reg_tmp1 = tc_phy_read_dev_reg(gsw, PHY0, 0x1f, 0x27c);
-+ //dev1Fh_reg273h TXVLD DA register - Adjust voltage mode TX amplitude.
-+ //tc_phy_write_dev_reg(phyaddr, 0x1f, 0x273, 0);
-+ //tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x273, 0x1000);
-+ //reg_tmp1 = tc_phy_read_dev_reg(gsw, phyaddr, 0x1f, 0x273);
-+ //printk("reg_tmp1273 = %x\n", reg_tmp1);
-+ /*1e_11 TX overshoot Enable (PAIR A/B/C/D) in gbe mode*/
-+
-+ reg_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x11);
-+ reg_tmp = reg_tmp | (0xf << 12);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x11, reg_tmp);
-+ tc_phy_write_dev_reg(gsw, PHY0, 0x1e, 0x00e1, 0x10);
-+ /* calibration start ============ */
-+ printk("CALDLY = %d\n", CALDLY);
-+ if(ge_cal_flag == 0){
-+ ret = ge_cal_rext(gsw, 0, CALDLY);
-+ if (ret == -1){
-+ printk("ge_cal_rext error K port =%d\n", phyaddr);
-+ return ret;
-+ }
-+ ge_cal_flag = 1;
-+ }
-+
-+ /* *** R50 Cal start ***************************** */
-+ /*phyaddress = 0*/
-+ ret = ge_cal_r50(gsw, phyaddr, CALDLY);
-+ if (ret == -1){
-+ printk("R50 error K port =%d\n", phyaddr);
-+ return ret;
-+ }
-+ /* *** R50 Cal end *** */
-+ /* *** Tx offset Cal start *********************** */
-+ ret = ge_cal_tx_offset(gsw, phyaddr, CALDLY);
-+ if (ret == -1){
-+ printk("ge_cal_tx_offset error K port =%d\n", phyaddr);
-+ return ret;
-+ }
-+ /* *** Tx offset Cal end *** */
-+
-+ /* *** Tx Amp Cal start *** */
-+ ret = ge_cal_tx_amp(gsw, phyaddr, CALDLY);
-+ if (ret == -1){
-+ printk("ge_cal_tx_amp error K port =%d\n", phyaddr);
-+ return ret;
-+ }
-+ /* *** Tx Amp Cal end *** */
-+ /*tmp maybe changed*/
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x27c, 0x1111);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x27b, 0x47);
-+ //tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x273, 0x2000);
-+
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x3a8, 0x0810);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x3aa, 0x0008);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x3ab, 0x0810);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x3ad, 0x0008);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x3ae, 0x0106);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x3b0, 0x0001);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x3b1, 0x0106);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x3b3, 0x0001);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x18c, 0x0001);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x18d, 0x0001);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x18e, 0x0001);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x18f, 0x0001);
-+
-+ /*da_tx_bias1_b_tx_standby = 5'b10 (dev1eh_reg3aah[12:8])*/
-+ reg_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x3aa);
-+ reg_tmp = reg_tmp & ~(0x1f00);
-+ reg_tmp = reg_tmp | 0x2 << 8;
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x3aa, reg_tmp);
-+
-+ /*da_tx_bias1_a_tx_standby = 5'b10 (dev1eh_reg3a9h[4:0])*/
-+ reg_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1e, 0x3a9);
-+ reg_tmp = reg_tmp & ~(0x1f);
-+ reg_tmp = reg_tmp | 0x2;
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x3a9, reg_tmp);
-+#endif
-+}
-+
-+void rx_dc_offset(struct gsw_mt753x *gsw, u8 phyaddr)
-+{
-+ u32 reg_tmp1;
-+
-+ pr_info("PORT %d RX_DC_OFFSET\n", phyaddr);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x96, 0x8000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x37, 0x3);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x107, 0x4000);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x171, 0x1e5);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x39, 0x200f);
-+ udelay(40);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x39, 0x000f);
-+ udelay(40);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x171, 0x65);
-+}
-+
-+void check_rx_dc_offset_pair_a(struct gsw_mt753x *gsw, u8 phyaddr)
-+{
-+ u32 reg_tmp;
-+ u8 reg_val;
-+
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x15, (phyaddr << 13) | 0x114f);
-+ reg_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1f, 0x1a);
-+ reg_tmp = reg_tmp & 0xff;
-+ pr_info("before pairA output = %x\n", reg_tmp);
-+ udelay(40);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x15, (phyaddr << 13) | 0x1142);
-+ udelay(40);
-+ reg_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1f, 0x1a);
-+ reg_tmp = reg_tmp & 0xff;
-+ pr_info("after pairA output = %x\n", reg_tmp);
-+ if ((reg_tmp & 0x80) != 0)
-+ reg_tmp = (~reg_tmp) + 1;
-+ if ((reg_tmp & 0xff) >4)
-+ pr_info("pairA RX_DC_OFFSET error");
-+}
-+
-+void check_rx_dc_offset_pair_b(struct gsw_mt753x *gsw, u8 phyaddr)
-+{
-+ u32 reg_tmp;
-+ u8 reg_val;
-+
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x15, (phyaddr << 13) | 0x1151);
-+ reg_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1f, 0x1a);
-+ reg_tmp = reg_tmp & 0xff;
-+ pr_info("before pairB output = %x\n", reg_tmp);
-+ udelay(40);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x15, (phyaddr << 13) | 0x1143);
-+ udelay(40);
-+ reg_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1f, 0x1a);
-+ reg_tmp = reg_tmp & 0xff;
-+ pr_info("after pairB output = %x\n", reg_tmp);
-+ if ((reg_tmp & 0x80) != 0)
-+ reg_tmp = (~reg_tmp) + 1;
-+ if ((reg_tmp & 0xff) >4)
-+ pr_info("pairB RX_DC_OFFSET error");
-+}
-+
-+void check_rx_dc_offset_pair_c(struct gsw_mt753x *gsw, u8 phyaddr)
-+{
-+ u32 reg_tmp;
-+ u8 reg_val;
-+
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x15, (phyaddr << 13) | 0x1153);
-+ reg_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1f, 0x1a);
-+ reg_tmp = reg_tmp & 0xff;
-+ pr_info("before pairC output = %x\n", reg_tmp);
-+ udelay(40);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x15, (phyaddr << 13) | 0x1144);
-+ udelay(40);
-+ reg_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1f, 0x1a);
-+ reg_tmp = reg_tmp & 0xff;
-+ pr_info("after pairC output = %x\n", reg_tmp);
-+ if ((reg_tmp & 0x80) != 0)
-+ reg_tmp = (~reg_tmp) + 1;
-+ if ((reg_tmp & 0xff) >4)
-+ pr_info("pairC RX_DC_OFFSET error");
-+}
-+
-+void check_rx_dc_offset_pair_d(struct gsw_mt753x *gsw, u8 phyaddr)
-+{
-+ u32 reg_tmp;
-+ u8 reg_val;
-+
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x15, (phyaddr << 13) | 0x1155);
-+ reg_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1f, 0x1a);
-+ reg_tmp = reg_tmp & 0xff;
-+ pr_info("before pairD output = %x\n", reg_tmp);
-+ udelay(40);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1f, 0x15, (phyaddr << 13) | 0x1145);
-+ udelay(40);
-+ reg_tmp = tc_phy_read_dev_reg(gsw, phyaddr, 0x1f, 0x1a);
-+ reg_tmp = reg_tmp & 0xff;
-+ pr_info("after pairD output = %x\n", reg_tmp);
-+ if ((reg_tmp & 0x80) != 0)
-+ reg_tmp = (~reg_tmp) + 1;
-+ if ((reg_tmp & 0xff) >4)
-+ pr_info("pairD RX_DC_OFFSET error");
-+}
-+
-+
-+int mt753x_phy_calibration(struct gsw_mt753x *gsw, u8 phyaddr){
-+
-+ int ret;
-+
-+ phy_calibration(gsw, phyaddr);
-+
-+ /*eye pic*/
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x0, 0x187);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x1, 0x1c9);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x2, 0x1c6);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x3, 0x182);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x4, 0x208);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x5, 0x205);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x6, 0x384);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x7, 0x3cb);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x8, 0x3c4);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0x9, 0x30a);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0xa, 0x00b);
-+ tc_phy_write_dev_reg(gsw, phyaddr, 0x1e, 0xb, 0x002);
-+
-+ rx_dc_offset(gsw, phyaddr);
-+ check_rx_dc_offset_pair_a(gsw, phyaddr);
-+ check_rx_dc_offset_pair_b(gsw, phyaddr);
-+ check_rx_dc_offset_pair_c(gsw, phyaddr);
-+ check_rx_dc_offset_pair_d(gsw, phyaddr);
-+
-+ return ret;
-+}
---- /dev/null
-+++ b/drivers/net/phy/mtk/mt753x/mt753x_phy.h
-@@ -0,0 +1,145 @@
-+/* SPDX-License-Identifier: GPL-2.0+ */
-+/*
-+ * Register definitions for MediaTek MT753x Gigabit switches
-+ *
-+ * Copyright (C) 2018 MediaTek Inc. All Rights Reserved.
-+ *
-+ * Author: Weijie Gao <weijie.gao@mediatek.com>
-+ */
-+
-+#ifndef _MT753X_PHY_H_
-+#define _MT753X_PHY_H_
-+
-+#include <linux/bitops.h>
-+
-+/*phy calibration use*/
-+#define DEV_1E 0x1E
-+/*global device 0x1f, always set P0*/
-+#define DEV_1F 0x1F
-+
-+
-+/************IEXT/REXT CAL***************/
-+/* bits range: for example BITS(16,23) = 0xFF0000*/
-+#define BITS(m, n) (~(BIT(m) - 1) & ((BIT(n) - 1) | BIT(n)))
-+#define ANACAL_INIT 0x01
-+#define ANACAL_ERROR 0xFD
-+#define ANACAL_SATURATION 0xFE
-+#define ANACAL_FINISH 0xFF
-+#define ANACAL_PAIR_A 0
-+#define ANACAL_PAIR_B 1
-+#define ANACAL_PAIR_C 2
-+#define ANACAL_PAIR_D 3
-+#define DAC_IN_0V 0x00
-+#define DAC_IN_2V 0xf0
-+#define TX_AMP_OFFSET_0MV 0x20
-+#define TX_AMP_OFFSET_VALID_BITS 6
-+
-+#define R0 0
-+#define PHY0 0
-+#define PHY1 1
-+#define PHY2 2
-+#define PHY3 3
-+#define PHY4 4
-+#define ANA_TEST_MODE BITS(8, 15)
-+#define TST_TCLK_SEL BITs(6, 7)
-+#define ANA_TEST_VGA_RG 0x100
-+
-+#define FORCE_MDI_CROSS_OVER BITS(3, 4)
-+#define T10_TEST_CTL_RG 0x145
-+#define RG_185 0x185
-+#define RG_TX_SLEW BIT(0)
-+#define ANA_CAL_0 0xdb
-+#define RG_CAL_CKINV BIT(12)
-+#define RG_ANA_CALEN BIT(8)
-+#define RG_REXT_CALEN BIT(4)
-+#define RG_ZCALEN_A BIT(0)
-+#define ANA_CAL_1 0xdc
-+#define RG_ZCALEN_B BIT(12)
-+#define RG_ZCALEN_C BIT(8)
-+#define RG_ZCALEN_D BIT(4)
-+#define RG_TXVOS_CALEN BIT(0)
-+#define ANA_CAL_6 0xe1
-+#define RG_CAL_REFSEL BIT(4)
-+#define RG_CAL_COMP_PWD BIT(0)
-+#define ANA_CAL_5 0xe0
-+#define RG_REXT_TRIM BITs(8, 13)
-+#define RG_ZCAL_CTRL BITs(0, 5)
-+#define RG_17A 0x17a
-+#define AD_CAL_COMP_OUT BIT(8)
-+#define RG_17B 0x17b
-+#define AD_CAL_CLK bit(0)
-+#define RG_17C 0x17c
-+#define DA_CALIN_FLAG bit(0)
-+/************R50 CAL****************************/
-+#define RG_174 0x174
-+#define RG_R50OHM_RSEL_TX_A_EN BIT[15]
-+#define CR_R50OHM_RSEL_TX_A BITS[8:14]
-+#define RG_R50OHM_RSEL_TX_B_EN BIT[7]
-+#define CR_R50OHM_RSEL_TX_B BITS[6:0]
-+#define RG_175 0x175
-+#define RG_R50OHM_RSEL_TX_C_EN BITS[15]
-+#define CR_R50OHM_RSEL_TX_C BITS[8:14]
-+#define RG_R50OHM_RSEL_TX_D_EN BIT[7]
-+#define CR_R50OHM_RSEL_TX_D BITS[0:6]
-+/**********TX offset Calibration***************************/
-+#define RG_95 0x96
-+#define BYPASS_TX_OFFSET_CAL BIT(15)
-+#define RG_3E 0x3e
-+#define BYPASS_PD_TXVLD_A BIT(15)
-+#define BYPASS_PD_TXVLD_B BIT(14)
-+#define BYPASS_PD_TXVLD_C BIT(13)
-+#define BYPASS_PD_TXVLD_D BIT(12)
-+#define BYPASS_PD_TX_10M BIT(11)
-+#define POWER_DOWN_TXVLD_A BIT(7)
-+#define POWER_DOWN_TXVLD_B BIT(6)
-+#define POWER_DOWN_TXVLD_C BIT(5)
-+#define POWER_DOWN_TXVLD_D BIT(4)
-+#define POWER_DOWN_TX_10M BIT(3)
-+#define RG_DD 0xdd
-+#define RG_TXG_CALEN_A BIT(12)
-+#define RG_TXG_CALEN_B BIT(8)
-+#define RG_TXG_CALEN_C BIT(4)
-+#define RG_TXG_CALEN_D BIT(0)
-+#define RG_17D 0x17D
-+#define FORCE_DASN_DAC_IN0_A BIT(15)
-+#define DASN_DAC_IN0_A BITS(0, 9)
-+#define RG_17E 0x17E
-+#define FORCE_DASN_DAC_IN0_B BIT(15)
-+#define DASN_DAC_IN0_B BITS(0, 9)
-+#define RG_17F 0x17F
-+
-+#define FORCE_DASN_DAC_IN0_C BIT(15)
-+#define DASN_DAC_IN0_C BITS(0, 9)
-+#define RG_180 0x180
-+#define FORCE_DASN_DAC_IN0_D BIT(15)
-+#define DASN_DAC_IN0_D BITS(0, 9)
-+
-+#define RG_181 0x181
-+#define FORCE_DASN_DAC_IN1_A BIT(15)
-+#define DASN_DAC_IN1_A BITS(0, 9)
-+#define RG_182 0x182
-+#define FORCE_DASN_DAC_IN1_B BIT(15)
-+#define DASN_DAC_IN1_B BITS(0, 9)
-+#define RG_183 0x183
-+#define FORCE_DASN_DAC_IN1_C BIT15]
-+#define DASN_DAC_IN1_C BITS(0, 9)
-+#define RG_184 0x184
-+#define FORCE_DASN_DAC_IN1_D BIT(15)
-+#define DASN_DAC_IN1_D BITS(0, 9)
-+#define RG_172 0x172
-+#define CR_TX_AMP_OFFSET_A BITS(8, 13)
-+#define CR_TX_AMP_OFFSET_B BITS(0, 5)
-+#define RG_173 0x173
-+#define CR_TX_AMP_OFFSET_C BITS(8, 13)
-+#define CR_TX_AMP_OFFSET_D BITS(0, 5)
-+/**********TX Amp Calibration ***************************/
-+#define RG_12 0x12
-+#define DA_TX_I2MPB_A_GBE BITS(10, 15)
-+#define RG_17 0x17
-+#define DA_TX_I2MPB_B_GBE BITS(8, 13)
-+#define RG_19 0x19
-+#define DA_TX_I2MPB_C_GBE BITS(8, 13)
-+#define RG_21 0x21
-+#define DA_TX_I2MPB_D_GBE BITS(8, 13)
-+
-+#endif /* _MT753X_REGS_H_ */
diff --git a/target/linux/mediatek/patches-4.19/0003-switch-add-mt7531.patch b/target/linux/mediatek/patches-4.19/0003-switch-add-mt7531.patch
deleted file mode 100644
index 43c8d01da7..0000000000
--- a/target/linux/mediatek/patches-4.19/0003-switch-add-mt7531.patch
+++ /dev/null
@@ -1,19 +0,0 @@
---- a/drivers/net/phy/Kconfig
-+++ b/drivers/net/phy/Kconfig
-@@ -292,6 +292,8 @@ config RTL8367B_PHY
-
- endif # RTL8366_SMI
-
-+source "drivers/net/phy/mtk/mt753x/Kconfig"
-+
- comment "MII PHY device drivers"
-
- config SFP
---- a/drivers/net/phy/Makefile
-+++ b/drivers/net/phy/Makefile
-@@ -101,3 +101,5 @@ obj-$(CONFIG_STE10XP) += ste10Xp.o
- obj-$(CONFIG_TERANETICS_PHY) += teranetics.o
- obj-$(CONFIG_VITESSE_PHY) += vitesse.o
- obj-$(CONFIG_XILINX_GMII2RGMII) += xilinx_gmii2rgmii.o
-+obj-$(CONFIG_MT753X_GSW) += mtk/mt753x/
-+
diff --git a/target/linux/mediatek/patches-4.19/0004-clk-mediatek-add-clock-support-for-MT7629-SoC.patch b/target/linux/mediatek/patches-4.19/0004-clk-mediatek-add-clock-support-for-MT7629-SoC.patch
deleted file mode 100644
index 4944573591..0000000000
--- a/target/linux/mediatek/patches-4.19/0004-clk-mediatek-add-clock-support-for-MT7629-SoC.patch
+++ /dev/null
@@ -1,1320 +0,0 @@
-From 3b5e748615e714711220b2a95d19bd25a037db09 Mon Sep 17 00:00:00 2001
-From: Ryder Lee <ryder.lee@mediatek.com>
-Date: Mon, 5 Nov 2018 16:43:55 +0800
-Subject: [PATCH] clk: mediatek: add clock support for MT7629 SoC
-
-Add all supported clocks exported from every susbystem found on MT7629 SoC.
-
-Signed-off-by: Wenzhen Yu <wenzhen.yu@mediatek.com>
-Signed-off-by: Ryder Lee <ryder.lee@mediatek.com>
-Acked-by: Rob Herring <robh@kernel.org>
-Signed-off-by: Stephen Boyd <sboyd@kernel.org>
----
- drivers/clk/mediatek/Kconfig | 23 +
- drivers/clk/mediatek/Makefile | 3 +
- drivers/clk/mediatek/clk-mt7629-eth.c | 159 ++++++
- drivers/clk/mediatek/clk-mt7629-hif.c | 156 ++++++
- drivers/clk/mediatek/clk-mt7629.c | 723 +++++++++++++++++++++++++
- include/dt-bindings/clock/mt7629-clk.h | 203 +++++++
- 6 files changed, 1267 insertions(+)
- create mode 100644 drivers/clk/mediatek/clk-mt7629-eth.c
- create mode 100644 drivers/clk/mediatek/clk-mt7629-hif.c
- create mode 100644 drivers/clk/mediatek/clk-mt7629.c
- create mode 100644 include/dt-bindings/clock/mt7629-clk.h
-
---- a/drivers/clk/mediatek/Kconfig
-+++ b/drivers/clk/mediatek/Kconfig
-@@ -178,6 +178,29 @@ config COMMON_CLK_MT7622_AUDSYS
- This driver supports MediaTek MT7622 AUDSYS clocks providing
- to audio consumers such as I2S and TDM.
-
-+config COMMON_CLK_MT7629
-+ bool "Clock driver for MediaTek MT7629"
-+ depends on (ARCH_MEDIATEK && ARM) || COMPILE_TEST
-+ select COMMON_CLK_MEDIATEK
-+ default ARCH_MEDIATEK && ARM
-+ ---help---
-+ This driver supports MediaTek MT7629 basic clocks and clocks
-+ required for various periperals found on MediaTek.
-+
-+config COMMON_CLK_MT7629_ETHSYS
-+ bool "Clock driver for MediaTek MT7629 ETHSYS"
-+ depends on COMMON_CLK_MT7629
-+ ---help---
-+ This driver add support for clocks for Ethernet and SGMII
-+ required on MediaTek MT7629 SoC.
-+
-+config COMMON_CLK_MT7629_HIFSYS
-+ bool "Clock driver for MediaTek MT7629 HIFSYS"
-+ depends on COMMON_CLK_MT7629
-+ ---help---
-+ This driver supports MediaTek MT7629 HIFSYS clocks providing
-+ to PCI-E and USB.
-+
- config COMMON_CLK_MT8135
- bool "Clock driver for MediaTek MT8135"
- depends on (ARCH_MEDIATEK && ARM) || COMPILE_TEST
---- a/drivers/clk/mediatek/Makefile
-+++ b/drivers/clk/mediatek/Makefile
-@@ -26,5 +26,8 @@ obj-$(CONFIG_COMMON_CLK_MT7622) += clk-m
- obj-$(CONFIG_COMMON_CLK_MT7622_ETHSYS) += clk-mt7622-eth.o
- obj-$(CONFIG_COMMON_CLK_MT7622_HIFSYS) += clk-mt7622-hif.o
- obj-$(CONFIG_COMMON_CLK_MT7622_AUDSYS) += clk-mt7622-aud.o
-+obj-$(CONFIG_COMMON_CLK_MT7629) += clk-mt7629.o
-+obj-$(CONFIG_COMMON_CLK_MT7629_ETHSYS) += clk-mt7629-eth.o
-+obj-$(CONFIG_COMMON_CLK_MT7629_HIFSYS) += clk-mt7629-hif.o
- obj-$(CONFIG_COMMON_CLK_MT8135) += clk-mt8135.o
- obj-$(CONFIG_COMMON_CLK_MT8173) += clk-mt8173.o
---- /dev/null
-+++ b/drivers/clk/mediatek/clk-mt7629-eth.c
-@@ -0,0 +1,159 @@
-+// SPDX-License-Identifier: GPL-2.0
-+/*
-+ * Copyright (C) 2018 MediaTek Inc.
-+ * Author: Wenzhen Yu <Wenzhen Yu@mediatek.com>
-+ * Ryder Lee <ryder.lee@mediatek.com>
-+ */
-+
-+#include <linux/clk-provider.h>
-+#include <linux/of.h>
-+#include <linux/of_address.h>
-+#include <linux/of_device.h>
-+#include <linux/platform_device.h>
-+
-+#include "clk-mtk.h"
-+#include "clk-gate.h"
-+
-+#include <dt-bindings/clock/mt7629-clk.h>
-+
-+#define GATE_ETH(_id, _name, _parent, _shift) { \
-+ .id = _id, \
-+ .name = _name, \
-+ .parent_name = _parent, \
-+ .regs = &eth_cg_regs, \
-+ .shift = _shift, \
-+ .ops = &mtk_clk_gate_ops_no_setclr_inv, \
-+ }
-+
-+static const struct mtk_gate_regs eth_cg_regs = {
-+ .set_ofs = 0x30,
-+ .clr_ofs = 0x30,
-+ .sta_ofs = 0x30,
-+};
-+
-+static const struct mtk_gate eth_clks[] = {
-+ GATE_ETH(CLK_ETH_FE_EN, "eth_fe_en", "eth2pll", 6),
-+ GATE_ETH(CLK_ETH_GP2_EN, "eth_gp2_en", "txclk_src_pre", 7),
-+ GATE_ETH(CLK_ETH_GP1_EN, "eth_gp1_en", "txclk_src_pre", 8),
-+ GATE_ETH(CLK_ETH_GP0_EN, "eth_gp0_en", "txclk_src_pre", 9),
-+ GATE_ETH(CLK_ETH_ESW_EN, "eth_esw_en", "eth_500m", 16),
-+};
-+
-+static const struct mtk_gate_regs sgmii_cg_regs = {
-+ .set_ofs = 0xE4,
-+ .clr_ofs = 0xE4,
-+ .sta_ofs = 0xE4,
-+};
-+
-+#define GATE_SGMII(_id, _name, _parent, _shift) { \
-+ .id = _id, \
-+ .name = _name, \
-+ .parent_name = _parent, \
-+ .regs = &sgmii_cg_regs, \
-+ .shift = _shift, \
-+ .ops = &mtk_clk_gate_ops_no_setclr_inv, \
-+ }
-+
-+static const struct mtk_gate sgmii_clks[2][4] = {
-+ {
-+ GATE_SGMII(CLK_SGMII_TX_EN, "sgmii_tx_en",
-+ "ssusb_tx250m", 2),
-+ GATE_SGMII(CLK_SGMII_RX_EN, "sgmii_rx_en",
-+ "ssusb_eq_rx250m", 3),
-+ GATE_SGMII(CLK_SGMII_CDR_REF, "sgmii_cdr_ref",
-+ "ssusb_cdr_ref", 4),
-+ GATE_SGMII(CLK_SGMII_CDR_FB, "sgmii_cdr_fb",
-+ "ssusb_cdr_fb", 5),
-+ }, {
-+ GATE_SGMII(CLK_SGMII_TX_EN, "sgmii_tx_en1",
-+ "ssusb_tx250m", 2),
-+ GATE_SGMII(CLK_SGMII_RX_EN, "sgmii_rx_en1",
-+ "ssusb_eq_rx250m", 3),
-+ GATE_SGMII(CLK_SGMII_CDR_REF, "sgmii_cdr_ref1",
-+ "ssusb_cdr_ref", 4),
-+ GATE_SGMII(CLK_SGMII_CDR_FB, "sgmii_cdr_fb1",
-+ "ssusb_cdr_fb", 5),
-+ }
-+};
-+
-+static int clk_mt7629_ethsys_init(struct platform_device *pdev)
-+{
-+ struct clk_onecell_data *clk_data;
-+ struct device_node *node = pdev->dev.of_node;
-+ int r;
-+
-+ clk_data = mtk_alloc_clk_data(CLK_ETH_NR_CLK);
-+
-+ mtk_clk_register_gates(node, eth_clks, CLK_ETH_NR_CLK, clk_data);
-+
-+ r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
-+ if (r)
-+ dev_err(&pdev->dev,
-+ "could not register clock provider: %s: %d\n",
-+ pdev->name, r);
-+
-+ mtk_register_reset_controller(node, 1, 0x34);
-+
-+ return r;
-+}
-+
-+static int clk_mt7629_sgmiisys_init(struct platform_device *pdev)
-+{
-+ struct clk_onecell_data *clk_data;
-+ struct device_node *node = pdev->dev.of_node;
-+ static int id;
-+ int r;
-+
-+ clk_data = mtk_alloc_clk_data(CLK_SGMII_NR_CLK);
-+
-+ mtk_clk_register_gates(node, sgmii_clks[id++], CLK_SGMII_NR_CLK,
-+ clk_data);
-+
-+ r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
-+ if (r)
-+ dev_err(&pdev->dev,
-+ "could not register clock provider: %s: %d\n",
-+ pdev->name, r);
-+
-+ return r;
-+}
-+
-+static const struct of_device_id of_match_clk_mt7629_eth[] = {
-+ {
-+ .compatible = "mediatek,mt7629-ethsys",
-+ .data = clk_mt7629_ethsys_init,
-+ }, {
-+ .compatible = "mediatek,mt7629-sgmiisys",
-+ .data = clk_mt7629_sgmiisys_init,
-+ }, {
-+ /* sentinel */
-+ }
-+};
-+
-+static int clk_mt7629_eth_probe(struct platform_device *pdev)
-+{
-+ int (*clk_init)(struct platform_device *);
-+ int r;
-+
-+ clk_init = of_device_get_match_data(&pdev->dev);
-+ if (!clk_init)
-+ return -EINVAL;
-+
-+ r = clk_init(pdev);
-+ if (r)
-+ dev_err(&pdev->dev,
-+ "could not register clock provider: %s: %d\n",
-+ pdev->name, r);
-+
-+ return r;
-+}
-+
-+static struct platform_driver clk_mt7629_eth_drv = {
-+ .probe = clk_mt7629_eth_probe,
-+ .driver = {
-+ .name = "clk-mt7629-eth",
-+ .of_match_table = of_match_clk_mt7629_eth,
-+ },
-+};
-+
-+builtin_platform_driver(clk_mt7629_eth_drv);
---- /dev/null
-+++ b/drivers/clk/mediatek/clk-mt7629-hif.c
-@@ -0,0 +1,156 @@
-+// SPDX-License-Identifier: GPL-2.0
-+/*
-+ * Copyright (C) 2018 MediaTek Inc.
-+ * Author: Wenzhen Yu <Wenzhen Yu@mediatek.com>
-+ * Ryder Lee <ryder.lee@mediatek.com>
-+ */
-+
-+#include <linux/clk-provider.h>
-+#include <linux/of.h>
-+#include <linux/of_address.h>
-+#include <linux/of_device.h>
-+#include <linux/platform_device.h>
-+
-+#include "clk-mtk.h"
-+#include "clk-gate.h"
-+
-+#include <dt-bindings/clock/mt7629-clk.h>
-+
-+#define GATE_PCIE(_id, _name, _parent, _shift) { \
-+ .id = _id, \
-+ .name = _name, \
-+ .parent_name = _parent, \
-+ .regs = &pcie_cg_regs, \
-+ .shift = _shift, \
-+ .ops = &mtk_clk_gate_ops_no_setclr_inv, \
-+ }
-+
-+#define GATE_SSUSB(_id, _name, _parent, _shift) { \
-+ .id = _id, \
-+ .name = _name, \
-+ .parent_name = _parent, \
-+ .regs = &ssusb_cg_regs, \
-+ .shift = _shift, \
-+ .ops = &mtk_clk_gate_ops_no_setclr_inv, \
-+ }
-+
-+static const struct mtk_gate_regs pcie_cg_regs = {
-+ .set_ofs = 0x30,
-+ .clr_ofs = 0x30,
-+ .sta_ofs = 0x30,
-+};
-+
-+static const struct mtk_gate_regs ssusb_cg_regs = {
-+ .set_ofs = 0x30,
-+ .clr_ofs = 0x30,
-+ .sta_ofs = 0x30,
-+};
-+
-+static const struct mtk_gate ssusb_clks[] = {
-+ GATE_SSUSB(CLK_SSUSB_U2_PHY_1P_EN, "ssusb_u2_phy_1p",
-+ "to_u2_phy_1p", 0),
-+ GATE_SSUSB(CLK_SSUSB_U2_PHY_EN, "ssusb_u2_phy_en", "to_u2_phy", 1),
-+ GATE_SSUSB(CLK_SSUSB_REF_EN, "ssusb_ref_en", "to_usb3_ref", 5),
-+ GATE_SSUSB(CLK_SSUSB_SYS_EN, "ssusb_sys_en", "to_usb3_sys", 6),
-+ GATE_SSUSB(CLK_SSUSB_MCU_EN, "ssusb_mcu_en", "to_usb3_mcu", 7),
-+ GATE_SSUSB(CLK_SSUSB_DMA_EN, "ssusb_dma_en", "to_usb3_dma", 8),
-+};
-+
-+static const struct mtk_gate pcie_clks[] = {
-+ GATE_PCIE(CLK_PCIE_P1_AUX_EN, "pcie_p1_aux_en", "p1_1mhz", 12),
-+ GATE_PCIE(CLK_PCIE_P1_OBFF_EN, "pcie_p1_obff_en", "free_run_4mhz", 13),
-+ GATE_PCIE(CLK_PCIE_P1_AHB_EN, "pcie_p1_ahb_en", "from_top_ahb", 14),
-+ GATE_PCIE(CLK_PCIE_P1_AXI_EN, "pcie_p1_axi_en", "from_top_axi", 15),
-+ GATE_PCIE(CLK_PCIE_P1_MAC_EN, "pcie_p1_mac_en", "pcie1_mac_en", 16),
-+ GATE_PCIE(CLK_PCIE_P1_PIPE_EN, "pcie_p1_pipe_en", "pcie1_pipe_en", 17),
-+ GATE_PCIE(CLK_PCIE_P0_AUX_EN, "pcie_p0_aux_en", "p0_1mhz", 18),
-+ GATE_PCIE(CLK_PCIE_P0_OBFF_EN, "pcie_p0_obff_en", "free_run_4mhz", 19),
-+ GATE_PCIE(CLK_PCIE_P0_AHB_EN, "pcie_p0_ahb_en", "from_top_ahb", 20),
-+ GATE_PCIE(CLK_PCIE_P0_AXI_EN, "pcie_p0_axi_en", "from_top_axi", 21),
-+ GATE_PCIE(CLK_PCIE_P0_MAC_EN, "pcie_p0_mac_en", "pcie0_mac_en", 22),
-+ GATE_PCIE(CLK_PCIE_P0_PIPE_EN, "pcie_p0_pipe_en", "pcie0_pipe_en", 23),
-+};
-+
-+static int clk_mt7629_ssusbsys_init(struct platform_device *pdev)
-+{
-+ struct clk_onecell_data *clk_data;
-+ struct device_node *node = pdev->dev.of_node;
-+ int r;
-+
-+ clk_data = mtk_alloc_clk_data(CLK_SSUSB_NR_CLK);
-+
-+ mtk_clk_register_gates(node, ssusb_clks, ARRAY_SIZE(ssusb_clks),
-+ clk_data);
-+
-+ r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
-+ if (r)
-+ dev_err(&pdev->dev,
-+ "could not register clock provider: %s: %d\n",
-+ pdev->name, r);
-+
-+ mtk_register_reset_controller(node, 1, 0x34);
-+
-+ return r;
-+}
-+
-+static int clk_mt7629_pciesys_init(struct platform_device *pdev)
-+{
-+ struct clk_onecell_data *clk_data;
-+ struct device_node *node = pdev->dev.of_node;
-+ int r;
-+
-+ clk_data = mtk_alloc_clk_data(CLK_PCIE_NR_CLK);
-+
-+ mtk_clk_register_gates(node, pcie_clks, ARRAY_SIZE(pcie_clks),
-+ clk_data);
-+
-+ r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
-+ if (r)
-+ dev_err(&pdev->dev,
-+ "could not register clock provider: %s: %d\n",
-+ pdev->name, r);
-+
-+ mtk_register_reset_controller(node, 1, 0x34);
-+
-+ return r;
-+}
-+
-+static const struct of_device_id of_match_clk_mt7629_hif[] = {
-+ {
-+ .compatible = "mediatek,mt7629-pciesys",
-+ .data = clk_mt7629_pciesys_init,
-+ }, {
-+ .compatible = "mediatek,mt7629-ssusbsys",
-+ .data = clk_mt7629_ssusbsys_init,
-+ }, {
-+ /* sentinel */
-+ }
-+};
-+
-+static int clk_mt7629_hif_probe(struct platform_device *pdev)
-+{
-+ int (*clk_init)(struct platform_device *);
-+ int r;
-+
-+ clk_init = of_device_get_match_data(&pdev->dev);
-+ if (!clk_init)
-+ return -EINVAL;
-+
-+ r = clk_init(pdev);
-+ if (r)
-+ dev_err(&pdev->dev,
-+ "could not register clock provider: %s: %d\n",
-+ pdev->name, r);
-+
-+ return r;
-+}
-+
-+static struct platform_driver clk_mt7629_hif_drv = {
-+ .probe = clk_mt7629_hif_probe,
-+ .driver = {
-+ .name = "clk-mt7629-hif",
-+ .of_match_table = of_match_clk_mt7629_hif,
-+ },
-+};
-+
-+builtin_platform_driver(clk_mt7629_hif_drv);
---- /dev/null
-+++ b/drivers/clk/mediatek/clk-mt7629.c
-@@ -0,0 +1,723 @@
-+// SPDX-License-Identifier: GPL-2.0
-+/*
-+ * Copyright (C) 2018 MediaTek Inc.
-+ * Author: Wenzhen Yu <Wenzhen Yu@mediatek.com>
-+ * Ryder Lee <ryder.lee@mediatek.com>
-+ */
-+
-+#include <linux/clk.h>
-+#include <linux/clk-provider.h>
-+#include <linux/of.h>
-+#include <linux/of_address.h>
-+#include <linux/of_device.h>
-+#include <linux/platform_device.h>
-+
-+#include "clk-mtk.h"
-+#include "clk-gate.h"
-+#include "clk-cpumux.h"
-+
-+#include <dt-bindings/clock/mt7629-clk.h>
-+
-+#define MT7629_PLL_FMAX (2500UL * MHZ)
-+#define CON0_MT7629_RST_BAR BIT(24)
-+
-+#define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
-+ _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \
-+ _pcw_shift, _div_table, _parent_name) { \
-+ .id = _id, \
-+ .name = _name, \
-+ .reg = _reg, \
-+ .pwr_reg = _pwr_reg, \
-+ .en_mask = _en_mask, \
-+ .flags = _flags, \
-+ .rst_bar_mask = CON0_MT7629_RST_BAR, \
-+ .fmax = MT7629_PLL_FMAX, \
-+ .pcwbits = _pcwbits, \
-+ .pd_reg = _pd_reg, \
-+ .pd_shift = _pd_shift, \
-+ .tuner_reg = _tuner_reg, \
-+ .pcw_reg = _pcw_reg, \
-+ .pcw_shift = _pcw_shift, \
-+ .div_table = _div_table, \
-+ .parent_name = _parent_name, \
-+ }
-+
-+#define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
-+ _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \
-+ _pcw_shift) \
-+ PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
-+ _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift, \
-+ NULL, "clk20m")
-+
-+#define GATE_APMIXED(_id, _name, _parent, _shift) { \
-+ .id = _id, \
-+ .name = _name, \
-+ .parent_name = _parent, \
-+ .regs = &apmixed_cg_regs, \
-+ .shift = _shift, \
-+ .ops = &mtk_clk_gate_ops_no_setclr_inv, \
-+ }
-+
-+#define GATE_INFRA(_id, _name, _parent, _shift) { \
-+ .id = _id, \
-+ .name = _name, \
-+ .parent_name = _parent, \
-+ .regs = &infra_cg_regs, \
-+ .shift = _shift, \
-+ .ops = &mtk_clk_gate_ops_setclr, \
-+ }
-+
-+#define GATE_PERI0(_id, _name, _parent, _shift) { \
-+ .id = _id, \
-+ .name = _name, \
-+ .parent_name = _parent, \
-+ .regs = &peri0_cg_regs, \
-+ .shift = _shift, \
-+ .ops = &mtk_clk_gate_ops_setclr, \
-+ }
-+
-+#define GATE_PERI1(_id, _name, _parent, _shift) { \
-+ .id = _id, \
-+ .name = _name, \
-+ .parent_name = _parent, \
-+ .regs = &peri1_cg_regs, \
-+ .shift = _shift, \
-+ .ops = &mtk_clk_gate_ops_setclr, \
-+ }
-+
-+static DEFINE_SPINLOCK(mt7629_clk_lock);
-+
-+static const char * const axi_parents[] = {
-+ "clkxtal",
-+ "syspll1_d2",
-+ "syspll_d5",
-+ "syspll1_d4",
-+ "univpll_d5",
-+ "univpll2_d2",
-+ "univpll_d7",
-+ "dmpll_ck"
-+};
-+
-+static const char * const mem_parents[] = {
-+ "clkxtal",
-+ "dmpll_ck"
-+};
-+
-+static const char * const ddrphycfg_parents[] = {
-+ "clkxtal",
-+ "syspll1_d8"
-+};
-+
-+static const char * const eth_parents[] = {
-+ "clkxtal",
-+ "syspll1_d2",
-+ "univpll1_d2",
-+ "syspll1_d4",
-+ "univpll_d5",
-+ "sgmiipll_d2",
-+ "univpll_d7",
-+ "dmpll_ck"
-+};
-+
-+static const char * const pwm_parents[] = {
-+ "clkxtal",
-+ "univpll2_d4"
-+};
-+
-+static const char * const f10m_ref_parents[] = {
-+ "clkxtal",
-+ "sgmiipll_d2"
-+};
-+
-+static const char * const nfi_infra_parents[] = {
-+ "clkxtal",
-+ "clkxtal",
-+ "clkxtal",
-+ "clkxtal",
-+ "clkxtal",
-+ "clkxtal",
-+ "univpll2_d8",
-+ "univpll3_d4",
-+ "syspll1_d8",
-+ "univpll1_d8",
-+ "syspll4_d2",
-+ "syspll2_d4",
-+ "univpll2_d4",
-+ "univpll3_d2",
-+ "syspll1_d4",
-+ "syspll_d7"
-+};
-+
-+static const char * const flash_parents[] = {
-+ "clkxtal",
-+ "univpll_d80_d4",
-+ "syspll2_d8",
-+ "syspll3_d4",
-+ "univpll3_d4",
-+ "univpll1_d8",
-+ "syspll2_d4",
-+ "univpll2_d4"
-+};
-+
-+static const char * const uart_parents[] = {
-+ "clkxtal",
-+ "univpll2_d8"
-+};
-+
-+static const char * const spi0_parents[] = {
-+ "clkxtal",
-+ "syspll3_d2",
-+ "clkxtal",
-+ "syspll2_d4",
-+ "syspll4_d2",
-+ "univpll2_d4",
-+ "univpll1_d8",
-+ "clkxtal"
-+};
-+
-+static const char * const spi1_parents[] = {
-+ "clkxtal",
-+ "syspll3_d2",
-+ "clkxtal",
-+ "syspll4_d4",
-+ "syspll4_d2",
-+ "univpll2_d4",
-+ "univpll1_d8",
-+ "clkxtal"
-+};
-+
-+static const char * const msdc30_0_parents[] = {
-+ "clkxtal",
-+ "univpll2_d16",
-+ "univ48m"
-+};
-+
-+static const char * const msdc30_1_parents[] = {
-+ "clkxtal",
-+ "univpll2_d16",
-+ "univ48m",
-+ "syspll2_d4",
-+ "univpll2_d4",
-+ "syspll_d7",
-+ "syspll2_d2",
-+ "univpll2_d2"
-+};
-+
-+static const char * const ap2wbmcu_parents[] = {
-+ "clkxtal",
-+ "syspll1_d2",
-+ "univ48m",
-+ "syspll1_d8",
-+ "univpll2_d4",
-+ "syspll_d7",
-+ "syspll2_d2",
-+ "univpll2_d2"
-+};
-+
-+static const char * const audio_parents[] = {
-+ "clkxtal",
-+ "syspll3_d4",
-+ "syspll4_d4",
-+ "syspll1_d16"
-+};
-+
-+static const char * const aud_intbus_parents[] = {
-+ "clkxtal",
-+ "syspll1_d4",
-+ "syspll4_d2",
-+ "dmpll_d4"
-+};
-+
-+static const char * const pmicspi_parents[] = {
-+ "clkxtal",
-+ "syspll1_d8",
-+ "syspll3_d4",
-+ "syspll1_d16",
-+ "univpll3_d4",
-+ "clkxtal",
-+ "univpll2_d4",
-+ "dmpll_d8"
-+};
-+
-+static const char * const scp_parents[] = {
-+ "clkxtal",
-+ "syspll1_d8",
-+ "univpll2_d2",
-+ "univpll2_d4"
-+};
-+
-+static const char * const atb_parents[] = {
-+ "clkxtal",
-+ "syspll1_d2",
-+ "syspll_d5"
-+};
-+
-+static const char * const hif_parents[] = {
-+ "clkxtal",
-+ "syspll1_d2",
-+ "univpll1_d2",
-+ "syspll1_d4",
-+ "univpll_d5",
-+ "clk_null",
-+ "univpll_d7"
-+};
-+
-+static const char * const sata_parents[] = {
-+ "clkxtal",
-+ "univpll2_d4"
-+};
-+
-+static const char * const usb20_parents[] = {
-+ "clkxtal",
-+ "univpll3_d4",
-+ "syspll1_d8"
-+};
-+
-+static const char * const aud1_parents[] = {
-+ "clkxtal"
-+};
-+
-+static const char * const irrx_parents[] = {
-+ "clkxtal",
-+ "syspll4_d16"
-+};
-+
-+static const char * const crypto_parents[] = {
-+ "clkxtal",
-+ "univpll_d3",
-+ "univpll1_d2",
-+ "syspll1_d2",
-+ "univpll_d5",
-+ "syspll_d5",
-+ "univpll2_d2",
-+ "syspll_d2"
-+};
-+
-+static const char * const gpt10m_parents[] = {
-+ "clkxtal",
-+ "clkxtal_d4"
-+};
-+
-+static const char * const peribus_ck_parents[] = {
-+ "syspll1_d8",
-+ "syspll1_d4"
-+};
-+
-+static const char * const infra_mux1_parents[] = {
-+ "clkxtal",
-+ "armpll",
-+ "main_core_en",
-+ "armpll"
-+};
-+
-+static const struct mtk_gate_regs apmixed_cg_regs = {
-+ .set_ofs = 0x8,
-+ .clr_ofs = 0x8,
-+ .sta_ofs = 0x8,
-+};
-+
-+static const struct mtk_gate_regs infra_cg_regs = {
-+ .set_ofs = 0x40,
-+ .clr_ofs = 0x44,
-+ .sta_ofs = 0x48,
-+};
-+
-+static const struct mtk_gate_regs peri0_cg_regs = {
-+ .set_ofs = 0x8,
-+ .clr_ofs = 0x10,
-+ .sta_ofs = 0x18,
-+};
-+
-+static const struct mtk_gate_regs peri1_cg_regs = {
-+ .set_ofs = 0xC,
-+ .clr_ofs = 0x14,
-+ .sta_ofs = 0x1C,
-+};
-+
-+static const struct mtk_pll_data plls[] = {
-+ PLL(CLK_APMIXED_ARMPLL, "armpll", 0x0200, 0x020C, 0x00000001,
-+ 0, 21, 0x0204, 24, 0, 0x0204, 0),
-+ PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x0210, 0x021C, 0x00000001,
-+ HAVE_RST_BAR, 21, 0x0214, 24, 0, 0x0214, 0),
-+ PLL(CLK_APMIXED_UNIV2PLL, "univ2pll", 0x0220, 0x022C, 0x00000001,
-+ HAVE_RST_BAR, 7, 0x0224, 24, 0, 0x0224, 14),
-+ PLL(CLK_APMIXED_ETH1PLL, "eth1pll", 0x0300, 0x0310, 0x00000001,
-+ 0, 21, 0x0300, 1, 0, 0x0304, 0),
-+ PLL(CLK_APMIXED_ETH2PLL, "eth2pll", 0x0314, 0x0320, 0x00000001,
-+ 0, 21, 0x0314, 1, 0, 0x0318, 0),
-+ PLL(CLK_APMIXED_SGMIPLL, "sgmipll", 0x0358, 0x0368, 0x00000001,
-+ 0, 21, 0x0358, 1, 0, 0x035C, 0),
-+};
-+
-+static const struct mtk_gate apmixed_clks[] = {
-+ GATE_APMIXED(CLK_APMIXED_MAIN_CORE_EN, "main_core_en", "mainpll", 5),
-+};
-+
-+static const struct mtk_gate infra_clks[] = {
-+ GATE_INFRA(CLK_INFRA_DBGCLK_PD, "infra_dbgclk_pd", "hd_faxi", 0),
-+ GATE_INFRA(CLK_INFRA_TRNG_PD, "infra_trng_pd", "hd_faxi", 2),
-+ GATE_INFRA(CLK_INFRA_DEVAPC_PD, "infra_devapc_pd", "hd_faxi", 4),
-+ GATE_INFRA(CLK_INFRA_APXGPT_PD, "infra_apxgpt_pd", "infrao_10m", 18),
-+ GATE_INFRA(CLK_INFRA_SEJ_PD, "infra_sej_pd", "infrao_10m", 19),
-+};
-+
-+static const struct mtk_fixed_clk top_fixed_clks[] = {
-+ FIXED_CLK(CLK_TOP_TO_U2_PHY, "to_u2_phy", "clkxtal",
-+ 31250000),
-+ FIXED_CLK(CLK_TOP_TO_U2_PHY_1P, "to_u2_phy_1p", "clkxtal",
-+ 31250000),
-+ FIXED_CLK(CLK_TOP_PCIE0_PIPE_EN, "pcie0_pipe_en", "clkxtal",
-+ 125000000),
-+ FIXED_CLK(CLK_TOP_PCIE1_PIPE_EN, "pcie1_pipe_en", "clkxtal",
-+ 125000000),
-+ FIXED_CLK(CLK_TOP_SSUSB_TX250M, "ssusb_tx250m", "clkxtal",
-+ 250000000),
-+ FIXED_CLK(CLK_TOP_SSUSB_EQ_RX250M, "ssusb_eq_rx250m", "clkxtal",
-+ 250000000),
-+ FIXED_CLK(CLK_TOP_SSUSB_CDR_REF, "ssusb_cdr_ref", "clkxtal",
-+ 33333333),
-+ FIXED_CLK(CLK_TOP_SSUSB_CDR_FB, "ssusb_cdr_fb", "clkxtal",
-+ 50000000),
-+ FIXED_CLK(CLK_TOP_SATA_ASIC, "sata_asic", "clkxtal",
-+ 50000000),
-+ FIXED_CLK(CLK_TOP_SATA_RBC, "sata_rbc", "clkxtal",
-+ 50000000),
-+};
-+
-+static const struct mtk_fixed_factor top_divs[] = {
-+ FACTOR(CLK_TOP_TO_USB3_SYS, "to_usb3_sys", "eth1pll", 1, 4),
-+ FACTOR(CLK_TOP_P1_1MHZ, "p1_1mhz", "eth1pll", 1, 500),
-+ FACTOR(CLK_TOP_4MHZ, "free_run_4mhz", "eth1pll", 1, 125),
-+ FACTOR(CLK_TOP_P0_1MHZ, "p0_1mhz", "eth1pll", 1, 500),
-+ FACTOR(CLK_TOP_ETH_500M, "eth_500m", "eth1pll", 1, 1),
-+ FACTOR(CLK_TOP_TXCLK_SRC_PRE, "txclk_src_pre", "sgmiipll_d2", 1, 1),
-+ FACTOR(CLK_TOP_RTC, "rtc", "clkxtal", 1, 1024),
-+ FACTOR(CLK_TOP_PWM_QTR_26M, "pwm_qtr_26m", "clkxtal", 1, 1),
-+ FACTOR(CLK_TOP_CPUM_TCK_IN, "cpum_tck_in", "cpum_tck", 1, 1),
-+ FACTOR(CLK_TOP_TO_USB3_DA_TOP, "to_usb3_da_top", "clkxtal", 1, 1),
-+ FACTOR(CLK_TOP_MEMPLL, "mempll", "clkxtal", 32, 1),
-+ FACTOR(CLK_TOP_DMPLL, "dmpll_ck", "mempll", 1, 1),
-+ FACTOR(CLK_TOP_DMPLL_D4, "dmpll_d4", "mempll", 1, 4),
-+ FACTOR(CLK_TOP_DMPLL_D8, "dmpll_d8", "mempll", 1, 8),
-+ FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll", 1, 2),
-+ FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "mainpll", 1, 4),
-+ FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "mainpll", 1, 8),
-+ FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "mainpll", 1, 16),
-+ FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "mainpll", 1, 32),
-+ FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "mainpll", 1, 6),
-+ FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "mainpll", 1, 12),
-+ FACTOR(CLK_TOP_SYSPLL2_D8, "syspll2_d8", "mainpll", 1, 24),
-+ FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll", 1, 5),
-+ FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "mainpll", 1, 10),
-+ FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "mainpll", 1, 20),
-+ FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "mainpll", 1, 7),
-+ FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "mainpll", 1, 14),
-+ FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "mainpll", 1, 28),
-+ FACTOR(CLK_TOP_SYSPLL4_D16, "syspll4_d16", "mainpll", 1, 112),
-+ FACTOR(CLK_TOP_UNIVPLL, "univpll", "univ2pll", 1, 2),
-+ FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll", 1, 4),
-+ FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll", 1, 8),
-+ FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univpll", 1, 16),
-+ FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
-+ FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll", 1, 6),
-+ FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll", 1, 12),
-+ FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll", 1, 24),
-+ FACTOR(CLK_TOP_UNIVPLL2_D16, "univpll2_d16", "univpll", 1, 48),
-+ FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
-+ FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univpll", 1, 10),
-+ FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univpll", 1, 20),
-+ FACTOR(CLK_TOP_UNIVPLL3_D16, "univpll3_d16", "univpll", 1, 80),
-+ FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll", 1, 7),
-+ FACTOR(CLK_TOP_UNIVPLL_D80_D4, "univpll_d80_d4", "univpll", 1, 320),
-+ FACTOR(CLK_TOP_UNIV48M, "univ48m", "univpll", 1, 25),
-+ FACTOR(CLK_TOP_SGMIIPLL_D2, "sgmiipll_d2", "sgmipll", 1, 2),
-+ FACTOR(CLK_TOP_CLKXTAL_D4, "clkxtal_d4", "clkxtal", 1, 4),
-+ FACTOR(CLK_TOP_HD_FAXI, "hd_faxi", "axi_sel", 1, 1),
-+ FACTOR(CLK_TOP_FAXI, "faxi", "axi_sel", 1, 1),
-+ FACTOR(CLK_TOP_F_FAUD_INTBUS, "f_faud_intbus", "aud_intbus_sel", 1, 1),
-+ FACTOR(CLK_TOP_AP2WBHIF_HCLK, "ap2wbhif_hclk", "syspll1_d8", 1, 1),
-+ FACTOR(CLK_TOP_10M_INFRAO, "infrao_10m", "gpt10m_sel", 1, 1),
-+ FACTOR(CLK_TOP_MSDC30_1, "msdc30_1", "msdc30_1_sel", 1, 1),
-+ FACTOR(CLK_TOP_SPI, "spi", "spi0_sel", 1, 1),
-+ FACTOR(CLK_TOP_SF, "sf", "nfi_infra_sel", 1, 1),
-+ FACTOR(CLK_TOP_FLASH, "flash", "flash_sel", 1, 1),
-+ FACTOR(CLK_TOP_TO_USB3_REF, "to_usb3_ref", "sata_sel", 1, 4),
-+ FACTOR(CLK_TOP_TO_USB3_MCU, "to_usb3_mcu", "axi_sel", 1, 1),
-+ FACTOR(CLK_TOP_TO_USB3_DMA, "to_usb3_dma", "hif_sel", 1, 1),
-+ FACTOR(CLK_TOP_FROM_TOP_AHB, "from_top_ahb", "axi_sel", 1, 1),
-+ FACTOR(CLK_TOP_FROM_TOP_AXI, "from_top_axi", "hif_sel", 1, 1),
-+ FACTOR(CLK_TOP_PCIE1_MAC_EN, "pcie1_mac_en", "univpll1_d4", 1, 1),
-+ FACTOR(CLK_TOP_PCIE0_MAC_EN, "pcie0_mac_en", "univpll1_d4", 1, 1),
-+};
-+
-+static const struct mtk_gate peri_clks[] = {
-+ /* PERI0 */
-+ GATE_PERI0(CLK_PERI_PWM1_PD, "peri_pwm1_pd", "pwm_qtr_26m", 2),
-+ GATE_PERI0(CLK_PERI_PWM2_PD, "peri_pwm2_pd", "pwm_qtr_26m", 3),
-+ GATE_PERI0(CLK_PERI_PWM3_PD, "peri_pwm3_pd", "pwm_qtr_26m", 4),
-+ GATE_PERI0(CLK_PERI_PWM4_PD, "peri_pwm4_pd", "pwm_qtr_26m", 5),
-+ GATE_PERI0(CLK_PERI_PWM5_PD, "peri_pwm5_pd", "pwm_qtr_26m", 6),
-+ GATE_PERI0(CLK_PERI_PWM6_PD, "peri_pwm6_pd", "pwm_qtr_26m", 7),
-+ GATE_PERI0(CLK_PERI_PWM7_PD, "peri_pwm7_pd", "pwm_qtr_26m", 8),
-+ GATE_PERI0(CLK_PERI_PWM_PD, "peri_pwm_pd", "pwm_qtr_26m", 9),
-+ GATE_PERI0(CLK_PERI_AP_DMA_PD, "peri_ap_dma_pd", "faxi", 12),
-+ GATE_PERI0(CLK_PERI_MSDC30_1_PD, "peri_msdc30_1", "msdc30_1", 14),
-+ GATE_PERI0(CLK_PERI_UART0_PD, "peri_uart0_pd", "faxi", 17),
-+ GATE_PERI0(CLK_PERI_UART1_PD, "peri_uart1_pd", "faxi", 18),
-+ GATE_PERI0(CLK_PERI_UART2_PD, "peri_uart2_pd", "faxi", 19),
-+ GATE_PERI0(CLK_PERI_UART3_PD, "peri_uart3_pd", "faxi", 20),
-+ GATE_PERI0(CLK_PERI_BTIF_PD, "peri_btif_pd", "faxi", 22),
-+ GATE_PERI0(CLK_PERI_I2C0_PD, "peri_i2c0_pd", "faxi", 23),
-+ GATE_PERI0(CLK_PERI_SPI0_PD, "peri_spi0_pd", "spi", 28),
-+ GATE_PERI0(CLK_PERI_SNFI_PD, "peri_snfi_pd", "sf", 29),
-+ GATE_PERI0(CLK_PERI_NFI_PD, "peri_nfi_pd", "faxi", 30),
-+ GATE_PERI0(CLK_PERI_NFIECC_PD, "peri_nfiecc_pd", "faxi", 31),
-+ /* PERI1 */
-+ GATE_PERI1(CLK_PERI_FLASH_PD, "peri_flash_pd", "flash", 1),
-+};
-+
-+static struct mtk_composite infra_muxes[] = {
-+ /* INFRA_TOPCKGEN_CKMUXSEL */
-+ MUX(CLK_INFRA_MUX1_SEL, "infra_mux1_sel", infra_mux1_parents, 0x000,
-+ 2, 2),
-+};
-+
-+static struct mtk_composite top_muxes[] = {
-+ /* CLK_CFG_0 */
-+ MUX_GATE(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
-+ 0x040, 0, 3, 7),
-+ MUX_GATE(CLK_TOP_MEM_SEL, "mem_sel", mem_parents,
-+ 0x040, 8, 1, 15),
-+ MUX_GATE(CLK_TOP_DDRPHYCFG_SEL, "ddrphycfg_sel", ddrphycfg_parents,
-+ 0x040, 16, 1, 23),
-+ MUX_GATE(CLK_TOP_ETH_SEL, "eth_sel", eth_parents,
-+ 0x040, 24, 3, 31),
-+ /* CLK_CFG_1 */
-+ MUX_GATE(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents,
-+ 0x050, 0, 2, 7),
-+ MUX_GATE(CLK_TOP_F10M_REF_SEL, "f10m_ref_sel", f10m_ref_parents,
-+ 0x050, 8, 1, 15),
-+ MUX_GATE(CLK_TOP_NFI_INFRA_SEL, "nfi_infra_sel", nfi_infra_parents,
-+ 0x050, 16, 4, 23),
-+ MUX_GATE(CLK_TOP_FLASH_SEL, "flash_sel", flash_parents,
-+ 0x050, 24, 3, 31),
-+ /* CLK_CFG_2 */
-+ MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents,
-+ 0x060, 0, 1, 7),
-+ MUX_GATE(CLK_TOP_SPI0_SEL, "spi0_sel", spi0_parents,
-+ 0x060, 8, 3, 15),
-+ MUX_GATE(CLK_TOP_SPI1_SEL, "spi1_sel", spi1_parents,
-+ 0x060, 16, 3, 23),
-+ MUX_GATE(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel", uart_parents,
-+ 0x060, 24, 3, 31),
-+ /* CLK_CFG_3 */
-+ MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_0_parents,
-+ 0x070, 0, 3, 7),
-+ MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_1_parents,
-+ 0x070, 8, 3, 15),
-+ MUX_GATE(CLK_TOP_AP2WBMCU_SEL, "ap2wbmcu_sel", ap2wbmcu_parents,
-+ 0x070, 16, 3, 23),
-+ MUX_GATE(CLK_TOP_AP2WBHIF_SEL, "ap2wbhif_sel", ap2wbmcu_parents,
-+ 0x070, 24, 3, 31),
-+ /* CLK_CFG_4 */
-+ MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel", audio_parents,
-+ 0x080, 0, 2, 7),
-+ MUX_GATE(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel", aud_intbus_parents,
-+ 0x080, 8, 2, 15),
-+ MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents,
-+ 0x080, 16, 3, 23),
-+ MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents,
-+ 0x080, 24, 2, 31),
-+ /* CLK_CFG_5 */
-+ MUX_GATE(CLK_TOP_ATB_SEL, "atb_sel", atb_parents,
-+ 0x090, 0, 2, 7),
-+ MUX_GATE(CLK_TOP_HIF_SEL, "hif_sel", hif_parents,
-+ 0x090, 8, 3, 15),
-+ MUX_GATE(CLK_TOP_SATA_SEL, "sata_sel", sata_parents,
-+ 0x090, 16, 1, 23),
-+ MUX_GATE(CLK_TOP_U2_SEL, "usb20_sel", usb20_parents,
-+ 0x090, 24, 2, 31),
-+ /* CLK_CFG_6 */
-+ MUX_GATE(CLK_TOP_AUD1_SEL, "aud1_sel", aud1_parents,
-+ 0x0A0, 0, 1, 7),
-+ MUX_GATE(CLK_TOP_AUD2_SEL, "aud2_sel", aud1_parents,
-+ 0x0A0, 8, 1, 15),
-+ MUX_GATE(CLK_TOP_IRRX_SEL, "irrx_sel", irrx_parents,
-+ 0x0A0, 16, 1, 23),
-+ MUX_GATE(CLK_TOP_IRTX_SEL, "irtx_sel", irrx_parents,
-+ 0x0A0, 24, 1, 31),
-+ /* CLK_CFG_7 */
-+ MUX_GATE(CLK_TOP_SATA_MCU_SEL, "sata_mcu_sel", scp_parents,
-+ 0x0B0, 0, 2, 7),
-+ MUX_GATE(CLK_TOP_PCIE0_MCU_SEL, "pcie0_mcu_sel", scp_parents,
-+ 0x0B0, 8, 2, 15),
-+ MUX_GATE(CLK_TOP_PCIE1_MCU_SEL, "pcie1_mcu_sel", scp_parents,
-+ 0x0B0, 16, 2, 23),
-+ MUX_GATE(CLK_TOP_SSUSB_MCU_SEL, "ssusb_mcu_sel", scp_parents,
-+ 0x0B0, 24, 2, 31),
-+ /* CLK_CFG_8 */
-+ MUX_GATE(CLK_TOP_CRYPTO_SEL, "crypto_sel", crypto_parents,
-+ 0x0C0, 0, 3, 7),
-+ MUX_GATE(CLK_TOP_SGMII_REF_1_SEL, "sgmii_ref_1_sel", f10m_ref_parents,
-+ 0x0C0, 8, 1, 15),
-+ MUX_GATE(CLK_TOP_10M_SEL, "gpt10m_sel", gpt10m_parents,
-+ 0x0C0, 16, 1, 23),
-+};
-+
-+static struct mtk_composite peri_muxes[] = {
-+ /* PERI_GLOBALCON_CKSEL */
-+ MUX(CLK_PERIBUS_SEL, "peribus_ck_sel", peribus_ck_parents, 0x05C, 0, 1),
-+};
-+
-+static int mtk_topckgen_init(struct platform_device *pdev)
-+{
-+ struct clk_onecell_data *clk_data;
-+ void __iomem *base;
-+ struct device_node *node = pdev->dev.of_node;
-+ struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
-+
-+ base = devm_ioremap_resource(&pdev->dev, res);
-+ if (IS_ERR(base))
-+ return PTR_ERR(base);
-+
-+ clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
-+
-+ mtk_clk_register_fixed_clks(top_fixed_clks, ARRAY_SIZE(top_fixed_clks),
-+ clk_data);
-+
-+ mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs),
-+ clk_data);
-+
-+ mtk_clk_register_composites(top_muxes, ARRAY_SIZE(top_muxes),
-+ base, &mt7629_clk_lock, clk_data);
-+
-+ clk_prepare_enable(clk_data->clks[CLK_TOP_AXI_SEL]);
-+ clk_prepare_enable(clk_data->clks[CLK_TOP_MEM_SEL]);
-+ clk_prepare_enable(clk_data->clks[CLK_TOP_DDRPHYCFG_SEL]);
-+
-+ return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
-+}
-+
-+static int mtk_infrasys_init(struct platform_device *pdev)
-+{
-+ struct device_node *node = pdev->dev.of_node;
-+ struct clk_onecell_data *clk_data;
-+ int r;
-+
-+ clk_data = mtk_alloc_clk_data(CLK_INFRA_NR_CLK);
-+
-+ mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
-+ clk_data);
-+
-+ mtk_clk_register_cpumuxes(node, infra_muxes, ARRAY_SIZE(infra_muxes),
-+ clk_data);
-+
-+ r = of_clk_add_provider(node, of_clk_src_onecell_get,
-+ clk_data);
-+ if (r)
-+ return r;
-+
-+ return 0;
-+}
-+
-+static int mtk_pericfg_init(struct platform_device *pdev)
-+{
-+ struct clk_onecell_data *clk_data;
-+ void __iomem *base;
-+ int r;
-+ struct device_node *node = pdev->dev.of_node;
-+ struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
-+
-+ base = devm_ioremap_resource(&pdev->dev, res);
-+ if (IS_ERR(base))
-+ return PTR_ERR(base);
-+
-+ clk_data = mtk_alloc_clk_data(CLK_PERI_NR_CLK);
-+
-+ mtk_clk_register_gates(node, peri_clks, ARRAY_SIZE(peri_clks),
-+ clk_data);
-+
-+ mtk_clk_register_composites(peri_muxes, ARRAY_SIZE(peri_muxes), base,
-+ &mt7629_clk_lock, clk_data);
-+
-+ r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
-+ if (r)
-+ return r;
-+
-+ clk_prepare_enable(clk_data->clks[CLK_PERI_UART0_PD]);
-+
-+ return 0;
-+}
-+
-+static int mtk_apmixedsys_init(struct platform_device *pdev)
-+{
-+ struct clk_onecell_data *clk_data;
-+ struct device_node *node = pdev->dev.of_node;
-+
-+ clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
-+ if (!clk_data)
-+ return -ENOMEM;
-+
-+ mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls),
-+ clk_data);
-+
-+ mtk_clk_register_gates(node, apmixed_clks,
-+ ARRAY_SIZE(apmixed_clks), clk_data);
-+
-+ clk_prepare_enable(clk_data->clks[CLK_APMIXED_ARMPLL]);
-+ clk_prepare_enable(clk_data->clks[CLK_APMIXED_MAIN_CORE_EN]);
-+
-+ return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
-+}
-+
-+
-+static const struct of_device_id of_match_clk_mt7629[] = {
-+ {
-+ .compatible = "mediatek,mt7629-apmixedsys",
-+ .data = mtk_apmixedsys_init,
-+ }, {
-+ .compatible = "mediatek,mt7629-infracfg",
-+ .data = mtk_infrasys_init,
-+ }, {
-+ .compatible = "mediatek,mt7629-topckgen",
-+ .data = mtk_topckgen_init,
-+ }, {
-+ .compatible = "mediatek,mt7629-pericfg",
-+ .data = mtk_pericfg_init,
-+ }, {
-+ /* sentinel */
-+ }
-+};
-+
-+static int clk_mt7629_probe(struct platform_device *pdev)
-+{
-+ int (*clk_init)(struct platform_device *);
-+ int r;
-+
-+ clk_init = of_device_get_match_data(&pdev->dev);
-+ if (!clk_init)
-+ return -EINVAL;
-+
-+ r = clk_init(pdev);
-+ if (r)
-+ dev_err(&pdev->dev,
-+ "could not register clock provider: %s: %d\n",
-+ pdev->name, r);
-+
-+ return r;
-+}
-+
-+static struct platform_driver clk_mt7629_drv = {
-+ .probe = clk_mt7629_probe,
-+ .driver = {
-+ .name = "clk-mt7629",
-+ .of_match_table = of_match_clk_mt7629,
-+ },
-+};
-+
-+static int clk_mt7629_init(void)
-+{
-+ return platform_driver_register(&clk_mt7629_drv);
-+}
-+
-+arch_initcall(clk_mt7629_init);
---- /dev/null
-+++ b/include/dt-bindings/clock/mt7629-clk.h
-@@ -0,0 +1,203 @@
-+/* SPDX-License-Identifier: GPL-2.0 */
-+/*
-+ * Copyright (C) 2018 MediaTek Inc.
-+ */
-+
-+#ifndef _DT_BINDINGS_CLK_MT7629_H
-+#define _DT_BINDINGS_CLK_MT7629_H
-+
-+/* TOPCKGEN */
-+#define CLK_TOP_TO_U2_PHY 0
-+#define CLK_TOP_TO_U2_PHY_1P 1
-+#define CLK_TOP_PCIE0_PIPE_EN 2
-+#define CLK_TOP_PCIE1_PIPE_EN 3
-+#define CLK_TOP_SSUSB_TX250M 4
-+#define CLK_TOP_SSUSB_EQ_RX250M 5
-+#define CLK_TOP_SSUSB_CDR_REF 6
-+#define CLK_TOP_SSUSB_CDR_FB 7
-+#define CLK_TOP_SATA_ASIC 8
-+#define CLK_TOP_SATA_RBC 9
-+#define CLK_TOP_TO_USB3_SYS 10
-+#define CLK_TOP_P1_1MHZ 11
-+#define CLK_TOP_4MHZ 12
-+#define CLK_TOP_P0_1MHZ 13
-+#define CLK_TOP_ETH_500M 14
-+#define CLK_TOP_TXCLK_SRC_PRE 15
-+#define CLK_TOP_RTC 16
-+#define CLK_TOP_PWM_QTR_26M 17
-+#define CLK_TOP_CPUM_TCK_IN 18
-+#define CLK_TOP_TO_USB3_DA_TOP 19
-+#define CLK_TOP_MEMPLL 20
-+#define CLK_TOP_DMPLL 21
-+#define CLK_TOP_DMPLL_D4 22
-+#define CLK_TOP_DMPLL_D8 23
-+#define CLK_TOP_SYSPLL_D2 24
-+#define CLK_TOP_SYSPLL1_D2 25
-+#define CLK_TOP_SYSPLL1_D4 26
-+#define CLK_TOP_SYSPLL1_D8 27
-+#define CLK_TOP_SYSPLL1_D16 28
-+#define CLK_TOP_SYSPLL2_D2 29
-+#define CLK_TOP_SYSPLL2_D4 30
-+#define CLK_TOP_SYSPLL2_D8 31
-+#define CLK_TOP_SYSPLL_D5 32
-+#define CLK_TOP_SYSPLL3_D2 33
-+#define CLK_TOP_SYSPLL3_D4 34
-+#define CLK_TOP_SYSPLL_D7 35
-+#define CLK_TOP_SYSPLL4_D2 36
-+#define CLK_TOP_SYSPLL4_D4 37
-+#define CLK_TOP_SYSPLL4_D16 38
-+#define CLK_TOP_UNIVPLL 39
-+#define CLK_TOP_UNIVPLL1_D2 40
-+#define CLK_TOP_UNIVPLL1_D4 41
-+#define CLK_TOP_UNIVPLL1_D8 42
-+#define CLK_TOP_UNIVPLL_D3 43
-+#define CLK_TOP_UNIVPLL2_D2 44
-+#define CLK_TOP_UNIVPLL2_D4 45
-+#define CLK_TOP_UNIVPLL2_D8 46
-+#define CLK_TOP_UNIVPLL2_D16 47
-+#define CLK_TOP_UNIVPLL_D5 48
-+#define CLK_TOP_UNIVPLL3_D2 49
-+#define CLK_TOP_UNIVPLL3_D4 50
-+#define CLK_TOP_UNIVPLL3_D16 51
-+#define CLK_TOP_UNIVPLL_D7 52
-+#define CLK_TOP_UNIVPLL_D80_D4 53
-+#define CLK_TOP_UNIV48M 54
-+#define CLK_TOP_SGMIIPLL_D2 55
-+#define CLK_TOP_CLKXTAL_D4 56
-+#define CLK_TOP_HD_FAXI 57
-+#define CLK_TOP_FAXI 58
-+#define CLK_TOP_F_FAUD_INTBUS 59
-+#define CLK_TOP_AP2WBHIF_HCLK 60
-+#define CLK_TOP_10M_INFRAO 61
-+#define CLK_TOP_MSDC30_1 62
-+#define CLK_TOP_SPI 63
-+#define CLK_TOP_SF 64
-+#define CLK_TOP_FLASH 65
-+#define CLK_TOP_TO_USB3_REF 66
-+#define CLK_TOP_TO_USB3_MCU 67
-+#define CLK_TOP_TO_USB3_DMA 68
-+#define CLK_TOP_FROM_TOP_AHB 69
-+#define CLK_TOP_FROM_TOP_AXI 70
-+#define CLK_TOP_PCIE1_MAC_EN 71
-+#define CLK_TOP_PCIE0_MAC_EN 72
-+#define CLK_TOP_AXI_SEL 73
-+#define CLK_TOP_MEM_SEL 74
-+#define CLK_TOP_DDRPHYCFG_SEL 75
-+#define CLK_TOP_ETH_SEL 76
-+#define CLK_TOP_PWM_SEL 77
-+#define CLK_TOP_F10M_REF_SEL 78
-+#define CLK_TOP_NFI_INFRA_SEL 79
-+#define CLK_TOP_FLASH_SEL 80
-+#define CLK_TOP_UART_SEL 81
-+#define CLK_TOP_SPI0_SEL 82
-+#define CLK_TOP_SPI1_SEL 83
-+#define CLK_TOP_MSDC50_0_SEL 84
-+#define CLK_TOP_MSDC30_0_SEL 85
-+#define CLK_TOP_MSDC30_1_SEL 86
-+#define CLK_TOP_AP2WBMCU_SEL 87
-+#define CLK_TOP_AP2WBHIF_SEL 88
-+#define CLK_TOP_AUDIO_SEL 89
-+#define CLK_TOP_AUD_INTBUS_SEL 90
-+#define CLK_TOP_PMICSPI_SEL 91
-+#define CLK_TOP_SCP_SEL 92
-+#define CLK_TOP_ATB_SEL 93
-+#define CLK_TOP_HIF_SEL 94
-+#define CLK_TOP_SATA_SEL 95
-+#define CLK_TOP_U2_SEL 96
-+#define CLK_TOP_AUD1_SEL 97
-+#define CLK_TOP_AUD2_SEL 98
-+#define CLK_TOP_IRRX_SEL 99
-+#define CLK_TOP_IRTX_SEL 100
-+#define CLK_TOP_SATA_MCU_SEL 101
-+#define CLK_TOP_PCIE0_MCU_SEL 102
-+#define CLK_TOP_PCIE1_MCU_SEL 103
-+#define CLK_TOP_SSUSB_MCU_SEL 104
-+#define CLK_TOP_CRYPTO_SEL 105
-+#define CLK_TOP_SGMII_REF_1_SEL 106
-+#define CLK_TOP_10M_SEL 107
-+#define CLK_TOP_NR_CLK 108
-+
-+/* INFRACFG */
-+#define CLK_INFRA_MUX1_SEL 0
-+#define CLK_INFRA_DBGCLK_PD 1
-+#define CLK_INFRA_TRNG_PD 2
-+#define CLK_INFRA_DEVAPC_PD 3
-+#define CLK_INFRA_APXGPT_PD 4
-+#define CLK_INFRA_SEJ_PD 5
-+#define CLK_INFRA_NR_CLK 6
-+
-+/* PERICFG */
-+#define CLK_PERIBUS_SEL 0
-+#define CLK_PERI_PWM1_PD 1
-+#define CLK_PERI_PWM2_PD 2
-+#define CLK_PERI_PWM3_PD 3
-+#define CLK_PERI_PWM4_PD 4
-+#define CLK_PERI_PWM5_PD 5
-+#define CLK_PERI_PWM6_PD 6
-+#define CLK_PERI_PWM7_PD 7
-+#define CLK_PERI_PWM_PD 8
-+#define CLK_PERI_AP_DMA_PD 9
-+#define CLK_PERI_MSDC30_1_PD 10
-+#define CLK_PERI_UART0_PD 11
-+#define CLK_PERI_UART1_PD 12
-+#define CLK_PERI_UART2_PD 13
-+#define CLK_PERI_UART3_PD 14
-+#define CLK_PERI_BTIF_PD 15
-+#define CLK_PERI_I2C0_PD 16
-+#define CLK_PERI_SPI0_PD 17
-+#define CLK_PERI_SNFI_PD 18
-+#define CLK_PERI_NFI_PD 19
-+#define CLK_PERI_NFIECC_PD 20
-+#define CLK_PERI_FLASH_PD 21
-+#define CLK_PERI_NR_CLK 22
-+
-+/* APMIXEDSYS */
-+#define CLK_APMIXED_ARMPLL 0
-+#define CLK_APMIXED_MAINPLL 1
-+#define CLK_APMIXED_UNIV2PLL 2
-+#define CLK_APMIXED_ETH1PLL 3
-+#define CLK_APMIXED_ETH2PLL 4
-+#define CLK_APMIXED_SGMIPLL 5
-+#define CLK_APMIXED_MAIN_CORE_EN 6
-+#define CLK_APMIXED_NR_CLK 7
-+
-+/* SSUSBSYS */
-+#define CLK_SSUSB_U2_PHY_1P_EN 0
-+#define CLK_SSUSB_U2_PHY_EN 1
-+#define CLK_SSUSB_REF_EN 2
-+#define CLK_SSUSB_SYS_EN 3
-+#define CLK_SSUSB_MCU_EN 4
-+#define CLK_SSUSB_DMA_EN 5
-+#define CLK_SSUSB_NR_CLK 6
-+
-+/* PCIESYS */
-+#define CLK_PCIE_P1_AUX_EN 0
-+#define CLK_PCIE_P1_OBFF_EN 1
-+#define CLK_PCIE_P1_AHB_EN 2
-+#define CLK_PCIE_P1_AXI_EN 3
-+#define CLK_PCIE_P1_MAC_EN 4
-+#define CLK_PCIE_P1_PIPE_EN 5
-+#define CLK_PCIE_P0_AUX_EN 6
-+#define CLK_PCIE_P0_OBFF_EN 7
-+#define CLK_PCIE_P0_AHB_EN 8
-+#define CLK_PCIE_P0_AXI_EN 9
-+#define CLK_PCIE_P0_MAC_EN 10
-+#define CLK_PCIE_P0_PIPE_EN 11
-+#define CLK_PCIE_NR_CLK 12
-+
-+/* ETHSYS */
-+#define CLK_ETH_FE_EN 0
-+#define CLK_ETH_GP2_EN 1
-+#define CLK_ETH_GP1_EN 2
-+#define CLK_ETH_GP0_EN 3
-+#define CLK_ETH_ESW_EN 4
-+#define CLK_ETH_NR_CLK 5
-+
-+/* SGMIISYS */
-+#define CLK_SGMII_TX_EN 0
-+#define CLK_SGMII_RX_EN 1
-+#define CLK_SGMII_CDR_REF 2
-+#define CLK_SGMII_CDR_FB 3
-+#define CLK_SGMII_NR_CLK 4
-+
-+#endif /* _DT_BINDINGS_CLK_MT7629_H */
diff --git a/target/linux/mediatek/patches-4.19/0005-pinctrl-mediatek-sync-with-5.3.patch b/target/linux/mediatek/patches-4.19/0005-pinctrl-mediatek-sync-with-5.3.patch
deleted file mode 100644
index 56c2dcfdb7..0000000000
--- a/target/linux/mediatek/patches-4.19/0005-pinctrl-mediatek-sync-with-5.3.patch
+++ /dev/null
@@ -1,15859 +0,0 @@
-This patch squashes the following upstream commits:
-
-5ca1b1c5cd98 pinctrl: mediatek: mt8183: Add pm_ops
-5c0904488a20 pinctrl: mediatek: Add pm_ops to pinctrl-paris
-1802d0beecaf treewide: Replace GPLv2 boilerplate/reference with SPDX - rule 174
-ec8f24b7faaf treewide: Add SPDX license identifier - Makefile/Kconfig
-264667112ef0 pinctrl: mediatek: Add MT8516 Pinctrl driver
-5e73de3413c5 pinctrl: add drive for I2C related pins on MT8183
-e65372124cd7 Merge tag 'v5.0-rc6' into devel
-2d2d478576d7 pinctrl: mediatek: fix Kconfig build errors for moore core
-6e737a4e921e pinctrl: mediatek: add EINT support to virtual GPIOs
-b5af33df50e9 pinctrl: mediatek: improve Kconfig dependencies
-9ede2a76f66e pinctrl: mediatek: Convert to using %pOFn instead of device_node.name
-b44677375fee pinctrl: mediatek: add pinctrl support for MT7629 SoC
-f969b7aac980 pinctrl: mediatek: Add initial pinctrl driver for MT6797 SoC
-7c68024a82a2 pinctrl: mediatek: Fix dependencies for EINT_MTK
-78bf386daf8a pinctrl: mediatek: clean up indentation issues, add missing tab
-28e0603c4df4 pinctrl: mediatek: Make eint_m u16
-71a9d395aa12 pinctrl: mediatek: select GPIOLIB
-ad335bee6ced pinctrl: mediatek: mark dummy helpers as 'static inline'
-7a52127e3cf1 pinctrl: mediatek: fix check on EINT_NA comparison
-bb8d8466ca25 pinctrl: mediatek: add eint support to MT6765 pinctrl driver
-477fecee7ca9 pinctrl: mediatek: add MT6765 pinctrl driver
-ecfcfb498860 pinctrl: mediatek: add no eint function for pin define
-7f2e29e133ea pinctrl: mediatek: fix static checker warning caused by EINT_NA
-068cfb9a0fd9 pinctrl: mediatek: moore: fix return value check in mtk_moore_pinctrl_probe()
-07c6b037c2ba pinctrl: mediatek: make symbol 'mtk_drive' static
-184744e9a014 pinctrl: mediatek: paris: fix return value check in mtk_paris_pinctrl_probe()
-22d7fe4984a2 pinctrl: mtk: Fix up GPIO includes
-55818b90233b Merge branch 'ib-mtk' into devel
-6561859b067f pinctrl: mediatek: add eint support to MT8183 pinctrl driver
-89132dd8ffd2 pinctrl: mediatek: extend eint build to pinctrl-mtk-common-v2.c
-29686f0151df pintcrl: mediatek: add pull tweaks for I2C related pins on MT8183
-79348f6fb713 pinctrl: mediatek: extend advanced pull support in pinctrl-mtk-common-v2.c
-750cd15d9081 pinctrl: mediatek: add MT8183 pinctrl driver
-805250982bb5 pinctrl: mediatek: add pinctrl-paris that implements the vendor dt-bindings
-b7d7f9eeca55 pinctrl: mediatek: extend struct mtk_pin_desc which per-pin driver depends on
-9d9b171c6897 pinctrl: mediatek: adjust error code and message when some register not supported is found
-2bc47dfe4f8b pinctrl: mediatek: add multiple register bases support to pinctrl-mtk-common-v2.c
-ea051eb38413 pinctrl: mediatek: use pin descriptor all in pinctrl-mtk-common-v2.c
-e7507f57a93a pinctrl: mediatek: add MT7623 pinctrl driver based on generic pinctrl binding
-9afc305bfad7 pinctrl: mediatek: add pullen, pullsel register support to pinctrl-mtk-common-v2.c
-182c842fd5e6 pinctrl: mediatek: add ies register support to pinctrl-mtk-common-v2.c
-0d7ca772148f pinctrl: mediatek: add advanced pull related support to pinctrl-mtk-common-v2.c
-85430152ba46 pinctrl: mediatek: add pull related support to pinctrl-mtk-common-v2.c
-3ad38a14e13c pinctrl: mediatek: add drv register support to pinctrl-mtk-common-v2.c
-c28321979ba8 pinctrl: mediatek: add driving strength related support to pinctrl-mtk-common-v2.c
-1dc5e5369159 pinctrl: mediatek: extend struct mtk_pin_soc to pinctrl-mtk-common-v2.c
-fb5fa8dc151b pinctrl: mediatek: extend struct mtk_pin_desc to pinctrl-mtk-common-v2.c
-b906faf7b61d pinctrl: mediatek: extend struct mtk_pin_field_calc to pinctrl-mtk-common-v2.c
-e78d57b2f87c pinctrl: mediatek: add pinctrl-moore that implements the generic pinctrl dt-bindings
-a1a503a8c332 pinctrl: mediatek: add pinctrl-mtk-common-v2 for all MediaTek pinctrls
-1c5fb66afa2a pinctrl: Include <linux/gpio/driver.h> nothing else
-94f4e54cecaf pinctrl: Convert to using %pOFn instead of device_node.name
-
---- a/drivers/pinctrl/mediatek/Kconfig
-+++ b/drivers/pinctrl/mediatek/Kconfig
-@@ -3,7 +3,8 @@ menu "MediaTek pinctrl drivers"
-
- config EINT_MTK
- bool "MediaTek External Interrupt Support"
-- depends on PINCTRL_MTK || PINCTRL_MT7622 || COMPILE_TEST
-+ depends on PINCTRL_MTK || PINCTRL_MTK_MOORE || PINCTRL_MTK_PARIS || COMPILE_TEST
-+ select GPIOLIB
- select IRQ_DOMAIN
-
- config PINCTRL_MTK
-@@ -15,6 +16,24 @@ config PINCTRL_MTK
- select EINT_MTK
- select OF_GPIO
-
-+config PINCTRL_MTK_MOORE
-+ bool
-+ depends on OF
-+ select GENERIC_PINCONF
-+ select GENERIC_PINCTRL_GROUPS
-+ select GENERIC_PINMUX_FUNCTIONS
-+ select GPIOLIB
-+ select OF_GPIO
-+
-+config PINCTRL_MTK_PARIS
-+ bool
-+ depends on OF
-+ select PINMUX
-+ select GENERIC_PINCONF
-+ select GPIOLIB
-+ select EINT_MTK
-+ select OF_GPIO
-+
- # For ARMv7 SoCs
- config PINCTRL_MT2701
- bool "Mediatek MT2701 pin control"
-@@ -23,6 +42,20 @@ config PINCTRL_MT2701
- default MACH_MT2701
- select PINCTRL_MTK
-
-+config PINCTRL_MT7623
-+ bool "Mediatek MT7623 pin control with generic binding"
-+ depends on MACH_MT7623 || COMPILE_TEST
-+ depends on OF
-+ default MACH_MT7623
-+ select PINCTRL_MTK_MOORE
-+
-+config PINCTRL_MT7629
-+ bool "Mediatek MT7629 pin control"
-+ depends on MACH_MT7629 || COMPILE_TEST
-+ depends on OF
-+ default MACH_MT7629
-+ select PINCTRL_MTK_MOORE
-+
- config PINCTRL_MT8135
- bool "Mediatek MT8135 pin control"
- depends on MACH_MT8135 || COMPILE_TEST
-@@ -45,21 +78,46 @@ config PINCTRL_MT2712
- default ARM64 && ARCH_MEDIATEK
- select PINCTRL_MTK
-
-+config PINCTRL_MT6765
-+ bool "Mediatek MT6765 pin control"
-+ depends on OF
-+ depends on ARM64 || COMPILE_TEST
-+ default ARM64 && ARCH_MEDIATEK
-+ select PINCTRL_MTK_PARIS
-+
-+config PINCTRL_MT6797
-+ bool "Mediatek MT6797 pin control"
-+ depends on OF
-+ depends on ARM64 || COMPILE_TEST
-+ default ARM64 && ARCH_MEDIATEK
-+ select PINCTRL_MTK_PARIS
-+
- config PINCTRL_MT7622
- bool "MediaTek MT7622 pin control"
- depends on OF
- depends on ARM64 || COMPILE_TEST
-- select GENERIC_PINCONF
-- select GENERIC_PINCTRL_GROUPS
-- select GENERIC_PINMUX_FUNCTIONS
-- select GPIOLIB
-- select OF_GPIO
-+ default ARM64 && ARCH_MEDIATEK
-+ select PINCTRL_MTK_MOORE
-
- config PINCTRL_MT8173
- bool "Mediatek MT8173 pin control"
- depends on OF
- depends on ARM64 || COMPILE_TEST
- default ARM64 && ARCH_MEDIATEK
-+ select PINCTRL_MTK
-+
-+config PINCTRL_MT8183
-+ bool "Mediatek MT8183 pin control"
-+ depends on OF
-+ depends on ARM64 || COMPILE_TEST
-+ default ARM64 && ARCH_MEDIATEK
-+ select PINCTRL_MTK_PARIS
-+
-+config PINCTRL_MT8516
-+ bool "Mediatek MT8516 pin control"
-+ depends on OF
-+ depends on ARM64 || COMPILE_TEST
-+ default ARM64 && ARCH_MEDIATEK
- select PINCTRL_MTK
-
- # For PMIC
---- a/drivers/pinctrl/mediatek/Makefile
-+++ b/drivers/pinctrl/mediatek/Makefile
-@@ -2,12 +2,20 @@
- # Core
- obj-$(CONFIG_EINT_MTK) += mtk-eint.o
- obj-$(CONFIG_PINCTRL_MTK) += pinctrl-mtk-common.o
-+obj-$(CONFIG_PINCTRL_MTK_MOORE) += pinctrl-moore.o pinctrl-mtk-common-v2.o
-+obj-$(CONFIG_PINCTRL_MTK_PARIS) += pinctrl-paris.o pinctrl-mtk-common-v2.o
-
- # SoC Drivers
- obj-$(CONFIG_PINCTRL_MT2701) += pinctrl-mt2701.o
- obj-$(CONFIG_PINCTRL_MT2712) += pinctrl-mt2712.o
- obj-$(CONFIG_PINCTRL_MT8135) += pinctrl-mt8135.o
- obj-$(CONFIG_PINCTRL_MT8127) += pinctrl-mt8127.o
-+obj-$(CONFIG_PINCTRL_MT6765) += pinctrl-mt6765.o
-+obj-$(CONFIG_PINCTRL_MT6797) += pinctrl-mt6797.o
- obj-$(CONFIG_PINCTRL_MT7622) += pinctrl-mt7622.o
-+obj-$(CONFIG_PINCTRL_MT7623) += pinctrl-mt7623.o
-+obj-$(CONFIG_PINCTRL_MT7629) += pinctrl-mt7629.o
- obj-$(CONFIG_PINCTRL_MT8173) += pinctrl-mt8173.o
-+obj-$(CONFIG_PINCTRL_MT8183) += pinctrl-mt8183.o
-+obj-$(CONFIG_PINCTRL_MT8516) += pinctrl-mt8516.o
- obj-$(CONFIG_PINCTRL_MT6397) += pinctrl-mt6397.o
---- a/drivers/pinctrl/mediatek/mtk-eint.c
-+++ b/drivers/pinctrl/mediatek/mtk-eint.c
-@@ -11,7 +11,7 @@
-
- #include <linux/delay.h>
- #include <linux/err.h>
--#include <linux/gpio.h>
-+#include <linux/gpio/driver.h>
- #include <linux/io.h>
- #include <linux/irqchip/chained_irq.h>
- #include <linux/irqdomain.h>
---- a/drivers/pinctrl/mediatek/mtk-eint.h
-+++ b/drivers/pinctrl/mediatek/mtk-eint.h
-@@ -92,13 +92,13 @@ static inline int mtk_eint_do_resume(str
- return -EOPNOTSUPP;
- }
-
--int mtk_eint_set_debounce(struct mtk_eint *eint, unsigned long eint_n,
-+static inline int mtk_eint_set_debounce(struct mtk_eint *eint, unsigned long eint_n,
- unsigned int debounce)
- {
- return -EOPNOTSUPP;
- }
-
--int mtk_eint_find_irq(struct mtk_eint *eint, unsigned long eint_n)
-+static inline int mtk_eint_find_irq(struct mtk_eint *eint, unsigned long eint_n)
- {
- return -EOPNOTSUPP;
- }
---- /dev/null
-+++ b/drivers/pinctrl/mediatek/pinctrl-moore.c
-@@ -0,0 +1,690 @@
-+// SPDX-License-Identifier: GPL-2.0
-+/*
-+ * MediaTek Pinctrl Moore Driver, which implement the generic dt-binding
-+ * pinctrl-bindings.txt for MediaTek SoC.
-+ *
-+ * Copyright (C) 2017-2018 MediaTek Inc.
-+ * Author: Sean Wang <sean.wang@mediatek.com>
-+ *
-+ */
-+
-+#include <linux/gpio/driver.h>
-+#include "pinctrl-moore.h"
-+
-+#define PINCTRL_PINCTRL_DEV KBUILD_MODNAME
-+
-+/* Custom pinconf parameters */
-+#define MTK_PIN_CONFIG_TDSEL (PIN_CONFIG_END + 1)
-+#define MTK_PIN_CONFIG_RDSEL (PIN_CONFIG_END + 2)
-+#define MTK_PIN_CONFIG_PU_ADV (PIN_CONFIG_END + 3)
-+#define MTK_PIN_CONFIG_PD_ADV (PIN_CONFIG_END + 4)
-+
-+static const struct pinconf_generic_params mtk_custom_bindings[] = {
-+ {"mediatek,tdsel", MTK_PIN_CONFIG_TDSEL, 0},
-+ {"mediatek,rdsel", MTK_PIN_CONFIG_RDSEL, 0},
-+ {"mediatek,pull-up-adv", MTK_PIN_CONFIG_PU_ADV, 1},
-+ {"mediatek,pull-down-adv", MTK_PIN_CONFIG_PD_ADV, 1},
-+};
-+
-+#ifdef CONFIG_DEBUG_FS
-+static const struct pin_config_item mtk_conf_items[] = {
-+ PCONFDUMP(MTK_PIN_CONFIG_TDSEL, "tdsel", NULL, true),
-+ PCONFDUMP(MTK_PIN_CONFIG_RDSEL, "rdsel", NULL, true),
-+ PCONFDUMP(MTK_PIN_CONFIG_PU_ADV, "pu-adv", NULL, true),
-+ PCONFDUMP(MTK_PIN_CONFIG_PD_ADV, "pd-adv", NULL, true),
-+};
-+#endif
-+
-+static int mtk_pinmux_set_mux(struct pinctrl_dev *pctldev,
-+ unsigned int selector, unsigned int group)
-+{
-+ struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-+ struct function_desc *func;
-+ struct group_desc *grp;
-+ int i;
-+
-+ func = pinmux_generic_get_function(pctldev, selector);
-+ if (!func)
-+ return -EINVAL;
-+
-+ grp = pinctrl_generic_get_group(pctldev, group);
-+ if (!grp)
-+ return -EINVAL;
-+
-+ dev_dbg(pctldev->dev, "enable function %s group %s\n",
-+ func->name, grp->name);
-+
-+ for (i = 0; i < grp->num_pins; i++) {
-+ const struct mtk_pin_desc *desc;
-+ int *pin_modes = grp->data;
-+ int pin = grp->pins[i];
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[pin];
-+
-+ mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_MODE,
-+ pin_modes[i]);
-+ }
-+
-+ return 0;
-+}
-+
-+static int mtk_pinmux_gpio_request_enable(struct pinctrl_dev *pctldev,
-+ struct pinctrl_gpio_range *range,
-+ unsigned int pin)
-+{
-+ struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-+ const struct mtk_pin_desc *desc;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[pin];
-+
-+ return mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_MODE,
-+ hw->soc->gpio_m);
-+}
-+
-+static int mtk_pinmux_gpio_set_direction(struct pinctrl_dev *pctldev,
-+ struct pinctrl_gpio_range *range,
-+ unsigned int pin, bool input)
-+{
-+ struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-+ const struct mtk_pin_desc *desc;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[pin];
-+
-+ /* hardware would take 0 as input direction */
-+ return mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DIR, !input);
-+}
-+
-+static int mtk_pinconf_get(struct pinctrl_dev *pctldev,
-+ unsigned int pin, unsigned long *config)
-+{
-+ struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-+ u32 param = pinconf_to_config_param(*config);
-+ int val, val2, err, reg, ret = 1;
-+ const struct mtk_pin_desc *desc;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[pin];
-+
-+ switch (param) {
-+ case PIN_CONFIG_BIAS_DISABLE:
-+ if (hw->soc->bias_disable_get) {
-+ err = hw->soc->bias_disable_get(hw, desc, &ret);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ case PIN_CONFIG_BIAS_PULL_UP:
-+ if (hw->soc->bias_get) {
-+ err = hw->soc->bias_get(hw, desc, 1, &ret);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ case PIN_CONFIG_BIAS_PULL_DOWN:
-+ if (hw->soc->bias_get) {
-+ err = hw->soc->bias_get(hw, desc, 0, &ret);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ case PIN_CONFIG_SLEW_RATE:
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_SR, &val);
-+ if (err)
-+ return err;
-+
-+ if (!val)
-+ return -EINVAL;
-+
-+ break;
-+ case PIN_CONFIG_INPUT_ENABLE:
-+ case PIN_CONFIG_OUTPUT_ENABLE:
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DIR, &val);
-+ if (err)
-+ return err;
-+
-+ /* HW takes input mode as zero; output mode as non-zero */
-+ if ((val && param == PIN_CONFIG_INPUT_ENABLE) ||
-+ (!val && param == PIN_CONFIG_OUTPUT_ENABLE))
-+ return -EINVAL;
-+
-+ break;
-+ case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DIR, &val);
-+ if (err)
-+ return err;
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_SMT, &val2);
-+ if (err)
-+ return err;
-+
-+ if (val || !val2)
-+ return -EINVAL;
-+
-+ break;
-+ case PIN_CONFIG_DRIVE_STRENGTH:
-+ if (hw->soc->drive_get) {
-+ err = hw->soc->drive_get(hw, desc, &ret);
-+ if (err)
-+ return err;
-+ } else {
-+ err = -ENOTSUPP;
-+ }
-+ break;
-+ case MTK_PIN_CONFIG_TDSEL:
-+ case MTK_PIN_CONFIG_RDSEL:
-+ reg = (param == MTK_PIN_CONFIG_TDSEL) ?
-+ PINCTRL_PIN_REG_TDSEL : PINCTRL_PIN_REG_RDSEL;
-+
-+ err = mtk_hw_get_value(hw, desc, reg, &val);
-+ if (err)
-+ return err;
-+
-+ ret = val;
-+
-+ break;
-+ case MTK_PIN_CONFIG_PU_ADV:
-+ case MTK_PIN_CONFIG_PD_ADV:
-+ if (hw->soc->adv_pull_get) {
-+ bool pullup;
-+
-+ pullup = param == MTK_PIN_CONFIG_PU_ADV;
-+ err = hw->soc->adv_pull_get(hw, desc, pullup, &ret);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ default:
-+ return -ENOTSUPP;
-+ }
-+
-+ *config = pinconf_to_config_packed(param, ret);
-+
-+ return 0;
-+}
-+
-+static int mtk_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
-+ unsigned long *configs, unsigned int num_configs)
-+{
-+ struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-+ const struct mtk_pin_desc *desc;
-+ u32 reg, param, arg;
-+ int cfg, err = 0;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[pin];
-+
-+ for (cfg = 0; cfg < num_configs; cfg++) {
-+ param = pinconf_to_config_param(configs[cfg]);
-+ arg = pinconf_to_config_argument(configs[cfg]);
-+
-+ switch (param) {
-+ case PIN_CONFIG_BIAS_DISABLE:
-+ if (hw->soc->bias_disable_set) {
-+ err = hw->soc->bias_disable_set(hw, desc);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ case PIN_CONFIG_BIAS_PULL_UP:
-+ if (hw->soc->bias_set) {
-+ err = hw->soc->bias_set(hw, desc, 1);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ case PIN_CONFIG_BIAS_PULL_DOWN:
-+ if (hw->soc->bias_set) {
-+ err = hw->soc->bias_set(hw, desc, 0);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ case PIN_CONFIG_OUTPUT_ENABLE:
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_SMT,
-+ MTK_DISABLE);
-+ if (err)
-+ goto err;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DIR,
-+ MTK_OUTPUT);
-+ if (err)
-+ goto err;
-+ break;
-+ case PIN_CONFIG_INPUT_ENABLE:
-+
-+ if (hw->soc->ies_present) {
-+ mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_IES,
-+ MTK_ENABLE);
-+ }
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DIR,
-+ MTK_INPUT);
-+ if (err)
-+ goto err;
-+ break;
-+ case PIN_CONFIG_SLEW_RATE:
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_SR,
-+ arg);
-+ if (err)
-+ goto err;
-+
-+ break;
-+ case PIN_CONFIG_OUTPUT:
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DIR,
-+ MTK_OUTPUT);
-+ if (err)
-+ goto err;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DO,
-+ arg);
-+ if (err)
-+ goto err;
-+ break;
-+ case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
-+ /* arg = 1: Input mode & SMT enable ;
-+ * arg = 0: Output mode & SMT disable
-+ */
-+ arg = arg ? 2 : 1;
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DIR,
-+ arg & 1);
-+ if (err)
-+ goto err;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_SMT,
-+ !!(arg & 2));
-+ if (err)
-+ goto err;
-+ break;
-+ case PIN_CONFIG_DRIVE_STRENGTH:
-+ if (hw->soc->drive_set) {
-+ err = hw->soc->drive_set(hw, desc, arg);
-+ if (err)
-+ return err;
-+ } else {
-+ err = -ENOTSUPP;
-+ }
-+ break;
-+ case MTK_PIN_CONFIG_TDSEL:
-+ case MTK_PIN_CONFIG_RDSEL:
-+ reg = (param == MTK_PIN_CONFIG_TDSEL) ?
-+ PINCTRL_PIN_REG_TDSEL : PINCTRL_PIN_REG_RDSEL;
-+
-+ err = mtk_hw_set_value(hw, desc, reg, arg);
-+ if (err)
-+ goto err;
-+ break;
-+ case MTK_PIN_CONFIG_PU_ADV:
-+ case MTK_PIN_CONFIG_PD_ADV:
-+ if (hw->soc->adv_pull_set) {
-+ bool pullup;
-+
-+ pullup = param == MTK_PIN_CONFIG_PU_ADV;
-+ err = hw->soc->adv_pull_set(hw, desc, pullup,
-+ arg);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ default:
-+ err = -ENOTSUPP;
-+ }
-+ }
-+err:
-+ return err;
-+}
-+
-+static int mtk_pinconf_group_get(struct pinctrl_dev *pctldev,
-+ unsigned int group, unsigned long *config)
-+{
-+ const unsigned int *pins;
-+ unsigned int i, npins, old = 0;
-+ int ret;
-+
-+ ret = pinctrl_generic_get_group_pins(pctldev, group, &pins, &npins);
-+ if (ret)
-+ return ret;
-+
-+ for (i = 0; i < npins; i++) {
-+ if (mtk_pinconf_get(pctldev, pins[i], config))
-+ return -ENOTSUPP;
-+
-+ /* configs do not match between two pins */
-+ if (i && old != *config)
-+ return -ENOTSUPP;
-+
-+ old = *config;
-+ }
-+
-+ return 0;
-+}
-+
-+static int mtk_pinconf_group_set(struct pinctrl_dev *pctldev,
-+ unsigned int group, unsigned long *configs,
-+ unsigned int num_configs)
-+{
-+ const unsigned int *pins;
-+ unsigned int i, npins;
-+ int ret;
-+
-+ ret = pinctrl_generic_get_group_pins(pctldev, group, &pins, &npins);
-+ if (ret)
-+ return ret;
-+
-+ for (i = 0; i < npins; i++) {
-+ ret = mtk_pinconf_set(pctldev, pins[i], configs, num_configs);
-+ if (ret)
-+ return ret;
-+ }
-+
-+ return 0;
-+}
-+
-+static const struct pinctrl_ops mtk_pctlops = {
-+ .get_groups_count = pinctrl_generic_get_group_count,
-+ .get_group_name = pinctrl_generic_get_group_name,
-+ .get_group_pins = pinctrl_generic_get_group_pins,
-+ .dt_node_to_map = pinconf_generic_dt_node_to_map_all,
-+ .dt_free_map = pinconf_generic_dt_free_map,
-+};
-+
-+static const struct pinmux_ops mtk_pmxops = {
-+ .get_functions_count = pinmux_generic_get_function_count,
-+ .get_function_name = pinmux_generic_get_function_name,
-+ .get_function_groups = pinmux_generic_get_function_groups,
-+ .set_mux = mtk_pinmux_set_mux,
-+ .gpio_request_enable = mtk_pinmux_gpio_request_enable,
-+ .gpio_set_direction = mtk_pinmux_gpio_set_direction,
-+ .strict = true,
-+};
-+
-+static const struct pinconf_ops mtk_confops = {
-+ .is_generic = true,
-+ .pin_config_get = mtk_pinconf_get,
-+ .pin_config_set = mtk_pinconf_set,
-+ .pin_config_group_get = mtk_pinconf_group_get,
-+ .pin_config_group_set = mtk_pinconf_group_set,
-+ .pin_config_config_dbg_show = pinconf_generic_dump_config,
-+};
-+
-+static struct pinctrl_desc mtk_desc = {
-+ .name = PINCTRL_PINCTRL_DEV,
-+ .pctlops = &mtk_pctlops,
-+ .pmxops = &mtk_pmxops,
-+ .confops = &mtk_confops,
-+ .owner = THIS_MODULE,
-+};
-+
-+static int mtk_gpio_get(struct gpio_chip *chip, unsigned int gpio)
-+{
-+ struct mtk_pinctrl *hw = gpiochip_get_data(chip);
-+ const struct mtk_pin_desc *desc;
-+ int value, err;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[gpio];
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DI, &value);
-+ if (err)
-+ return err;
-+
-+ return !!value;
-+}
-+
-+static void mtk_gpio_set(struct gpio_chip *chip, unsigned int gpio, int value)
-+{
-+ struct mtk_pinctrl *hw = gpiochip_get_data(chip);
-+ const struct mtk_pin_desc *desc;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[gpio];
-+
-+ mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DO, !!value);
-+}
-+
-+static int mtk_gpio_direction_input(struct gpio_chip *chip, unsigned int gpio)
-+{
-+ return pinctrl_gpio_direction_input(chip->base + gpio);
-+}
-+
-+static int mtk_gpio_direction_output(struct gpio_chip *chip, unsigned int gpio,
-+ int value)
-+{
-+ mtk_gpio_set(chip, gpio, value);
-+
-+ return pinctrl_gpio_direction_output(chip->base + gpio);
-+}
-+
-+static int mtk_gpio_to_irq(struct gpio_chip *chip, unsigned int offset)
-+{
-+ struct mtk_pinctrl *hw = gpiochip_get_data(chip);
-+ const struct mtk_pin_desc *desc;
-+
-+ if (!hw->eint)
-+ return -ENOTSUPP;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[offset];
-+
-+ if (desc->eint.eint_n == (u16)EINT_NA)
-+ return -ENOTSUPP;
-+
-+ return mtk_eint_find_irq(hw->eint, desc->eint.eint_n);
-+}
-+
-+static int mtk_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
-+ unsigned long config)
-+{
-+ struct mtk_pinctrl *hw = gpiochip_get_data(chip);
-+ const struct mtk_pin_desc *desc;
-+ u32 debounce;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[offset];
-+
-+ if (!hw->eint ||
-+ pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE ||
-+ desc->eint.eint_n == (u16)EINT_NA)
-+ return -ENOTSUPP;
-+
-+ debounce = pinconf_to_config_argument(config);
-+
-+ return mtk_eint_set_debounce(hw->eint, desc->eint.eint_n, debounce);
-+}
-+
-+static int mtk_build_gpiochip(struct mtk_pinctrl *hw, struct device_node *np)
-+{
-+ struct gpio_chip *chip = &hw->chip;
-+ int ret;
-+
-+ chip->label = PINCTRL_PINCTRL_DEV;
-+ chip->parent = hw->dev;
-+ chip->request = gpiochip_generic_request;
-+ chip->free = gpiochip_generic_free;
-+ chip->direction_input = mtk_gpio_direction_input;
-+ chip->direction_output = mtk_gpio_direction_output;
-+ chip->get = mtk_gpio_get;
-+ chip->set = mtk_gpio_set;
-+ chip->to_irq = mtk_gpio_to_irq,
-+ chip->set_config = mtk_gpio_set_config,
-+ chip->base = -1;
-+ chip->ngpio = hw->soc->npins;
-+ chip->of_node = np;
-+ chip->of_gpio_n_cells = 2;
-+
-+ ret = gpiochip_add_data(chip, hw);
-+ if (ret < 0)
-+ return ret;
-+
-+ /* Just for backward compatible for these old pinctrl nodes without
-+ * "gpio-ranges" property. Otherwise, called directly from a
-+ * DeviceTree-supported pinctrl driver is DEPRECATED.
-+ * Please see Section 2.1 of
-+ * Documentation/devicetree/bindings/gpio/gpio.txt on how to
-+ * bind pinctrl and gpio drivers via the "gpio-ranges" property.
-+ */
-+ if (!of_find_property(np, "gpio-ranges", NULL)) {
-+ ret = gpiochip_add_pin_range(chip, dev_name(hw->dev), 0, 0,
-+ chip->ngpio);
-+ if (ret < 0) {
-+ gpiochip_remove(chip);
-+ return ret;
-+ }
-+ }
-+
-+ return 0;
-+}
-+
-+static int mtk_build_groups(struct mtk_pinctrl *hw)
-+{
-+ int err, i;
-+
-+ for (i = 0; i < hw->soc->ngrps; i++) {
-+ const struct group_desc *group = hw->soc->grps + i;
-+
-+ err = pinctrl_generic_add_group(hw->pctrl, group->name,
-+ group->pins, group->num_pins,
-+ group->data);
-+ if (err < 0) {
-+ dev_err(hw->dev, "Failed to register group %s\n",
-+ group->name);
-+ return err;
-+ }
-+ }
-+
-+ return 0;
-+}
-+
-+static int mtk_build_functions(struct mtk_pinctrl *hw)
-+{
-+ int i, err;
-+
-+ for (i = 0; i < hw->soc->nfuncs ; i++) {
-+ const struct function_desc *func = hw->soc->funcs + i;
-+
-+ err = pinmux_generic_add_function(hw->pctrl, func->name,
-+ func->group_names,
-+ func->num_group_names,
-+ func->data);
-+ if (err < 0) {
-+ dev_err(hw->dev, "Failed to register function %s\n",
-+ func->name);
-+ return err;
-+ }
-+ }
-+
-+ return 0;
-+}
-+
-+int mtk_moore_pinctrl_probe(struct platform_device *pdev,
-+ const struct mtk_pin_soc *soc)
-+{
-+ struct pinctrl_pin_desc *pins;
-+ struct resource *res;
-+ struct mtk_pinctrl *hw;
-+ int err, i;
-+
-+ hw = devm_kzalloc(&pdev->dev, sizeof(*hw), GFP_KERNEL);
-+ if (!hw)
-+ return -ENOMEM;
-+
-+ hw->soc = soc;
-+ hw->dev = &pdev->dev;
-+
-+ if (!hw->soc->nbase_names) {
-+ dev_err(&pdev->dev,
-+ "SoC should be assigned at least one register base\n");
-+ return -EINVAL;
-+ }
-+
-+ hw->base = devm_kmalloc_array(&pdev->dev, hw->soc->nbase_names,
-+ sizeof(*hw->base), GFP_KERNEL);
-+ if (!hw->base)
-+ return -ENOMEM;
-+
-+ for (i = 0; i < hw->soc->nbase_names; i++) {
-+ res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
-+ hw->soc->base_names[i]);
-+ if (!res) {
-+ dev_err(&pdev->dev, "missing IO resource\n");
-+ return -ENXIO;
-+ }
-+
-+ hw->base[i] = devm_ioremap_resource(&pdev->dev, res);
-+ if (IS_ERR(hw->base[i]))
-+ return PTR_ERR(hw->base[i]);
-+ }
-+
-+ hw->nbase = hw->soc->nbase_names;
-+
-+ /* Copy from internal struct mtk_pin_desc to register to the core */
-+ pins = devm_kmalloc_array(&pdev->dev, hw->soc->npins, sizeof(*pins),
-+ GFP_KERNEL);
-+ if (!pins)
-+ return -ENOMEM;
-+
-+ for (i = 0; i < hw->soc->npins; i++) {
-+ pins[i].number = hw->soc->pins[i].number;
-+ pins[i].name = hw->soc->pins[i].name;
-+ }
-+
-+ /* Setup pins descriptions per SoC types */
-+ mtk_desc.pins = (const struct pinctrl_pin_desc *)pins;
-+ mtk_desc.npins = hw->soc->npins;
-+ mtk_desc.num_custom_params = ARRAY_SIZE(mtk_custom_bindings);
-+ mtk_desc.custom_params = mtk_custom_bindings;
-+#ifdef CONFIG_DEBUG_FS
-+ mtk_desc.custom_conf_items = mtk_conf_items;
-+#endif
-+
-+ err = devm_pinctrl_register_and_init(&pdev->dev, &mtk_desc, hw,
-+ &hw->pctrl);
-+ if (err)
-+ return err;
-+
-+ /* Setup groups descriptions per SoC types */
-+ err = mtk_build_groups(hw);
-+ if (err) {
-+ dev_err(&pdev->dev, "Failed to build groups\n");
-+ return err;
-+ }
-+
-+ /* Setup functions descriptions per SoC types */
-+ err = mtk_build_functions(hw);
-+ if (err) {
-+ dev_err(&pdev->dev, "Failed to build functions\n");
-+ return err;
-+ }
-+
-+ /* For able to make pinctrl_claim_hogs, we must not enable pinctrl
-+ * until all groups and functions are being added one.
-+ */
-+ err = pinctrl_enable(hw->pctrl);
-+ if (err)
-+ return err;
-+
-+ err = mtk_build_eint(hw, pdev);
-+ if (err)
-+ dev_warn(&pdev->dev,
-+ "Failed to add EINT, but pinctrl still can work\n");
-+
-+ /* Build gpiochip should be after pinctrl_enable is done */
-+ err = mtk_build_gpiochip(hw, pdev->dev.of_node);
-+ if (err) {
-+ dev_err(&pdev->dev, "Failed to add gpio_chip\n");
-+ return err;
-+ }
-+
-+ platform_set_drvdata(pdev, hw);
-+
-+ return 0;
-+}
---- /dev/null
-+++ b/drivers/pinctrl/mediatek/pinctrl-moore.h
-@@ -0,0 +1,51 @@
-+/* SPDX-License-Identifier: GPL-2.0 */
-+/*
-+ * Copyright (C) 2017-2018 MediaTek Inc.
-+ *
-+ * Author: Sean Wang <sean.wang@mediatek.com>
-+ *
-+ */
-+#ifndef __PINCTRL_MOORE_H
-+#define __PINCTRL_MOORE_H
-+
-+#include <linux/io.h>
-+#include <linux/init.h>
-+#include <linux/of.h>
-+#include <linux/of_platform.h>
-+#include <linux/platform_device.h>
-+#include <linux/pinctrl/pinctrl.h>
-+#include <linux/pinctrl/pinmux.h>
-+#include <linux/pinctrl/pinconf.h>
-+#include <linux/pinctrl/pinconf-generic.h>
-+
-+#include "../core.h"
-+#include "../pinconf.h"
-+#include "../pinmux.h"
-+#include "mtk-eint.h"
-+#include "pinctrl-mtk-common-v2.h"
-+
-+#define MTK_RANGE(_a) { .range = (_a), .nranges = ARRAY_SIZE(_a), }
-+
-+#define MTK_PIN(_number, _name, _eint_m, _eint_n, _drv_n) { \
-+ .number = _number, \
-+ .name = _name, \
-+ .eint = { \
-+ .eint_m = _eint_m, \
-+ .eint_n = _eint_n, \
-+ }, \
-+ .drv_n = _drv_n, \
-+ .funcs = NULL, \
-+ }
-+
-+#define PINCTRL_PIN_GROUP(name, id) \
-+ { \
-+ name, \
-+ id##_pins, \
-+ ARRAY_SIZE(id##_pins), \
-+ id##_funcs, \
-+ }
-+
-+int mtk_moore_pinctrl_probe(struct platform_device *pdev,
-+ const struct mtk_pin_soc *soc);
-+
-+#endif /* __PINCTRL_MOORE_H */
---- /dev/null
-+++ b/drivers/pinctrl/mediatek/pinctrl-mt6765.c
-@@ -0,0 +1,1108 @@
-+// SPDX-License-Identifier: GPL-2.0
-+/*
-+ * Copyright (C) 2018 MediaTek Inc.
-+ *
-+ * Author: ZH Chen <zh.chen@mediatek.com>
-+ *
-+ */
-+
-+#include "pinctrl-mtk-mt6765.h"
-+#include "pinctrl-paris.h"
-+
-+/* MT6765 have multiple bases to program pin configuration listed as the below:
-+ * iocfg[0]:0x10005000, iocfg[1]:0x10002C00, iocfg[2]:0x10002800,
-+ * iocfg[3]:0x10002A00, iocfg[4]:0x10002000, iocfg[5]:0x10002200,
-+ * iocfg[6]:0x10002500, iocfg[7]:0x10002600.
-+ * _i_base could be used to indicate what base the pin should be mapped into.
-+ */
-+
-+#define PIN_FIELD_BASE(_s_pin, _e_pin, _i_base, _s_addr, _x_addrs, _s_bit, _x_bits) \
-+ PIN_FIELD_CALC(_s_pin, _e_pin, _i_base, _s_addr, _x_addrs, _s_bit, \
-+ _x_bits, 32, 0)
-+
-+#define PINS_FIELD_BASE(_s_pin, _e_pin, _i_base, _s_addr, _x_addrs, _s_bit, _x_bits) \
-+ PIN_FIELD_CALC(_s_pin, _e_pin, _i_base, _s_addr, _x_addrs, _s_bit, \
-+ _x_bits, 32, 1)
-+
-+static const struct mtk_pin_field_calc mt6765_pin_mode_range[] = {
-+ PIN_FIELD(0, 202, 0x300, 0x10, 0, 4),
-+};
-+
-+static const struct mtk_pin_field_calc mt6765_pin_dir_range[] = {
-+ PIN_FIELD(0, 202, 0x0, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt6765_pin_di_range[] = {
-+ PIN_FIELD(0, 202, 0x200, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt6765_pin_do_range[] = {
-+ PIN_FIELD(0, 202, 0x100, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt6765_pin_smt_range[] = {
-+ PINS_FIELD_BASE(0, 3, 2, 0x00b0, 0x10, 4, 1),
-+ PINS_FIELD_BASE(4, 7, 2, 0x00b0, 0x10, 5, 1),
-+ PIN_FIELD_BASE(8, 8, 3, 0x0080, 0x10, 3, 1),
-+ PINS_FIELD_BASE(9, 11, 2, 0x00b0, 0x10, 6, 1),
-+ PIN_FIELD_BASE(12, 12, 5, 0x0060, 0x10, 9, 1),
-+ PINS_FIELD_BASE(13, 16, 6, 0x00b0, 0x10, 10, 1),
-+ PINS_FIELD_BASE(17, 20, 6, 0x00b0, 0x10, 8, 1),
-+ PINS_FIELD_BASE(21, 24, 6, 0x00b0, 0x10, 9, 1),
-+ PINS_FIELD_BASE(25, 28, 6, 0x00b0, 0x10, 7, 1),
-+ PIN_FIELD_BASE(29, 29, 6, 0x00b0, 0x10, 0, 1),
-+ PIN_FIELD_BASE(30, 30, 6, 0x00b0, 0x10, 1, 1),
-+ PINS_FIELD_BASE(31, 34, 6, 0x00b0, 0x10, 2, 1),
-+ PINS_FIELD_BASE(35, 36, 6, 0x00b0, 0x10, 5, 1),
-+ PIN_FIELD_BASE(37, 37, 6, 0x00b0, 0x10, 6, 1),
-+ PIN_FIELD_BASE(38, 38, 6, 0x00b0, 0x10, 4, 1),
-+ PINS_FIELD_BASE(39, 40, 6, 0x00b0, 0x10, 3, 1),
-+ PINS_FIELD_BASE(41, 42, 7, 0x00c0, 0x10, 6, 1),
-+ PIN_FIELD_BASE(43, 43, 7, 0x00c0, 0x10, 3, 1),
-+ PIN_FIELD_BASE(44, 44, 7, 0x00c0, 0x10, 4, 1),
-+ PIN_FIELD_BASE(45, 45, 7, 0x00c0, 0x10, 8, 1),
-+ PINS_FIELD_BASE(46, 47, 7, 0x00c0, 0x10, 7, 1),
-+ PIN_FIELD_BASE(48, 48, 7, 0x00c0, 0x10, 15, 1),
-+ PIN_FIELD_BASE(49, 49, 7, 0x00c0, 0x10, 17, 1),
-+ PIN_FIELD_BASE(50, 50, 7, 0x00c0, 0x10, 14, 1),
-+ PIN_FIELD_BASE(51, 51, 7, 0x00c0, 0x10, 16, 1),
-+ PINS_FIELD_BASE(52, 57, 7, 0x00c0, 0x10, 0, 1),
-+ PINS_FIELD_BASE(58, 60, 7, 0x00c0, 0x10, 12, 1),
-+ PINS_FIELD_BASE(61, 62, 3, 0x0080, 0x10, 5, 1),
-+ PINS_FIELD_BASE(63, 64, 3, 0x0080, 0x10, 4, 1),
-+ PINS_FIELD_BASE(65, 66, 3, 0x0080, 0x10, 7, 1),
-+ PINS_FIELD_BASE(67, 68, 3, 0x0080, 0x10, 6, 1),
-+ PINS_FIELD_BASE(69, 73, 3, 0x0080, 0x10, 1, 1),
-+ PINS_FIELD_BASE(74, 78, 3, 0x0080, 0x10, 2, 1),
-+ PINS_FIELD_BASE(79, 80, 3, 0x0080, 0x10, 0, 1),
-+ PIN_FIELD_BASE(81, 81, 3, 0x0080, 0x10, 12, 1),
-+ PIN_FIELD_BASE(82, 82, 3, 0x0080, 0x10, 11, 1),
-+ PIN_FIELD_BASE(83, 83, 3, 0x0080, 0x10, 9, 1),
-+ PIN_FIELD_BASE(84, 84, 3, 0x0080, 0x10, 10, 1),
-+ PIN_FIELD_BASE(85, 85, 7, 0x00c0, 0x10, 12, 1),
-+ PIN_FIELD_BASE(86, 86, 7, 0x00c0, 0x10, 13, 1),
-+ PIN_FIELD_BASE(87, 87, 7, 0x00c0, 0x10, 2, 1),
-+ PIN_FIELD_BASE(88, 88, 7, 0x00c0, 0x10, 1, 1),
-+ PIN_FIELD_BASE(89, 89, 2, 0x00b0, 0x10, 13, 1),
-+ PIN_FIELD_BASE(90, 90, 3, 0x0080, 0x10, 8, 1),
-+ PINS_FIELD_BASE(91, 92, 2, 0x00b0, 0x10, 8, 1),
-+ PINS_FIELD_BASE(93, 94, 2, 0x00b0, 0x10, 7, 1),
-+ PINS_FIELD_BASE(95, 96, 2, 0x00b0, 0x10, 14, 1),
-+ PINS_FIELD_BASE(97, 98, 2, 0x00b0, 0x10, 2, 1),
-+ PIN_FIELD_BASE(99, 99, 2, 0x00b0, 0x10, 0, 1),
-+ PIN_FIELD_BASE(100, 100, 2, 0x00b0, 0x10, 1, 1),
-+ PINS_FIELD_BASE(101, 102, 2, 0x00b0, 0x10, 3, 1),
-+ PIN_FIELD_BASE(103, 103, 2, 0x00b0, 0x10, 9, 1),
-+ PIN_FIELD_BASE(104, 104, 2, 0x00b0, 0x10, 11, 1),
-+ PIN_FIELD_BASE(105, 105, 2, 0x00b0, 0x10, 10, 1),
-+ PIN_FIELD_BASE(106, 106, 2, 0x00b0, 0x10, 12, 1),
-+ PIN_FIELD_BASE(107, 107, 1, 0x0080, 0x10, 4, 1),
-+ PIN_FIELD_BASE(108, 108, 1, 0x0080, 0x10, 3, 1),
-+ PIN_FIELD_BASE(109, 109, 1, 0x0080, 0x10, 5, 1),
-+ PIN_FIELD_BASE(110, 110, 1, 0x0080, 0x10, 0, 1),
-+ PIN_FIELD_BASE(111, 111, 1, 0x0080, 0x10, 1, 1),
-+ PIN_FIELD_BASE(112, 112, 1, 0x0080, 0x10, 2, 1),
-+ PIN_FIELD_BASE(113, 113, 1, 0x0080, 0x10, 9, 1),
-+ PIN_FIELD_BASE(114, 114, 1, 0x0080, 0x10, 10, 1),
-+ PIN_FIELD_BASE(115, 115, 1, 0x0080, 0x10, 6, 1),
-+ PIN_FIELD_BASE(116, 116, 1, 0x0080, 0x10, 7, 1),
-+ PIN_FIELD_BASE(117, 117, 1, 0x0080, 0x10, 12, 1),
-+ PIN_FIELD_BASE(118, 118, 1, 0x0080, 0x10, 13, 1),
-+ PIN_FIELD_BASE(119, 119, 1, 0x0080, 0x10, 14, 1),
-+ PIN_FIELD_BASE(120, 120, 1, 0x0080, 0x10, 11, 1),
-+ PIN_FIELD_BASE(121, 121, 1, 0x0080, 0x10, 8, 1),
-+ PIN_FIELD_BASE(122, 122, 4, 0x0080, 0x10, 2, 1),
-+ PIN_FIELD_BASE(123, 123, 4, 0x0080, 0x10, 3, 1),
-+ PIN_FIELD_BASE(124, 124, 4, 0x0080, 0x10, 1, 1),
-+ PIN_FIELD_BASE(125, 125, 4, 0x0080, 0x10, 5, 1),
-+ PIN_FIELD_BASE(126, 126, 4, 0x0080, 0x10, 7, 1),
-+ PIN_FIELD_BASE(127, 127, 4, 0x0080, 0x10, 9, 1),
-+ PIN_FIELD_BASE(128, 128, 4, 0x0080, 0x10, 4, 1),
-+ PIN_FIELD_BASE(129, 129, 4, 0x0080, 0x10, 8, 1),
-+ PIN_FIELD_BASE(130, 130, 4, 0x0080, 0x10, 10, 1),
-+ PIN_FIELD_BASE(131, 131, 4, 0x0080, 0x10, 11, 1),
-+ PIN_FIELD_BASE(132, 132, 4, 0x0080, 0x10, 6, 1),
-+ PIN_FIELD_BASE(133, 133, 4, 0x0080, 0x10, 12, 1),
-+ PIN_FIELD_BASE(134, 134, 5, 0x0060, 0x10, 11, 1),
-+ PIN_FIELD_BASE(135, 135, 5, 0x0060, 0x10, 13, 1),
-+ PIN_FIELD_BASE(136, 136, 5, 0x0060, 0x10, 1, 1),
-+ PIN_FIELD_BASE(137, 137, 5, 0x0060, 0x10, 7, 1),
-+ PIN_FIELD_BASE(138, 138, 5, 0x0060, 0x10, 4, 1),
-+ PIN_FIELD_BASE(139, 139, 5, 0x0060, 0x10, 5, 1),
-+ PIN_FIELD_BASE(140, 140, 5, 0x0060, 0x10, 0, 1),
-+ PIN_FIELD_BASE(141, 141, 5, 0x0060, 0x10, 6, 1),
-+ PIN_FIELD_BASE(142, 142, 5, 0x0060, 0x10, 2, 1),
-+ PIN_FIELD_BASE(143, 143, 5, 0x0060, 0x10, 3, 1),
-+ PINS_FIELD_BASE(144, 147, 5, 0x0060, 0x10, 10, 1),
-+ PINS_FIELD_BASE(148, 149, 5, 0x0060, 0x10, 12, 1),
-+ PINS_FIELD_BASE(150, 151, 7, 0x00c0, 0x10, 9, 1),
-+ PINS_FIELD_BASE(152, 153, 7, 0x00c0, 0x10, 10, 1),
-+ PIN_FIELD_BASE(154, 154, 7, 0x00c0, 0x10, 11, 1),
-+ PINS_FIELD_BASE(155, 158, 3, 0x0080, 0x10, 13, 1),
-+ PIN_FIELD_BASE(159, 159, 7, 0x00c0, 0x10, 11, 1),
-+ PIN_FIELD_BASE(160, 160, 5, 0x0060, 0x10, 8, 1),
-+ PIN_FIELD_BASE(161, 161, 1, 0x0080, 0x10, 15, 1),
-+ PIN_FIELD_BASE(162, 162, 1, 0x0080, 0x10, 16, 1),
-+ PINS_FIELD_BASE(163, 170, 4, 0x0080, 0x10, 0, 1),
-+ PINS_FIELD_BASE(171, 179, 7, 0x00c0, 0x10, 5, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt6765_pin_pd_range[] = {
-+ PIN_FIELD_BASE(0, 0, 2, 0x0040, 0x10, 6, 1),
-+ PIN_FIELD_BASE(1, 1, 2, 0x0040, 0x10, 7, 1),
-+ PIN_FIELD_BASE(2, 2, 2, 0x0040, 0x10, 10, 1),
-+ PIN_FIELD_BASE(3, 3, 2, 0x0040, 0x10, 11, 1),
-+ PIN_FIELD_BASE(4, 4, 2, 0x0040, 0x10, 12, 1),
-+ PIN_FIELD_BASE(5, 5, 2, 0x0040, 0x10, 13, 1),
-+ PIN_FIELD_BASE(6, 6, 2, 0x0040, 0x10, 14, 1),
-+ PIN_FIELD_BASE(7, 7, 2, 0x0040, 0x10, 15, 1),
-+ PIN_FIELD_BASE(8, 8, 3, 0x0040, 0x10, 12, 1),
-+ PIN_FIELD_BASE(9, 9, 2, 0x0040, 0x10, 16, 1),
-+ PIN_FIELD_BASE(10, 10, 2, 0x0040, 0x10, 8, 1),
-+ PIN_FIELD_BASE(11, 11, 2, 0x0040, 0x10, 9, 1),
-+ PIN_FIELD_BASE(12, 12, 5, 0x0030, 0x10, 9, 1),
-+ PIN_FIELD_BASE(13, 13, 6, 0x0040, 0x10, 14, 1),
-+ PIN_FIELD_BASE(14, 14, 6, 0x0040, 0x10, 13, 1),
-+ PIN_FIELD_BASE(15, 15, 6, 0x0040, 0x10, 15, 1),
-+ PIN_FIELD_BASE(16, 16, 6, 0x0040, 0x10, 12, 1),
-+ PIN_FIELD_BASE(17, 17, 6, 0x0040, 0x10, 7, 1),
-+ PIN_FIELD_BASE(18, 18, 6, 0x0040, 0x10, 4, 1),
-+ PIN_FIELD_BASE(19, 19, 6, 0x0040, 0x10, 6, 1),
-+ PIN_FIELD_BASE(20, 20, 6, 0x0040, 0x10, 5, 1),
-+ PIN_FIELD_BASE(21, 21, 6, 0x0040, 0x10, 10, 1),
-+ PIN_FIELD_BASE(22, 22, 6, 0x0040, 0x10, 9, 1),
-+ PIN_FIELD_BASE(23, 23, 6, 0x0040, 0x10, 11, 1),
-+ PIN_FIELD_BASE(24, 24, 6, 0x0040, 0x10, 8, 1),
-+ PIN_FIELD_BASE(25, 25, 6, 0x0040, 0x10, 2, 1),
-+ PIN_FIELD_BASE(26, 26, 6, 0x0040, 0x10, 1, 1),
-+ PIN_FIELD_BASE(27, 27, 6, 0x0040, 0x10, 3, 1),
-+ PINS_FIELD_BASE(28, 40, 6, 0x0040, 0x10, 0, 1),
-+ PIN_FIELD_BASE(41, 41, 7, 0x0060, 0x10, 19, 1),
-+ PIN_FIELD_BASE(42, 42, 7, 0x0060, 0x10, 9, 1),
-+ PIN_FIELD_BASE(43, 43, 7, 0x0060, 0x10, 8, 1),
-+ PIN_FIELD_BASE(44, 44, 7, 0x0060, 0x10, 10, 1),
-+ PIN_FIELD_BASE(45, 45, 7, 0x0060, 0x10, 22, 1),
-+ PIN_FIELD_BASE(46, 46, 7, 0x0060, 0x10, 21, 1),
-+ PIN_FIELD_BASE(47, 47, 7, 0x0060, 0x10, 20, 1),
-+ PIN_FIELD_BASE(48, 48, 7, 0x0070, 0x10, 3, 1),
-+ PIN_FIELD_BASE(49, 49, 7, 0x0070, 0x10, 5, 1),
-+ PIN_FIELD_BASE(50, 50, 7, 0x0070, 0x10, 2, 1),
-+ PIN_FIELD_BASE(51, 51, 7, 0x0070, 0x10, 4, 1),
-+ PIN_FIELD_BASE(52, 52, 7, 0x0060, 0x10, 1, 1),
-+ PIN_FIELD_BASE(53, 53, 7, 0x0060, 0x10, 0, 1),
-+ PIN_FIELD_BASE(54, 54, 7, 0x0060, 0x10, 5, 1),
-+ PIN_FIELD_BASE(55, 55, 7, 0x0060, 0x10, 3, 1),
-+ PIN_FIELD_BASE(56, 56, 7, 0x0060, 0x10, 4, 1),
-+ PIN_FIELD_BASE(57, 57, 7, 0x0060, 0x10, 2, 1),
-+ PIN_FIELD_BASE(58, 58, 7, 0x0070, 0x10, 0, 1),
-+ PIN_FIELD_BASE(59, 59, 7, 0x0060, 0x10, 31, 1),
-+ PIN_FIELD_BASE(60, 60, 7, 0x0060, 0x10, 30, 1),
-+ PIN_FIELD_BASE(61, 61, 3, 0x0040, 0x10, 18, 1),
-+ PIN_FIELD_BASE(62, 62, 3, 0x0040, 0x10, 14, 1),
-+ PIN_FIELD_BASE(63, 63, 3, 0x0040, 0x10, 17, 1),
-+ PIN_FIELD_BASE(64, 64, 3, 0x0040, 0x10, 13, 1),
-+ PIN_FIELD_BASE(65, 65, 3, 0x0040, 0x10, 20, 1),
-+ PIN_FIELD_BASE(66, 66, 3, 0x0040, 0x10, 16, 1),
-+ PIN_FIELD_BASE(67, 67, 3, 0x0040, 0x10, 19, 1),
-+ PIN_FIELD_BASE(68, 68, 3, 0x0040, 0x10, 15, 1),
-+ PIN_FIELD_BASE(69, 69, 3, 0x0040, 0x10, 8, 1),
-+ PIN_FIELD_BASE(70, 70, 3, 0x0040, 0x10, 7, 1),
-+ PIN_FIELD_BASE(71, 71, 3, 0x0040, 0x10, 6, 1),
-+ PIN_FIELD_BASE(72, 72, 3, 0x0040, 0x10, 5, 1),
-+ PIN_FIELD_BASE(73, 73, 3, 0x0040, 0x10, 4, 1),
-+ PIN_FIELD_BASE(74, 74, 3, 0x0040, 0x10, 3, 1),
-+ PIN_FIELD_BASE(75, 75, 3, 0x0040, 0x10, 2, 1),
-+ PIN_FIELD_BASE(76, 76, 3, 0x0040, 0x10, 1, 1),
-+ PIN_FIELD_BASE(77, 77, 3, 0x0040, 0x10, 0, 1),
-+ PIN_FIELD_BASE(78, 78, 3, 0x0040, 0x10, 9, 1),
-+ PIN_FIELD_BASE(79, 79, 3, 0x0040, 0x10, 11, 1),
-+ PIN_FIELD_BASE(80, 80, 3, 0x0040, 0x10, 10, 1),
-+ PIN_FIELD_BASE(81, 81, 3, 0x0040, 0x10, 25, 1),
-+ PIN_FIELD_BASE(82, 82, 3, 0x0040, 0x10, 24, 1),
-+ PIN_FIELD_BASE(83, 83, 3, 0x0040, 0x10, 22, 1),
-+ PIN_FIELD_BASE(84, 84, 3, 0x0040, 0x10, 23, 1),
-+ PIN_FIELD_BASE(85, 85, 7, 0x0070, 0x10, 1, 1),
-+ PIN_FIELD_BASE(86, 86, 7, 0x0060, 0x10, 29, 1),
-+ PIN_FIELD_BASE(87, 87, 7, 0x0060, 0x10, 7, 1),
-+ PIN_FIELD_BASE(88, 88, 7, 0x0060, 0x10, 6, 1),
-+ PIN_FIELD_BASE(89, 89, 2, 0x0040, 0x10, 21, 1),
-+ PINS_FIELD_BASE(90, 94, 3, 0x0040, 0x10, 21, 1),
-+ PIN_FIELD_BASE(95, 95, 2, 0x0040, 0x10, 22, 1),
-+ PIN_FIELD_BASE(96, 96, 2, 0x0040, 0x10, 23, 1),
-+ PIN_FIELD_BASE(97, 97, 2, 0x0040, 0x10, 2, 1),
-+ PIN_FIELD_BASE(98, 98, 2, 0x0040, 0x10, 3, 1),
-+ PIN_FIELD_BASE(99, 99, 2, 0x0040, 0x10, 0, 1),
-+ PIN_FIELD_BASE(100, 100, 2, 0x0040, 0x10, 1, 1),
-+ PIN_FIELD_BASE(101, 101, 2, 0x0040, 0x10, 4, 1),
-+ PIN_FIELD_BASE(102, 102, 2, 0x0040, 0x10, 5, 1),
-+ PIN_FIELD_BASE(103, 103, 2, 0x0040, 0x10, 17, 1),
-+ PIN_FIELD_BASE(104, 104, 2, 0x0040, 0x10, 19, 1),
-+ PIN_FIELD_BASE(105, 105, 2, 0x0040, 0x10, 18, 1),
-+ PIN_FIELD_BASE(106, 106, 2, 0x0040, 0x10, 20, 1),
-+ PIN_FIELD_BASE(107, 107, 1, 0x0040, 0x10, 4, 1),
-+ PIN_FIELD_BASE(108, 108, 1, 0x0040, 0x10, 3, 1),
-+ PIN_FIELD_BASE(109, 109, 1, 0x0040, 0x10, 5, 1),
-+ PIN_FIELD_BASE(110, 110, 1, 0x0040, 0x10, 0, 1),
-+ PIN_FIELD_BASE(111, 111, 1, 0x0040, 0x10, 1, 1),
-+ PIN_FIELD_BASE(112, 112, 1, 0x0040, 0x10, 2, 1),
-+ PIN_FIELD_BASE(113, 113, 1, 0x0040, 0x10, 9, 1),
-+ PIN_FIELD_BASE(114, 114, 1, 0x0040, 0x10, 10, 1),
-+ PIN_FIELD_BASE(115, 115, 1, 0x0040, 0x10, 6, 1),
-+ PIN_FIELD_BASE(116, 116, 1, 0x0040, 0x10, 7, 1),
-+ PIN_FIELD_BASE(117, 117, 1, 0x0040, 0x10, 12, 1),
-+ PIN_FIELD_BASE(118, 118, 1, 0x0040, 0x10, 13, 1),
-+ PIN_FIELD_BASE(119, 119, 1, 0x0040, 0x10, 14, 1),
-+ PIN_FIELD_BASE(120, 120, 1, 0x0040, 0x10, 11, 1),
-+ PINS_FIELD_BASE(121, 133, 1, 0x0040, 0x10, 8, 1),
-+ PIN_FIELD_BASE(134, 134, 5, 0x0030, 0x10, 14, 1),
-+ PIN_FIELD_BASE(135, 135, 5, 0x0030, 0x10, 19, 1),
-+ PIN_FIELD_BASE(136, 136, 5, 0x0030, 0x10, 1, 1),
-+ PIN_FIELD_BASE(137, 137, 5, 0x0030, 0x10, 7, 1),
-+ PIN_FIELD_BASE(138, 138, 5, 0x0030, 0x10, 4, 1),
-+ PIN_FIELD_BASE(139, 139, 5, 0x0030, 0x10, 5, 1),
-+ PIN_FIELD_BASE(140, 140, 5, 0x0030, 0x10, 0, 1),
-+ PIN_FIELD_BASE(141, 141, 5, 0x0030, 0x10, 6, 1),
-+ PIN_FIELD_BASE(142, 142, 5, 0x0030, 0x10, 2, 1),
-+ PIN_FIELD_BASE(143, 143, 5, 0x0030, 0x10, 3, 1),
-+ PIN_FIELD_BASE(144, 144, 5, 0x0030, 0x10, 12, 1),
-+ PIN_FIELD_BASE(145, 145, 5, 0x0030, 0x10, 11, 1),
-+ PIN_FIELD_BASE(146, 146, 5, 0x0030, 0x10, 13, 1),
-+ PIN_FIELD_BASE(147, 147, 5, 0x0030, 0x10, 10, 1),
-+ PIN_FIELD_BASE(148, 148, 5, 0x0030, 0x10, 15, 1),
-+ PIN_FIELD_BASE(149, 149, 5, 0x0030, 0x10, 16, 1),
-+ PIN_FIELD_BASE(150, 150, 7, 0x0060, 0x10, 23, 1),
-+ PIN_FIELD_BASE(151, 151, 7, 0x0060, 0x10, 24, 1),
-+ PIN_FIELD_BASE(152, 152, 7, 0x0060, 0x10, 25, 1),
-+ PIN_FIELD_BASE(153, 153, 7, 0x0060, 0x10, 26, 1),
-+ PIN_FIELD_BASE(154, 154, 7, 0x0060, 0x10, 28, 1),
-+ PIN_FIELD_BASE(155, 155, 3, 0x0040, 0x10, 28, 1),
-+ PIN_FIELD_BASE(156, 156, 3, 0x0040, 0x10, 27, 1),
-+ PIN_FIELD_BASE(157, 157, 3, 0x0040, 0x10, 29, 1),
-+ PIN_FIELD_BASE(158, 158, 3, 0x0040, 0x10, 26, 1),
-+ PIN_FIELD_BASE(159, 159, 7, 0x0060, 0x10, 27, 1),
-+ PIN_FIELD_BASE(160, 160, 5, 0x0030, 0x10, 8, 1),
-+ PIN_FIELD_BASE(161, 161, 1, 0x0040, 0x10, 15, 1),
-+ PIN_FIELD_BASE(162, 162, 1, 0x0040, 0x10, 16, 1),
-+ PIN_FIELD_BASE(163, 163, 4, 0x0020, 0x10, 0, 1),
-+ PIN_FIELD_BASE(164, 164, 4, 0x0020, 0x10, 1, 1),
-+ PIN_FIELD_BASE(165, 165, 4, 0x0020, 0x10, 2, 1),
-+ PIN_FIELD_BASE(166, 166, 4, 0x0020, 0x10, 3, 1),
-+ PIN_FIELD_BASE(167, 167, 4, 0x0020, 0x10, 4, 1),
-+ PIN_FIELD_BASE(168, 168, 4, 0x0020, 0x10, 5, 1),
-+ PIN_FIELD_BASE(169, 169, 4, 0x0020, 0x10, 6, 1),
-+ PIN_FIELD_BASE(170, 170, 4, 0x0020, 0x10, 7, 1),
-+ PIN_FIELD_BASE(171, 171, 7, 0x0060, 0x10, 17, 1),
-+ PIN_FIELD_BASE(172, 172, 7, 0x0060, 0x10, 18, 1),
-+ PIN_FIELD_BASE(173, 173, 7, 0x0060, 0x10, 11, 1),
-+ PIN_FIELD_BASE(174, 174, 7, 0x0060, 0x10, 12, 1),
-+ PIN_FIELD_BASE(175, 175, 7, 0x0060, 0x10, 13, 1),
-+ PIN_FIELD_BASE(176, 176, 7, 0x0060, 0x10, 14, 1),
-+ PIN_FIELD_BASE(177, 177, 7, 0x0060, 0x10, 15, 1),
-+ PINS_FIELD_BASE(178, 179, 7, 0x0060, 0x10, 16, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt6765_pin_pu_range[] = {
-+ PIN_FIELD_BASE(0, 0, 2, 0x0060, 0x10, 6, 1),
-+ PIN_FIELD_BASE(1, 1, 2, 0x0060, 0x10, 7, 1),
-+ PIN_FIELD_BASE(2, 2, 2, 0x0060, 0x10, 10, 1),
-+ PIN_FIELD_BASE(3, 3, 2, 0x0060, 0x10, 11, 1),
-+ PIN_FIELD_BASE(4, 4, 2, 0x0060, 0x10, 12, 1),
-+ PIN_FIELD_BASE(5, 5, 2, 0x0060, 0x10, 13, 1),
-+ PIN_FIELD_BASE(6, 6, 2, 0x0060, 0x10, 14, 1),
-+ PIN_FIELD_BASE(7, 7, 2, 0x0060, 0x10, 15, 1),
-+ PIN_FIELD_BASE(8, 8, 3, 0x0050, 0x10, 12, 1),
-+ PIN_FIELD_BASE(9, 9, 2, 0x0060, 0x10, 16, 1),
-+ PIN_FIELD_BASE(10, 10, 2, 0x0060, 0x10, 8, 1),
-+ PIN_FIELD_BASE(11, 11, 2, 0x0060, 0x10, 9, 1),
-+ PIN_FIELD_BASE(12, 12, 5, 0x0040, 0x10, 9, 1),
-+ PIN_FIELD_BASE(13, 13, 6, 0x0060, 0x10, 14, 1),
-+ PIN_FIELD_BASE(14, 14, 6, 0x0060, 0x10, 13, 1),
-+ PIN_FIELD_BASE(15, 15, 6, 0x0060, 0x10, 15, 1),
-+ PIN_FIELD_BASE(16, 16, 6, 0x0060, 0x10, 12, 1),
-+ PIN_FIELD_BASE(17, 17, 6, 0x0060, 0x10, 7, 1),
-+ PIN_FIELD_BASE(18, 18, 6, 0x0060, 0x10, 4, 1),
-+ PIN_FIELD_BASE(19, 19, 6, 0x0060, 0x10, 6, 1),
-+ PIN_FIELD_BASE(20, 20, 6, 0x0060, 0x10, 5, 1),
-+ PIN_FIELD_BASE(21, 21, 6, 0x0060, 0x10, 10, 1),
-+ PIN_FIELD_BASE(22, 22, 6, 0x0060, 0x10, 9, 1),
-+ PIN_FIELD_BASE(23, 23, 6, 0x0060, 0x10, 11, 1),
-+ PIN_FIELD_BASE(24, 24, 6, 0x0060, 0x10, 8, 1),
-+ PIN_FIELD_BASE(25, 25, 6, 0x0060, 0x10, 2, 1),
-+ PIN_FIELD_BASE(26, 26, 6, 0x0060, 0x10, 1, 1),
-+ PIN_FIELD_BASE(27, 27, 6, 0x0060, 0x10, 3, 1),
-+ PINS_FIELD_BASE(28, 40, 6, 0x0060, 0x10, 0, 1),
-+ PIN_FIELD_BASE(41, 41, 7, 0x0080, 0x10, 19, 1),
-+ PIN_FIELD_BASE(42, 42, 7, 0x0080, 0x10, 9, 1),
-+ PIN_FIELD_BASE(43, 43, 7, 0x0080, 0x10, 8, 1),
-+ PIN_FIELD_BASE(44, 44, 7, 0x0080, 0x10, 10, 1),
-+ PIN_FIELD_BASE(45, 45, 7, 0x0080, 0x10, 22, 1),
-+ PIN_FIELD_BASE(46, 46, 7, 0x0080, 0x10, 21, 1),
-+ PIN_FIELD_BASE(47, 47, 7, 0x0080, 0x10, 20, 1),
-+ PIN_FIELD_BASE(48, 48, 7, 0x0090, 0x10, 3, 1),
-+ PIN_FIELD_BASE(49, 49, 7, 0x0090, 0x10, 5, 1),
-+ PIN_FIELD_BASE(50, 50, 7, 0x0090, 0x10, 2, 1),
-+ PIN_FIELD_BASE(51, 51, 7, 0x0090, 0x10, 4, 1),
-+ PIN_FIELD_BASE(52, 52, 7, 0x0080, 0x10, 1, 1),
-+ PIN_FIELD_BASE(53, 53, 7, 0x0080, 0x10, 0, 1),
-+ PIN_FIELD_BASE(54, 54, 7, 0x0080, 0x10, 5, 1),
-+ PIN_FIELD_BASE(55, 55, 7, 0x0080, 0x10, 3, 1),
-+ PIN_FIELD_BASE(56, 56, 7, 0x0080, 0x10, 4, 1),
-+ PIN_FIELD_BASE(57, 57, 7, 0x0080, 0x10, 2, 1),
-+ PIN_FIELD_BASE(58, 58, 7, 0x0090, 0x10, 0, 1),
-+ PIN_FIELD_BASE(59, 59, 7, 0x0080, 0x10, 31, 1),
-+ PIN_FIELD_BASE(60, 60, 7, 0x0080, 0x10, 30, 1),
-+ PIN_FIELD_BASE(61, 61, 3, 0x0050, 0x10, 18, 1),
-+ PIN_FIELD_BASE(62, 62, 3, 0x0050, 0x10, 14, 1),
-+ PIN_FIELD_BASE(63, 63, 3, 0x0050, 0x10, 17, 1),
-+ PIN_FIELD_BASE(64, 64, 3, 0x0050, 0x10, 13, 1),
-+ PIN_FIELD_BASE(65, 65, 3, 0x0050, 0x10, 20, 1),
-+ PIN_FIELD_BASE(66, 66, 3, 0x0050, 0x10, 16, 1),
-+ PIN_FIELD_BASE(67, 67, 3, 0x0050, 0x10, 19, 1),
-+ PIN_FIELD_BASE(68, 68, 3, 0x0050, 0x10, 15, 1),
-+ PIN_FIELD_BASE(69, 69, 3, 0x0050, 0x10, 8, 1),
-+ PIN_FIELD_BASE(70, 70, 3, 0x0050, 0x10, 7, 1),
-+ PIN_FIELD_BASE(71, 71, 3, 0x0050, 0x10, 6, 1),
-+ PIN_FIELD_BASE(72, 72, 3, 0x0050, 0x10, 5, 1),
-+ PIN_FIELD_BASE(73, 73, 3, 0x0050, 0x10, 4, 1),
-+ PIN_FIELD_BASE(74, 74, 3, 0x0050, 0x10, 3, 1),
-+ PIN_FIELD_BASE(75, 75, 3, 0x0050, 0x10, 2, 1),
-+ PIN_FIELD_BASE(76, 76, 3, 0x0050, 0x10, 1, 1),
-+ PIN_FIELD_BASE(77, 77, 3, 0x0050, 0x10, 0, 1),
-+ PIN_FIELD_BASE(78, 78, 3, 0x0050, 0x10, 9, 1),
-+ PIN_FIELD_BASE(79, 79, 3, 0x0050, 0x10, 11, 1),
-+ PIN_FIELD_BASE(80, 80, 3, 0x0050, 0x10, 10, 1),
-+ PIN_FIELD_BASE(81, 81, 3, 0x0050, 0x10, 25, 1),
-+ PIN_FIELD_BASE(82, 82, 3, 0x0050, 0x10, 24, 1),
-+ PIN_FIELD_BASE(83, 83, 3, 0x0050, 0x10, 22, 1),
-+ PIN_FIELD_BASE(84, 84, 3, 0x0050, 0x10, 23, 1),
-+ PIN_FIELD_BASE(85, 85, 7, 0x0090, 0x10, 1, 1),
-+ PIN_FIELD_BASE(86, 86, 7, 0x0080, 0x10, 29, 1),
-+ PIN_FIELD_BASE(87, 87, 7, 0x0080, 0x10, 7, 1),
-+ PIN_FIELD_BASE(88, 88, 7, 0x0080, 0x10, 6, 1),
-+ PIN_FIELD_BASE(89, 89, 2, 0x0060, 0x10, 21, 1),
-+ PINS_FIELD_BASE(90, 94, 3, 0x0050, 0x10, 21, 1),
-+ PIN_FIELD_BASE(95, 95, 2, 0x0060, 0x10, 22, 1),
-+ PIN_FIELD_BASE(96, 96, 2, 0x0060, 0x10, 23, 1),
-+ PIN_FIELD_BASE(97, 97, 2, 0x0060, 0x10, 2, 1),
-+ PIN_FIELD_BASE(98, 98, 2, 0x0060, 0x10, 3, 1),
-+ PIN_FIELD_BASE(99, 99, 2, 0x0060, 0x10, 0, 1),
-+ PIN_FIELD_BASE(100, 100, 2, 0x0060, 0x10, 1, 1),
-+ PIN_FIELD_BASE(101, 101, 2, 0x0060, 0x10, 4, 1),
-+ PIN_FIELD_BASE(102, 102, 2, 0x0060, 0x10, 5, 1),
-+ PIN_FIELD_BASE(103, 103, 2, 0x0060, 0x10, 17, 1),
-+ PIN_FIELD_BASE(104, 104, 2, 0x0060, 0x10, 19, 1),
-+ PIN_FIELD_BASE(105, 105, 2, 0x0060, 0x10, 18, 1),
-+ PIN_FIELD_BASE(106, 106, 2, 0x0060, 0x10, 20, 1),
-+ PIN_FIELD_BASE(107, 107, 1, 0x0050, 0x10, 4, 1),
-+ PIN_FIELD_BASE(108, 108, 1, 0x0050, 0x10, 3, 1),
-+ PIN_FIELD_BASE(109, 109, 1, 0x0050, 0x10, 5, 1),
-+ PIN_FIELD_BASE(110, 110, 1, 0x0050, 0x10, 0, 1),
-+ PIN_FIELD_BASE(111, 111, 1, 0x0050, 0x10, 1, 1),
-+ PIN_FIELD_BASE(112, 112, 1, 0x0050, 0x10, 2, 1),
-+ PIN_FIELD_BASE(113, 113, 1, 0x0050, 0x10, 9, 1),
-+ PIN_FIELD_BASE(114, 114, 1, 0x0050, 0x10, 10, 1),
-+ PIN_FIELD_BASE(115, 115, 1, 0x0050, 0x10, 6, 1),
-+ PIN_FIELD_BASE(116, 116, 1, 0x0050, 0x10, 7, 1),
-+ PIN_FIELD_BASE(117, 117, 1, 0x0050, 0x10, 12, 1),
-+ PIN_FIELD_BASE(118, 118, 1, 0x0050, 0x10, 13, 1),
-+ PIN_FIELD_BASE(119, 119, 1, 0x0050, 0x10, 14, 1),
-+ PIN_FIELD_BASE(120, 120, 1, 0x0050, 0x10, 11, 1),
-+ PINS_FIELD_BASE(121, 133, 1, 0x0050, 0x10, 8, 1),
-+ PIN_FIELD_BASE(134, 134, 5, 0x0040, 0x10, 14, 1),
-+ PIN_FIELD_BASE(135, 135, 5, 0x0040, 0x10, 19, 1),
-+ PIN_FIELD_BASE(136, 136, 5, 0x0040, 0x10, 1, 1),
-+ PIN_FIELD_BASE(137, 137, 5, 0x0040, 0x10, 7, 1),
-+ PIN_FIELD_BASE(138, 138, 5, 0x0040, 0x10, 4, 1),
-+ PIN_FIELD_BASE(139, 139, 5, 0x0040, 0x10, 5, 1),
-+ PIN_FIELD_BASE(140, 140, 5, 0x0040, 0x10, 0, 1),
-+ PIN_FIELD_BASE(141, 141, 5, 0x0040, 0x10, 6, 1),
-+ PIN_FIELD_BASE(142, 142, 5, 0x0040, 0x10, 2, 1),
-+ PIN_FIELD_BASE(143, 143, 5, 0x0040, 0x10, 3, 1),
-+ PIN_FIELD_BASE(144, 144, 5, 0x0040, 0x10, 12, 1),
-+ PIN_FIELD_BASE(145, 145, 5, 0x0040, 0x10, 11, 1),
-+ PIN_FIELD_BASE(146, 146, 5, 0x0040, 0x10, 13, 1),
-+ PIN_FIELD_BASE(147, 147, 5, 0x0040, 0x10, 10, 1),
-+ PIN_FIELD_BASE(148, 148, 5, 0x0040, 0x10, 15, 1),
-+ PIN_FIELD_BASE(149, 149, 5, 0x0040, 0x10, 16, 1),
-+ PIN_FIELD_BASE(150, 150, 7, 0x0080, 0x10, 23, 1),
-+ PIN_FIELD_BASE(151, 151, 7, 0x0080, 0x10, 24, 1),
-+ PIN_FIELD_BASE(152, 152, 7, 0x0080, 0x10, 25, 1),
-+ PIN_FIELD_BASE(153, 153, 7, 0x0080, 0x10, 26, 1),
-+ PIN_FIELD_BASE(154, 154, 7, 0x0080, 0x10, 28, 1),
-+ PIN_FIELD_BASE(155, 155, 3, 0x0050, 0x10, 28, 1),
-+ PIN_FIELD_BASE(156, 156, 3, 0x0050, 0x10, 27, 1),
-+ PIN_FIELD_BASE(157, 157, 3, 0x0050, 0x10, 29, 1),
-+ PIN_FIELD_BASE(158, 158, 3, 0x0050, 0x10, 26, 1),
-+ PIN_FIELD_BASE(159, 159, 7, 0x0080, 0x10, 27, 1),
-+ PIN_FIELD_BASE(160, 160, 5, 0x0040, 0x10, 8, 1),
-+ PIN_FIELD_BASE(161, 161, 1, 0x0050, 0x10, 15, 1),
-+ PIN_FIELD_BASE(162, 162, 1, 0x0050, 0x10, 16, 1),
-+ PIN_FIELD_BASE(163, 163, 4, 0x0040, 0x10, 0, 1),
-+ PIN_FIELD_BASE(164, 164, 4, 0x0040, 0x10, 1, 1),
-+ PIN_FIELD_BASE(165, 165, 4, 0x0040, 0x10, 2, 1),
-+ PIN_FIELD_BASE(166, 166, 4, 0x0040, 0x10, 3, 1),
-+ PIN_FIELD_BASE(167, 167, 4, 0x0040, 0x10, 4, 1),
-+ PIN_FIELD_BASE(168, 168, 4, 0x0040, 0x10, 5, 1),
-+ PIN_FIELD_BASE(169, 169, 4, 0x0040, 0x10, 6, 1),
-+ PIN_FIELD_BASE(170, 170, 4, 0x0040, 0x10, 7, 1),
-+ PIN_FIELD_BASE(171, 171, 7, 0x0080, 0x10, 17, 1),
-+ PIN_FIELD_BASE(172, 172, 7, 0x0080, 0x10, 18, 1),
-+ PIN_FIELD_BASE(173, 173, 7, 0x0080, 0x10, 11, 1),
-+ PIN_FIELD_BASE(174, 174, 7, 0x0080, 0x10, 12, 1),
-+ PIN_FIELD_BASE(175, 175, 7, 0x0080, 0x10, 13, 1),
-+ PIN_FIELD_BASE(176, 176, 7, 0x0080, 0x10, 14, 1),
-+ PIN_FIELD_BASE(177, 177, 7, 0x0080, 0x10, 15, 1),
-+ PINS_FIELD_BASE(178, 179, 7, 0x0080, 0x10, 16, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt6765_pin_tdsel_range[] = {
-+ PINS_FIELD_BASE(0, 3, 2, 0x00c0, 0x10, 16, 4),
-+ PINS_FIELD_BASE(4, 7, 2, 0x00c0, 0x10, 20, 4),
-+ PIN_FIELD_BASE(8, 8, 3, 0x0090, 0x10, 12, 4),
-+ PINS_FIELD_BASE(9, 11, 2, 0x00c0, 0x10, 24, 4),
-+ PIN_FIELD_BASE(12, 12, 5, 0x0080, 0x10, 4, 4),
-+ PINS_FIELD_BASE(13, 16, 6, 0x00e0, 0x10, 8, 4),
-+ PINS_FIELD_BASE(17, 20, 6, 0x00e0, 0x10, 0, 4),
-+ PINS_FIELD_BASE(21, 24, 6, 0x00e0, 0x10, 4, 4),
-+ PINS_FIELD_BASE(25, 28, 6, 0x00d0, 0x10, 28, 4),
-+ PIN_FIELD_BASE(29, 29, 6, 0x00d0, 0x10, 0, 4),
-+ PIN_FIELD_BASE(30, 30, 6, 0x00d0, 0x10, 4, 4),
-+ PINS_FIELD_BASE(31, 34, 6, 0x00d0, 0x10, 8, 4),
-+ PINS_FIELD_BASE(35, 36, 6, 0x00d0, 0x10, 20, 4),
-+ PIN_FIELD_BASE(37, 37, 6, 0x00d0, 0x10, 24, 4),
-+ PIN_FIELD_BASE(38, 38, 6, 0x00d0, 0x10, 16, 4),
-+ PINS_FIELD_BASE(39, 40, 6, 0x00d0, 0x10, 12, 4),
-+ PINS_FIELD_BASE(41, 42, 7, 0x00d0, 0x10, 24, 4),
-+ PIN_FIELD_BASE(43, 43, 7, 0x00d0, 0x10, 12, 4),
-+ PIN_FIELD_BASE(44, 44, 7, 0x00d0, 0x10, 16, 4),
-+ PIN_FIELD_BASE(45, 45, 7, 0x00e0, 0x10, 0, 4),
-+ PINS_FIELD_BASE(46, 47, 7, 0x00d0, 0x10, 28, 4),
-+ PINS_FIELD_BASE(48, 49, 7, 0x00e0, 0x10, 28, 4),
-+ PINS_FIELD_BASE(50, 51, 7, 0x00e0, 0x10, 24, 4),
-+ PINS_FIELD_BASE(52, 57, 7, 0x00d0, 0x10, 0, 4),
-+ PINS_FIELD_BASE(58, 60, 7, 0x00e0, 0x10, 16, 4),
-+ PINS_FIELD_BASE(61, 62, 3, 0x0090, 0x10, 20, 4),
-+ PINS_FIELD_BASE(63, 64, 3, 0x0090, 0x10, 16, 4),
-+ PINS_FIELD_BASE(65, 66, 3, 0x0090, 0x10, 28, 4),
-+ PINS_FIELD_BASE(67, 68, 3, 0x0090, 0x10, 24, 4),
-+ PINS_FIELD_BASE(69, 73, 3, 0x0090, 0x10, 4, 4),
-+ PINS_FIELD_BASE(74, 78, 3, 0x0090, 0x10, 8, 4),
-+ PINS_FIELD_BASE(79, 80, 3, 0x0090, 0x10, 0, 4),
-+ PIN_FIELD_BASE(81, 81, 3, 0x00a0, 0x10, 8, 4),
-+ PINS_FIELD_BASE(82, 83, 3, 0x00a0, 0x10, 4, 4),
-+ PIN_FIELD_BASE(84, 84, 3, 0x00a0, 0x10, 8, 4),
-+ PIN_FIELD_BASE(85, 85, 7, 0x00e0, 0x10, 16, 4),
-+ PIN_FIELD_BASE(86, 86, 7, 0x00e0, 0x10, 20, 4),
-+ PIN_FIELD_BASE(87, 87, 7, 0x00d0, 0x10, 8, 4),
-+ PIN_FIELD_BASE(88, 88, 7, 0x00d0, 0x10, 4, 4),
-+ PIN_FIELD_BASE(89, 89, 2, 0x00d0, 0x10, 12, 4),
-+ PIN_FIELD_BASE(90, 90, 3, 0x00a0, 0x10, 0, 4),
-+ PINS_FIELD_BASE(91, 92, 2, 0x00d0, 0x10, 0, 4),
-+ PINS_FIELD_BASE(93, 94, 2, 0x00c0, 0x10, 28, 4),
-+ PINS_FIELD_BASE(95, 96, 2, 0x00d0, 0x10, 16, 4),
-+ PINS_FIELD_BASE(97, 98, 2, 0x00c0, 0x10, 8, 4),
-+ PIN_FIELD_BASE(99, 99, 2, 0x00c0, 0x10, 0, 4),
-+ PIN_FIELD_BASE(100, 100, 2, 0x00c0, 0x10, 4, 4),
-+ PINS_FIELD_BASE(101, 102, 2, 0x00c0, 0x10, 12, 4),
-+ PINS_FIELD_BASE(103, 104, 2, 0x00d0, 0x10, 4, 4),
-+ PINS_FIELD_BASE(105, 106, 2, 0x00d0, 0x10, 8, 4),
-+ PIN_FIELD_BASE(107, 107, 1, 0x0090, 0x10, 16, 4),
-+ PIN_FIELD_BASE(108, 108, 1, 0x0090, 0x10, 12, 4),
-+ PIN_FIELD_BASE(109, 109, 1, 0x0090, 0x10, 20, 4),
-+ PIN_FIELD_BASE(110, 110, 1, 0x0090, 0x10, 0, 4),
-+ PIN_FIELD_BASE(111, 111, 1, 0x0090, 0x10, 4, 4),
-+ PIN_FIELD_BASE(112, 112, 1, 0x0090, 0x10, 8, 4),
-+ PIN_FIELD_BASE(113, 113, 1, 0x00a0, 0x10, 4, 4),
-+ PIN_FIELD_BASE(114, 114, 1, 0x00a0, 0x10, 8, 4),
-+ PIN_FIELD_BASE(115, 115, 1, 0x0090, 0x10, 24, 4),
-+ PIN_FIELD_BASE(116, 116, 1, 0x0090, 0x10, 28, 4),
-+ PIN_FIELD_BASE(117, 117, 1, 0x00a0, 0x10, 16, 4),
-+ PIN_FIELD_BASE(118, 118, 1, 0x00a0, 0x10, 20, 4),
-+ PIN_FIELD_BASE(119, 119, 1, 0x00a0, 0x10, 24, 4),
-+ PIN_FIELD_BASE(120, 120, 1, 0x00a0, 0x10, 12, 4),
-+ PIN_FIELD_BASE(121, 121, 1, 0x00a0, 0x10, 0, 4),
-+ PIN_FIELD_BASE(122, 122, 4, 0x0090, 0x10, 8, 4),
-+ PIN_FIELD_BASE(123, 123, 4, 0x0090, 0x10, 12, 4),
-+ PIN_FIELD_BASE(124, 124, 4, 0x0090, 0x10, 4, 4),
-+ PINS_FIELD_BASE(125, 130, 4, 0x0090, 0x10, 12, 4),
-+ PIN_FIELD_BASE(131, 131, 4, 0x0090, 0x10, 16, 4),
-+ PIN_FIELD_BASE(132, 132, 4, 0x0090, 0x10, 12, 4),
-+ PIN_FIELD_BASE(133, 133, 4, 0x0090, 0x10, 20, 4),
-+ PIN_FIELD_BASE(134, 134, 5, 0x0080, 0x10, 12, 4),
-+ PIN_FIELD_BASE(135, 135, 5, 0x0080, 0x10, 20, 4),
-+ PIN_FIELD_BASE(136, 136, 5, 0x0070, 0x10, 4, 4),
-+ PIN_FIELD_BASE(137, 137, 5, 0x0070, 0x10, 28, 4),
-+ PIN_FIELD_BASE(138, 138, 5, 0x0070, 0x10, 16, 4),
-+ PIN_FIELD_BASE(139, 139, 5, 0x0070, 0x10, 20, 4),
-+ PIN_FIELD_BASE(140, 140, 5, 0x0070, 0x10, 0, 4),
-+ PIN_FIELD_BASE(141, 141, 5, 0x0070, 0x10, 24, 4),
-+ PIN_FIELD_BASE(142, 142, 5, 0x0070, 0x10, 8, 4),
-+ PIN_FIELD_BASE(143, 143, 5, 0x0070, 0x10, 12, 4),
-+ PINS_FIELD_BASE(144, 147, 5, 0x0080, 0x10, 8, 4),
-+ PINS_FIELD_BASE(148, 149, 5, 0x0080, 0x10, 16, 4),
-+ PINS_FIELD_BASE(150, 151, 7, 0x00e0, 0x10, 4, 4),
-+ PINS_FIELD_BASE(152, 153, 7, 0x00e0, 0x10, 8, 4),
-+ PIN_FIELD_BASE(154, 154, 7, 0x00e0, 0x10, 12, 4),
-+ PINS_FIELD_BASE(155, 158, 3, 0x00a0, 0x10, 12, 4),
-+ PIN_FIELD_BASE(159, 159, 7, 0x00e0, 0x10, 12, 4),
-+ PIN_FIELD_BASE(160, 160, 5, 0x0080, 0x10, 0, 4),
-+ PINS_FIELD_BASE(161, 162, 1, 0x00a0, 0x10, 28, 4),
-+ PINS_FIELD_BASE(163, 170, 4, 0x0090, 0x10, 0, 4),
-+ PINS_FIELD_BASE(171, 179, 7, 0x00d0, 0x10, 20, 4),
-+};
-+
-+static const struct mtk_pin_field_calc mt6765_pin_rdsel_range[] = {
-+ PINS_FIELD_BASE(0, 3, 2, 0x0090, 0x10, 8, 2),
-+ PINS_FIELD_BASE(4, 7, 2, 0x0090, 0x10, 10, 2),
-+ PIN_FIELD_BASE(8, 8, 3, 0x0060, 0x10, 6, 2),
-+ PINS_FIELD_BASE(9, 11, 2, 0x0090, 0x10, 12, 2),
-+ PIN_FIELD_BASE(12, 12, 5, 0x0050, 0x10, 18, 2),
-+ PINS_FIELD_BASE(13, 16, 6, 0x00a0, 0x10, 18, 2),
-+ PINS_FIELD_BASE(17, 20, 6, 0x00a0, 0x10, 14, 2),
-+ PINS_FIELD_BASE(21, 24, 6, 0x00a0, 0x10, 16, 2),
-+ PINS_FIELD_BASE(25, 28, 6, 0x00a0, 0x10, 12, 2),
-+ PIN_FIELD_BASE(29, 29, 6, 0x0090, 0x10, 0, 6),
-+ PIN_FIELD_BASE(30, 30, 6, 0x0090, 0x10, 6, 6),
-+ PINS_FIELD_BASE(31, 34, 6, 0x0090, 0x10, 12, 6),
-+ PINS_FIELD_BASE(35, 36, 6, 0x00a0, 0x10, 0, 6),
-+ PIN_FIELD_BASE(37, 37, 6, 0x00a0, 0x10, 6, 6),
-+ PIN_FIELD_BASE(38, 38, 6, 0x0090, 0x10, 24, 6),
-+ PINS_FIELD_BASE(39, 40, 6, 0x0090, 0x10, 18, 6),
-+ PINS_FIELD_BASE(41, 42, 7, 0x00a0, 0x10, 12, 2),
-+ PIN_FIELD_BASE(43, 43, 7, 0x00a0, 0x10, 6, 2),
-+ PIN_FIELD_BASE(44, 44, 7, 0x00a0, 0x10, 8, 2),
-+ PIN_FIELD_BASE(45, 45, 7, 0x00a0, 0x10, 16, 2),
-+ PINS_FIELD_BASE(46, 47, 7, 0x00a0, 0x10, 14, 2),
-+ PINS_FIELD_BASE(48, 49, 7, 0x00a0, 0x10, 30, 2),
-+ PINS_FIELD_BASE(50, 51, 7, 0x00a0, 0x10, 28, 2),
-+ PINS_FIELD_BASE(52, 57, 7, 0x00a0, 0x10, 0, 2),
-+ PINS_FIELD_BASE(58, 60, 7, 0x00a0, 0x10, 24, 2),
-+ PINS_FIELD_BASE(61, 62, 3, 0x0060, 0x10, 10, 2),
-+ PINS_FIELD_BASE(63, 64, 3, 0x0060, 0x10, 8, 2),
-+ PINS_FIELD_BASE(65, 66, 3, 0x0060, 0x10, 14, 2),
-+ PINS_FIELD_BASE(67, 68, 3, 0x0060, 0x10, 12, 2),
-+ PINS_FIELD_BASE(69, 73, 3, 0x0060, 0x10, 2, 2),
-+ PINS_FIELD_BASE(74, 78, 3, 0x0060, 0x10, 4, 2),
-+ PINS_FIELD_BASE(79, 80, 3, 0x0060, 0x10, 0, 2),
-+ PIN_FIELD_BASE(81, 81, 3, 0x0060, 0x10, 20, 2),
-+ PINS_FIELD_BASE(82, 83, 3, 0x0060, 0x10, 18, 2),
-+ PIN_FIELD_BASE(84, 84, 3, 0x0060, 0x10, 20, 2),
-+ PIN_FIELD_BASE(85, 85, 7, 0x00a0, 0x10, 24, 2),
-+ PIN_FIELD_BASE(86, 86, 7, 0x00a0, 0x10, 26, 2),
-+ PIN_FIELD_BASE(87, 87, 7, 0x00a0, 0x10, 4, 2),
-+ PIN_FIELD_BASE(88, 88, 7, 0x00a0, 0x10, 2, 2),
-+ PIN_FIELD_BASE(89, 89, 2, 0x0090, 0x10, 22, 2),
-+ PIN_FIELD_BASE(90, 90, 3, 0x0060, 0x10, 16, 2),
-+ PINS_FIELD_BASE(91, 92, 2, 0x0090, 0x10, 16, 2),
-+ PINS_FIELD_BASE(93, 94, 2, 0x0090, 0x10, 14, 2),
-+ PINS_FIELD_BASE(95, 96, 2, 0x0090, 0x10, 24, 2),
-+ PINS_FIELD_BASE(97, 98, 2, 0x0090, 0x10, 4, 2),
-+ PIN_FIELD_BASE(99, 99, 2, 0x0090, 0x10, 0, 2),
-+ PIN_FIELD_BASE(100, 100, 2, 0x0090, 0x10, 2, 2),
-+ PINS_FIELD_BASE(101, 102, 2, 0x0090, 0x10, 6, 2),
-+ PINS_FIELD_BASE(103, 104, 2, 0x0090, 0x10, 18, 2),
-+ PINS_FIELD_BASE(105, 106, 2, 0x0090, 0x10, 20, 2),
-+ PIN_FIELD_BASE(107, 107, 1, 0x0060, 0x10, 8, 2),
-+ PIN_FIELD_BASE(108, 108, 1, 0x0060, 0x10, 6, 2),
-+ PIN_FIELD_BASE(109, 109, 1, 0x0060, 0x10, 10, 2),
-+ PIN_FIELD_BASE(110, 110, 1, 0x0060, 0x10, 0, 2),
-+ PIN_FIELD_BASE(111, 111, 1, 0x0060, 0x10, 2, 2),
-+ PIN_FIELD_BASE(112, 112, 1, 0x0060, 0x10, 4, 2),
-+ PIN_FIELD_BASE(113, 113, 1, 0x0060, 0x10, 18, 2),
-+ PIN_FIELD_BASE(114, 114, 1, 0x0060, 0x10, 20, 2),
-+ PIN_FIELD_BASE(115, 115, 1, 0x0060, 0x10, 12, 2),
-+ PIN_FIELD_BASE(116, 116, 1, 0x0060, 0x10, 14, 2),
-+ PIN_FIELD_BASE(117, 117, 1, 0x0060, 0x10, 24, 2),
-+ PIN_FIELD_BASE(118, 118, 1, 0x0060, 0x10, 26, 2),
-+ PIN_FIELD_BASE(119, 119, 1, 0x0060, 0x10, 28, 2),
-+ PIN_FIELD_BASE(120, 120, 1, 0x0060, 0x10, 22, 2),
-+ PIN_FIELD_BASE(121, 121, 1, 0x0060, 0x10, 16, 2),
-+ PIN_FIELD_BASE(122, 122, 4, 0x0070, 0x10, 8, 6),
-+ PIN_FIELD_BASE(123, 123, 4, 0x0070, 0x10, 14, 6),
-+ PIN_FIELD_BASE(124, 124, 4, 0x0070, 0x10, 2, 6),
-+ PINS_FIELD_BASE(125, 130, 4, 0x0070, 0x10, 14, 6),
-+ PIN_FIELD_BASE(131, 131, 4, 0x0070, 0x10, 20, 6),
-+ PIN_FIELD_BASE(132, 132, 4, 0x0070, 0x10, 14, 6),
-+ PIN_FIELD_BASE(133, 133, 4, 0x0070, 0x10, 26, 6),
-+ PIN_FIELD_BASE(134, 134, 5, 0x0050, 0x10, 22, 2),
-+ PIN_FIELD_BASE(135, 135, 5, 0x0050, 0x10, 30, 2),
-+ PIN_FIELD_BASE(136, 136, 5, 0x0050, 0x10, 2, 2),
-+ PIN_FIELD_BASE(137, 137, 5, 0x0050, 0x10, 14, 2),
-+ PIN_FIELD_BASE(138, 138, 5, 0x0050, 0x10, 8, 2),
-+ PIN_FIELD_BASE(139, 139, 5, 0x0050, 0x10, 10, 2),
-+ PIN_FIELD_BASE(140, 140, 5, 0x0050, 0x10, 0, 2),
-+ PIN_FIELD_BASE(141, 141, 5, 0x0050, 0x10, 12, 2),
-+ PIN_FIELD_BASE(142, 142, 5, 0x0050, 0x10, 4, 2),
-+ PIN_FIELD_BASE(143, 143, 5, 0x0050, 0x10, 6, 2),
-+ PINS_FIELD_BASE(144, 147, 5, 0x0050, 0x10, 20, 2),
-+ PINS_FIELD_BASE(148, 149, 5, 0x0050, 0x10, 24, 2),
-+ PINS_FIELD_BASE(150, 151, 7, 0x00a0, 0x10, 18, 2),
-+ PINS_FIELD_BASE(152, 153, 7, 0x00a0, 0x10, 20, 2),
-+ PIN_FIELD_BASE(154, 154, 7, 0x00a0, 0x10, 22, 2),
-+ PINS_FIELD_BASE(155, 158, 3, 0x0060, 0x10, 22, 2),
-+ PIN_FIELD_BASE(159, 159, 7, 0x00a0, 0x10, 22, 2),
-+ PIN_FIELD_BASE(160, 160, 5, 0x0050, 0x10, 16, 2),
-+ PINS_FIELD_BASE(161, 162, 1, 0x0060, 0x10, 30, 2),
-+ PINS_FIELD_BASE(163, 170, 4, 0x0070, 0x10, 0, 2),
-+ PINS_FIELD_BASE(171, 179, 7, 0x00a0, 0x10, 10, 2),
-+};
-+
-+static const struct mtk_pin_field_calc mt6765_pin_drv_range[] = {
-+ PINS_FIELD_BASE(0, 2, 2, 0x0000, 0x10, 12, 3),
-+ PIN_FIELD_BASE(3, 3, 2, 0x0000, 0x10, 15, 3),
-+ PINS_FIELD_BASE(4, 6, 2, 0x0000, 0x10, 18, 3),
-+ PIN_FIELD_BASE(7, 7, 2, 0x0000, 0x10, 21, 3),
-+ PIN_FIELD_BASE(8, 8, 3, 0x0000, 0x10, 9, 3),
-+ PINS_FIELD_BASE(9, 11, 2, 0x0000, 0x10, 24, 3),
-+ PIN_FIELD_BASE(12, 12, 5, 0x0000, 0x10, 27, 3),
-+ PINS_FIELD_BASE(13, 15, 6, 0x0010, 0x10, 3, 3),
-+ PIN_FIELD_BASE(16, 16, 6, 0x0010, 0x10, 6, 3),
-+ PIN_FIELD_BASE(17, 17, 6, 0x0000, 0x10, 23, 3),
-+ PIN_FIELD_BASE(18, 18, 6, 0x0000, 0x10, 26, 3),
-+ PINS_FIELD_BASE(19, 20, 6, 0x0000, 0x10, 23, 3),
-+ PINS_FIELD_BASE(21, 23, 6, 0x0000, 0x10, 29, 3),
-+ PIN_FIELD_BASE(24, 24, 6, 0x0010, 0x10, 0, 3),
-+ PINS_FIELD_BASE(25, 27, 6, 0x0000, 0x10, 17, 3),
-+ PIN_FIELD_BASE(28, 28, 6, 0x0000, 0x10, 20, 3),
-+ PIN_FIELD_BASE(29, 29, 6, 0x0000, 0x10, 0, 3),
-+ PIN_FIELD_BASE(30, 30, 6, 0x0000, 0x10, 3, 3),
-+ PINS_FIELD_BASE(31, 34, 6, 0x0000, 0x10, 6, 3),
-+ PINS_FIELD_BASE(35, 36, 6, 0x0000, 0x10, 13, 2),
-+ PIN_FIELD_BASE(37, 37, 6, 0x0000, 0x10, 15, 2),
-+ PIN_FIELD_BASE(38, 38, 6, 0x0000, 0x10, 11, 2),
-+ PINS_FIELD_BASE(39, 40, 6, 0x0000, 0x10, 9, 2),
-+ PINS_FIELD_BASE(41, 42, 7, 0x0000, 0x10, 21, 3),
-+ PIN_FIELD_BASE(43, 43, 7, 0x0000, 0x10, 9, 3),
-+ PIN_FIELD_BASE(44, 44, 7, 0x0000, 0x10, 12, 3),
-+ PIN_FIELD_BASE(45, 45, 7, 0x0000, 0x10, 27, 3),
-+ PINS_FIELD_BASE(46, 47, 7, 0x0000, 0x10, 24, 3),
-+ PINS_FIELD_BASE(48, 49, 7, 0x0010, 0x10, 18, 3),
-+ PINS_FIELD_BASE(50, 51, 7, 0x0010, 0x10, 15, 3),
-+ PINS_FIELD_BASE(52, 57, 7, 0x0000, 0x10, 0, 3),
-+ PINS_FIELD_BASE(58, 60, 7, 0x0010, 0x10, 9, 3),
-+ PINS_FIELD_BASE(61, 62, 3, 0x0000, 0x10, 15, 3),
-+ PINS_FIELD_BASE(63, 64, 3, 0x0000, 0x10, 12, 3),
-+ PINS_FIELD_BASE(65, 66, 3, 0x0000, 0x10, 21, 3),
-+ PINS_FIELD_BASE(67, 68, 3, 0x0000, 0x10, 18, 3),
-+ PINS_FIELD_BASE(69, 73, 3, 0x0000, 0x10, 3, 3),
-+ PINS_FIELD_BASE(74, 78, 3, 0x0000, 0x10, 6, 3),
-+ PINS_FIELD_BASE(79, 80, 3, 0x0000, 0x10, 0, 3),
-+ PIN_FIELD_BASE(81, 81, 3, 0x0010, 0x10, 0, 3),
-+ PINS_FIELD_BASE(82, 83, 3, 0x0000, 0x10, 27, 3),
-+ PIN_FIELD_BASE(84, 84, 3, 0x0010, 0x10, 0, 3),
-+ PIN_FIELD_BASE(85, 85, 7, 0x0010, 0x10, 9, 3),
-+ PIN_FIELD_BASE(86, 86, 7, 0x0010, 0x10, 12, 3),
-+ PIN_FIELD_BASE(87, 87, 7, 0x0000, 0x10, 6, 3),
-+ PIN_FIELD_BASE(88, 88, 7, 0x0000, 0x10, 3, 3),
-+ PIN_FIELD_BASE(89, 89, 2, 0x0010, 0x10, 15, 3),
-+ PIN_FIELD_BASE(90, 90, 3, 0x0000, 0x10, 24, 3),
-+ PIN_FIELD_BASE(91, 91, 2, 0x0010, 0x10, 6, 3),
-+ PIN_FIELD_BASE(92, 92, 2, 0x0010, 0x10, 3, 3),
-+ PIN_FIELD_BASE(93, 93, 2, 0x0000, 0x10, 27, 3),
-+ PIN_FIELD_BASE(94, 94, 2, 0x0010, 0x10, 0, 3),
-+ PINS_FIELD_BASE(95, 96, 2, 0x0010, 0x10, 18, 3),
-+ PINS_FIELD_BASE(97, 98, 2, 0x0000, 0x10, 6, 3),
-+ PIN_FIELD_BASE(99, 99, 2, 0x0000, 0x10, 0, 3),
-+ PIN_FIELD_BASE(100, 100, 2, 0x0000, 0x10, 3, 3),
-+ PINS_FIELD_BASE(101, 102, 2, 0x0000, 0x10, 9, 3),
-+ PINS_FIELD_BASE(103, 104, 2, 0x0010, 0x10, 9, 3),
-+ PINS_FIELD_BASE(105, 106, 2, 0x0010, 0x10, 12, 3),
-+ PIN_FIELD_BASE(107, 107, 1, 0x0000, 0x10, 12, 3),
-+ PIN_FIELD_BASE(108, 108, 1, 0x0000, 0x10, 9, 3),
-+ PIN_FIELD_BASE(109, 109, 1, 0x0000, 0x10, 15, 3),
-+ PIN_FIELD_BASE(110, 110, 1, 0x0000, 0x10, 0, 3),
-+ PIN_FIELD_BASE(111, 111, 1, 0x0000, 0x10, 3, 3),
-+ PIN_FIELD_BASE(112, 112, 1, 0x0000, 0x10, 6, 3),
-+ PIN_FIELD_BASE(113, 113, 1, 0x0000, 0x10, 27, 3),
-+ PIN_FIELD_BASE(114, 114, 1, 0x0010, 0x10, 0, 3),
-+ PIN_FIELD_BASE(115, 115, 1, 0x0000, 0x10, 18, 3),
-+ PIN_FIELD_BASE(116, 116, 1, 0x0000, 0x10, 21, 3),
-+ PIN_FIELD_BASE(117, 117, 1, 0x0010, 0x10, 6, 3),
-+ PIN_FIELD_BASE(118, 118, 1, 0x0010, 0x10, 9, 3),
-+ PIN_FIELD_BASE(119, 119, 1, 0x0010, 0x10, 12, 3),
-+ PIN_FIELD_BASE(120, 120, 1, 0x0010, 0x10, 3, 3),
-+ PIN_FIELD_BASE(121, 121, 1, 0x0000, 0x10, 24, 3),
-+ PIN_FIELD_BASE(122, 122, 4, 0x0000, 0x10, 9, 3),
-+ PIN_FIELD_BASE(123, 123, 4, 0x0000, 0x10, 12, 3),
-+ PIN_FIELD_BASE(124, 124, 4, 0x0000, 0x10, 6, 3),
-+ PINS_FIELD_BASE(125, 130, 4, 0x0000, 0x10, 12, 3),
-+ PIN_FIELD_BASE(131, 131, 4, 0x0000, 0x10, 15, 3),
-+ PIN_FIELD_BASE(132, 132, 4, 0x0000, 0x10, 12, 3),
-+ PIN_FIELD_BASE(133, 133, 4, 0x0000, 0x10, 18, 3),
-+ PIN_FIELD_BASE(134, 134, 5, 0x0010, 0x10, 6, 3),
-+ PIN_FIELD_BASE(135, 135, 5, 0x0010, 0x10, 12, 3),
-+ PIN_FIELD_BASE(136, 136, 5, 0x0000, 0x10, 3, 3),
-+ PIN_FIELD_BASE(137, 137, 5, 0x0000, 0x10, 21, 3),
-+ PIN_FIELD_BASE(138, 138, 5, 0x0000, 0x10, 12, 3),
-+ PIN_FIELD_BASE(139, 139, 5, 0x0000, 0x10, 15, 3),
-+ PIN_FIELD_BASE(140, 140, 5, 0x0000, 0x10, 0, 3),
-+ PIN_FIELD_BASE(141, 141, 5, 0x0000, 0x10, 18, 3),
-+ PIN_FIELD_BASE(142, 142, 5, 0x0000, 0x10, 6, 3),
-+ PIN_FIELD_BASE(143, 143, 5, 0x0000, 0x10, 9, 3),
-+ PINS_FIELD_BASE(144, 146, 5, 0x0010, 0x10, 0, 3),
-+ PIN_FIELD_BASE(147, 147, 5, 0x0010, 0x10, 3, 3),
-+ PINS_FIELD_BASE(148, 149, 5, 0x0010, 0x10, 9, 3),
-+ PINS_FIELD_BASE(150, 151, 7, 0x0010, 0x10, 0, 3),
-+ PINS_FIELD_BASE(152, 153, 7, 0x0010, 0x10, 3, 3),
-+ PIN_FIELD_BASE(154, 154, 7, 0x0010, 0x10, 6, 3),
-+ PINS_FIELD_BASE(155, 157, 3, 0x0010, 0x10, 3, 3),
-+ PIN_FIELD_BASE(158, 158, 3, 0x0010, 0x10, 6, 3),
-+ PIN_FIELD_BASE(159, 159, 7, 0x0010, 0x10, 6, 3),
-+ PIN_FIELD_BASE(160, 160, 5, 0x0000, 0x10, 24, 3),
-+ PINS_FIELD_BASE(161, 162, 1, 0x0010, 0x10, 15, 3),
-+ PINS_FIELD_BASE(163, 166, 4, 0x0000, 0x10, 0, 3),
-+ PINS_FIELD_BASE(167, 170, 4, 0x0000, 0x10, 3, 3),
-+ PINS_FIELD_BASE(171, 174, 7, 0x0000, 0x10, 18, 3),
-+ PINS_FIELD_BASE(175, 179, 7, 0x0000, 0x10, 15, 3),
-+};
-+
-+static const struct mtk_pin_field_calc mt6765_pin_pupd_range[] = {
-+ PINS_FIELD_BASE(0, 28, 0, 0x0050, 0x10, 18, 1),
-+ PIN_FIELD_BASE(29, 29, 6, 0x0050, 0x10, 0, 1),
-+ PIN_FIELD_BASE(30, 30, 6, 0x0050, 0x10, 1, 1),
-+ PIN_FIELD_BASE(31, 31, 6, 0x0050, 0x10, 5, 1),
-+ PIN_FIELD_BASE(32, 32, 6, 0x0050, 0x10, 2, 1),
-+ PIN_FIELD_BASE(33, 33, 6, 0x0050, 0x10, 4, 1),
-+ PIN_FIELD_BASE(34, 34, 6, 0x0050, 0x10, 3, 1),
-+ PIN_FIELD_BASE(35, 35, 6, 0x0050, 0x10, 10, 1),
-+ PIN_FIELD_BASE(36, 36, 6, 0x0050, 0x10, 11, 1),
-+ PIN_FIELD_BASE(37, 37, 6, 0x0050, 0x10, 9, 1),
-+ PIN_FIELD_BASE(38, 38, 6, 0x0050, 0x10, 6, 1),
-+ PIN_FIELD_BASE(39, 39, 6, 0x0050, 0x10, 8, 1),
-+ PINS_FIELD_BASE(40, 90, 6, 0x0050, 0x10, 7, 1),
-+ PIN_FIELD_BASE(91, 91, 2, 0x0050, 0x10, 3, 1),
-+ PIN_FIELD_BASE(92, 92, 2, 0x0050, 0x10, 2, 1),
-+ PIN_FIELD_BASE(93, 93, 2, 0x0050, 0x10, 0, 1),
-+ PINS_FIELD_BASE(94, 121, 2, 0x0050, 0x10, 1, 1),
-+ PIN_FIELD_BASE(122, 122, 4, 0x0030, 0x10, 1, 1),
-+ PIN_FIELD_BASE(123, 123, 4, 0x0030, 0x10, 2, 1),
-+ PIN_FIELD_BASE(124, 124, 4, 0x0030, 0x10, 0, 1),
-+ PIN_FIELD_BASE(125, 125, 4, 0x0030, 0x10, 4, 1),
-+ PIN_FIELD_BASE(126, 126, 4, 0x0030, 0x10, 6, 1),
-+ PIN_FIELD_BASE(127, 127, 4, 0x0030, 0x10, 8, 1),
-+ PIN_FIELD_BASE(128, 128, 4, 0x0030, 0x10, 3, 1),
-+ PIN_FIELD_BASE(129, 129, 4, 0x0030, 0x10, 7, 1),
-+ PIN_FIELD_BASE(130, 130, 4, 0x0030, 0x10, 9, 1),
-+ PIN_FIELD_BASE(131, 131, 4, 0x0030, 0x10, 10, 1),
-+ PIN_FIELD_BASE(132, 132, 4, 0x0030, 0x10, 5, 1),
-+ PINS_FIELD_BASE(133, 179, 4, 0x0030, 0x10, 11, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt6765_pin_r0_range[] = {
-+ PINS_FIELD_BASE(0, 28, 4, 0x0030, 0x10, 11, 1),
-+ PIN_FIELD_BASE(29, 29, 6, 0x0070, 0x10, 0, 1),
-+ PIN_FIELD_BASE(30, 30, 6, 0x0070, 0x10, 1, 1),
-+ PIN_FIELD_BASE(31, 31, 6, 0x0070, 0x10, 5, 1),
-+ PIN_FIELD_BASE(32, 32, 6, 0x0070, 0x10, 2, 1),
-+ PIN_FIELD_BASE(33, 33, 6, 0x0070, 0x10, 4, 1),
-+ PIN_FIELD_BASE(34, 34, 6, 0x0070, 0x10, 3, 1),
-+ PIN_FIELD_BASE(35, 35, 6, 0x0070, 0x10, 10, 1),
-+ PIN_FIELD_BASE(36, 36, 6, 0x0070, 0x10, 11, 1),
-+ PIN_FIELD_BASE(37, 37, 6, 0x0070, 0x10, 9, 1),
-+ PIN_FIELD_BASE(38, 38, 6, 0x0070, 0x10, 6, 1),
-+ PIN_FIELD_BASE(39, 39, 6, 0x0070, 0x10, 8, 1),
-+ PINS_FIELD_BASE(40, 90, 6, 0x0070, 0x10, 7, 1),
-+ PIN_FIELD_BASE(91, 91, 2, 0x0070, 0x10, 3, 1),
-+ PIN_FIELD_BASE(92, 92, 2, 0x0070, 0x10, 2, 1),
-+ PIN_FIELD_BASE(93, 93, 2, 0x0070, 0x10, 0, 1),
-+ PINS_FIELD_BASE(94, 121, 2, 0x0070, 0x10, 1, 1),
-+ PIN_FIELD_BASE(122, 122, 4, 0x0050, 0x10, 1, 1),
-+ PIN_FIELD_BASE(123, 123, 4, 0x0050, 0x10, 2, 1),
-+ PIN_FIELD_BASE(124, 124, 4, 0x0050, 0x10, 0, 1),
-+ PIN_FIELD_BASE(125, 125, 4, 0x0050, 0x10, 4, 1),
-+ PIN_FIELD_BASE(126, 126, 4, 0x0050, 0x10, 6, 1),
-+ PIN_FIELD_BASE(127, 127, 4, 0x0050, 0x10, 8, 1),
-+ PIN_FIELD_BASE(128, 128, 4, 0x0050, 0x10, 3, 1),
-+ PIN_FIELD_BASE(129, 129, 4, 0x0050, 0x10, 7, 1),
-+ PIN_FIELD_BASE(130, 130, 4, 0x0050, 0x10, 9, 1),
-+ PIN_FIELD_BASE(131, 131, 4, 0x0050, 0x10, 10, 1),
-+ PIN_FIELD_BASE(132, 132, 4, 0x0050, 0x10, 5, 1),
-+ PINS_FIELD_BASE(133, 179, 4, 0x0050, 0x10, 11, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt6765_pin_r1_range[] = {
-+ PINS_FIELD_BASE(0, 28, 4, 0x0050, 0x10, 11, 1),
-+ PIN_FIELD_BASE(29, 29, 6, 0x0080, 0x10, 0, 1),
-+ PIN_FIELD_BASE(30, 30, 6, 0x0080, 0x10, 1, 1),
-+ PIN_FIELD_BASE(31, 31, 6, 0x0080, 0x10, 5, 1),
-+ PIN_FIELD_BASE(32, 32, 6, 0x0080, 0x10, 2, 1),
-+ PIN_FIELD_BASE(33, 33, 6, 0x0080, 0x10, 4, 1),
-+ PIN_FIELD_BASE(34, 34, 6, 0x0080, 0x10, 3, 1),
-+ PIN_FIELD_BASE(35, 35, 6, 0x0080, 0x10, 10, 1),
-+ PIN_FIELD_BASE(36, 36, 6, 0x0080, 0x10, 11, 1),
-+ PIN_FIELD_BASE(37, 37, 6, 0x0080, 0x10, 9, 1),
-+ PIN_FIELD_BASE(38, 38, 6, 0x0080, 0x10, 6, 1),
-+ PIN_FIELD_BASE(39, 39, 6, 0x0080, 0x10, 8, 1),
-+ PINS_FIELD_BASE(40, 90, 6, 0x0080, 0x10, 7, 1),
-+ PIN_FIELD_BASE(91, 91, 2, 0x0080, 0x10, 3, 1),
-+ PIN_FIELD_BASE(92, 92, 2, 0x0080, 0x10, 2, 1),
-+ PIN_FIELD_BASE(93, 93, 2, 0x0080, 0x10, 0, 1),
-+ PINS_FIELD_BASE(94, 121, 2, 0x0080, 0x10, 1, 1),
-+ PIN_FIELD_BASE(122, 122, 4, 0x0060, 0x10, 1, 1),
-+ PIN_FIELD_BASE(123, 123, 4, 0x0060, 0x10, 2, 1),
-+ PIN_FIELD_BASE(124, 124, 4, 0x0060, 0x10, 0, 1),
-+ PIN_FIELD_BASE(125, 125, 4, 0x0060, 0x10, 4, 1),
-+ PIN_FIELD_BASE(126, 126, 4, 0x0060, 0x10, 6, 1),
-+ PIN_FIELD_BASE(127, 127, 4, 0x0060, 0x10, 8, 1),
-+ PIN_FIELD_BASE(128, 128, 4, 0x0060, 0x10, 3, 1),
-+ PIN_FIELD_BASE(129, 129, 4, 0x0060, 0x10, 7, 1),
-+ PIN_FIELD_BASE(130, 130, 4, 0x0060, 0x10, 9, 1),
-+ PIN_FIELD_BASE(131, 131, 4, 0x0060, 0x10, 10, 1),
-+ PIN_FIELD_BASE(132, 132, 4, 0x0060, 0x10, 5, 1),
-+ PINS_FIELD_BASE(133, 179, 4, 0x0060, 0x10, 11, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt6765_pin_ies_range[] = {
-+ PIN_FIELD_BASE(0, 0, 2, 0x0030, 0x10, 6, 1),
-+ PIN_FIELD_BASE(1, 1, 2, 0x0030, 0x10, 7, 1),
-+ PIN_FIELD_BASE(2, 2, 2, 0x0030, 0x10, 10, 1),
-+ PIN_FIELD_BASE(3, 3, 2, 0x0030, 0x10, 11, 1),
-+ PIN_FIELD_BASE(4, 4, 2, 0x0030, 0x10, 12, 1),
-+ PIN_FIELD_BASE(5, 5, 2, 0x0030, 0x10, 13, 1),
-+ PIN_FIELD_BASE(6, 6, 2, 0x0030, 0x10, 14, 1),
-+ PIN_FIELD_BASE(7, 7, 2, 0x0030, 0x10, 15, 1),
-+ PIN_FIELD_BASE(8, 8, 3, 0x0030, 0x10, 12, 1),
-+ PIN_FIELD_BASE(9, 9, 2, 0x0030, 0x10, 16, 1),
-+ PIN_FIELD_BASE(10, 10, 2, 0x0030, 0x10, 8, 1),
-+ PIN_FIELD_BASE(11, 11, 2, 0x0030, 0x10, 9, 1),
-+ PIN_FIELD_BASE(12, 12, 5, 0x0020, 0x10, 9, 1),
-+ PIN_FIELD_BASE(13, 13, 6, 0x0020, 0x10, 26, 1),
-+ PIN_FIELD_BASE(14, 14, 6, 0x0020, 0x10, 25, 1),
-+ PIN_FIELD_BASE(15, 15, 6, 0x0020, 0x10, 27, 1),
-+ PIN_FIELD_BASE(16, 16, 6, 0x0020, 0x10, 24, 1),
-+ PIN_FIELD_BASE(17, 17, 6, 0x0020, 0x10, 19, 1),
-+ PIN_FIELD_BASE(18, 18, 6, 0x0020, 0x10, 16, 1),
-+ PIN_FIELD_BASE(19, 19, 6, 0x0020, 0x10, 18, 1),
-+ PIN_FIELD_BASE(20, 20, 6, 0x0020, 0x10, 17, 1),
-+ PIN_FIELD_BASE(21, 21, 6, 0x0020, 0x10, 22, 1),
-+ PIN_FIELD_BASE(22, 22, 6, 0x0020, 0x10, 21, 1),
-+ PIN_FIELD_BASE(23, 23, 6, 0x0020, 0x10, 23, 1),
-+ PIN_FIELD_BASE(24, 24, 6, 0x0020, 0x10, 20, 1),
-+ PIN_FIELD_BASE(25, 25, 6, 0x0020, 0x10, 14, 1),
-+ PIN_FIELD_BASE(26, 26, 6, 0x0020, 0x10, 13, 1),
-+ PIN_FIELD_BASE(27, 27, 6, 0x0020, 0x10, 15, 1),
-+ PIN_FIELD_BASE(28, 28, 6, 0x0020, 0x10, 12, 1),
-+ PIN_FIELD_BASE(29, 29, 6, 0x0020, 0x10, 0, 1),
-+ PIN_FIELD_BASE(30, 30, 6, 0x0020, 0x10, 1, 1),
-+ PIN_FIELD_BASE(31, 31, 6, 0x0020, 0x10, 5, 1),
-+ PIN_FIELD_BASE(32, 32, 6, 0x0020, 0x10, 2, 1),
-+ PIN_FIELD_BASE(33, 33, 6, 0x0020, 0x10, 4, 1),
-+ PIN_FIELD_BASE(34, 34, 6, 0x0020, 0x10, 3, 1),
-+ PIN_FIELD_BASE(35, 35, 6, 0x0020, 0x10, 10, 1),
-+ PIN_FIELD_BASE(36, 36, 6, 0x0020, 0x10, 11, 1),
-+ PIN_FIELD_BASE(37, 37, 6, 0x0020, 0x10, 9, 1),
-+ PIN_FIELD_BASE(38, 38, 6, 0x0020, 0x10, 6, 1),
-+ PIN_FIELD_BASE(39, 39, 6, 0x0020, 0x10, 8, 1),
-+ PIN_FIELD_BASE(40, 40, 6, 0x0020, 0x10, 7, 1),
-+ PIN_FIELD_BASE(41, 41, 7, 0x0040, 0x10, 19, 1),
-+ PIN_FIELD_BASE(42, 42, 7, 0x0040, 0x10, 9, 1),
-+ PIN_FIELD_BASE(43, 43, 7, 0x0040, 0x10, 8, 1),
-+ PIN_FIELD_BASE(44, 44, 7, 0x0040, 0x10, 10, 1),
-+ PIN_FIELD_BASE(45, 45, 7, 0x0040, 0x10, 22, 1),
-+ PIN_FIELD_BASE(46, 46, 7, 0x0040, 0x10, 21, 1),
-+ PIN_FIELD_BASE(47, 47, 7, 0x0040, 0x10, 20, 1),
-+ PIN_FIELD_BASE(48, 48, 7, 0x0050, 0x10, 3, 1),
-+ PIN_FIELD_BASE(49, 49, 7, 0x0050, 0x10, 5, 1),
-+ PIN_FIELD_BASE(50, 50, 7, 0x0050, 0x10, 2, 1),
-+ PIN_FIELD_BASE(51, 51, 7, 0x0050, 0x10, 4, 1),
-+ PIN_FIELD_BASE(52, 52, 7, 0x0040, 0x10, 1, 1),
-+ PIN_FIELD_BASE(53, 53, 7, 0x0040, 0x10, 0, 1),
-+ PIN_FIELD_BASE(54, 54, 7, 0x0040, 0x10, 5, 1),
-+ PIN_FIELD_BASE(55, 55, 7, 0x0040, 0x10, 3, 1),
-+ PIN_FIELD_BASE(56, 56, 7, 0x0040, 0x10, 4, 1),
-+ PIN_FIELD_BASE(57, 57, 7, 0x0040, 0x10, 2, 1),
-+ PIN_FIELD_BASE(58, 58, 7, 0x0050, 0x10, 0, 1),
-+ PIN_FIELD_BASE(59, 59, 7, 0x0040, 0x10, 31, 1),
-+ PIN_FIELD_BASE(60, 60, 7, 0x0040, 0x10, 30, 1),
-+ PIN_FIELD_BASE(61, 61, 3, 0x0030, 0x10, 18, 1),
-+ PIN_FIELD_BASE(62, 62, 3, 0x0030, 0x10, 14, 1),
-+ PIN_FIELD_BASE(63, 63, 3, 0x0030, 0x10, 17, 1),
-+ PIN_FIELD_BASE(64, 64, 3, 0x0030, 0x10, 13, 1),
-+ PIN_FIELD_BASE(65, 65, 3, 0x0030, 0x10, 20, 1),
-+ PIN_FIELD_BASE(66, 66, 3, 0x0030, 0x10, 16, 1),
-+ PIN_FIELD_BASE(67, 67, 3, 0x0030, 0x10, 19, 1),
-+ PIN_FIELD_BASE(68, 68, 3, 0x0030, 0x10, 15, 1),
-+ PIN_FIELD_BASE(69, 69, 3, 0x0030, 0x10, 8, 1),
-+ PIN_FIELD_BASE(70, 70, 3, 0x0030, 0x10, 7, 1),
-+ PIN_FIELD_BASE(71, 71, 3, 0x0030, 0x10, 6, 1),
-+ PIN_FIELD_BASE(72, 72, 3, 0x0030, 0x10, 5, 1),
-+ PIN_FIELD_BASE(73, 73, 3, 0x0030, 0x10, 4, 1),
-+ PIN_FIELD_BASE(74, 74, 3, 0x0030, 0x10, 3, 1),
-+ PIN_FIELD_BASE(75, 75, 3, 0x0030, 0x10, 2, 1),
-+ PIN_FIELD_BASE(76, 76, 3, 0x0030, 0x10, 1, 1),
-+ PIN_FIELD_BASE(77, 77, 3, 0x0030, 0x10, 0, 1),
-+ PIN_FIELD_BASE(78, 78, 3, 0x0030, 0x10, 9, 1),
-+ PIN_FIELD_BASE(79, 79, 3, 0x0030, 0x10, 11, 1),
-+ PIN_FIELD_BASE(80, 80, 3, 0x0030, 0x10, 10, 1),
-+ PIN_FIELD_BASE(81, 81, 3, 0x0030, 0x10, 25, 1),
-+ PIN_FIELD_BASE(82, 82, 3, 0x0030, 0x10, 24, 1),
-+ PIN_FIELD_BASE(83, 83, 3, 0x0030, 0x10, 22, 1),
-+ PIN_FIELD_BASE(84, 84, 3, 0x0030, 0x10, 23, 1),
-+ PIN_FIELD_BASE(85, 85, 7, 0x0050, 0x10, 1, 1),
-+ PIN_FIELD_BASE(86, 86, 7, 0x0040, 0x10, 29, 1),
-+ PIN_FIELD_BASE(87, 87, 7, 0x0040, 0x10, 7, 1),
-+ PIN_FIELD_BASE(88, 88, 7, 0x0040, 0x10, 6, 1),
-+ PIN_FIELD_BASE(89, 89, 2, 0x0030, 0x10, 25, 1),
-+ PIN_FIELD_BASE(90, 90, 3, 0x0030, 0x10, 21, 1),
-+ PIN_FIELD_BASE(91, 91, 2, 0x0030, 0x10, 20, 1),
-+ PIN_FIELD_BASE(92, 92, 2, 0x0030, 0x10, 19, 1),
-+ PIN_FIELD_BASE(93, 93, 2, 0x0030, 0x10, 17, 1),
-+ PIN_FIELD_BASE(94, 94, 2, 0x0030, 0x10, 18, 1),
-+ PIN_FIELD_BASE(95, 95, 2, 0x0030, 0x10, 26, 1),
-+ PIN_FIELD_BASE(96, 96, 2, 0x0030, 0x10, 27, 1),
-+ PIN_FIELD_BASE(97, 97, 2, 0x0030, 0x10, 2, 1),
-+ PIN_FIELD_BASE(98, 98, 2, 0x0030, 0x10, 3, 1),
-+ PIN_FIELD_BASE(99, 99, 2, 0x0030, 0x10, 0, 1),
-+ PIN_FIELD_BASE(100, 100, 2, 0x0030, 0x10, 1, 1),
-+ PIN_FIELD_BASE(101, 101, 2, 0x0030, 0x10, 4, 1),
-+ PIN_FIELD_BASE(102, 102, 2, 0x0030, 0x10, 5, 1),
-+ PIN_FIELD_BASE(103, 103, 2, 0x0030, 0x10, 21, 1),
-+ PIN_FIELD_BASE(104, 104, 2, 0x0030, 0x10, 23, 1),
-+ PIN_FIELD_BASE(105, 105, 2, 0x0030, 0x10, 22, 1),
-+ PIN_FIELD_BASE(106, 106, 2, 0x0030, 0x10, 24, 1),
-+ PIN_FIELD_BASE(107, 107, 1, 0x0030, 0x10, 4, 1),
-+ PIN_FIELD_BASE(108, 108, 1, 0x0030, 0x10, 3, 1),
-+ PIN_FIELD_BASE(109, 109, 1, 0x0030, 0x10, 5, 1),
-+ PIN_FIELD_BASE(110, 110, 1, 0x0030, 0x10, 0, 1),
-+ PIN_FIELD_BASE(111, 111, 1, 0x0030, 0x10, 1, 1),
-+ PIN_FIELD_BASE(112, 112, 1, 0x0030, 0x10, 2, 1),
-+ PIN_FIELD_BASE(113, 113, 1, 0x0030, 0x10, 9, 1),
-+ PIN_FIELD_BASE(114, 114, 1, 0x0030, 0x10, 10, 1),
-+ PIN_FIELD_BASE(115, 115, 1, 0x0030, 0x10, 6, 1),
-+ PIN_FIELD_BASE(116, 116, 1, 0x0030, 0x10, 7, 1),
-+ PIN_FIELD_BASE(117, 117, 1, 0x0030, 0x10, 12, 1),
-+ PIN_FIELD_BASE(118, 118, 1, 0x0030, 0x10, 13, 1),
-+ PIN_FIELD_BASE(119, 119, 1, 0x0030, 0x10, 14, 1),
-+ PIN_FIELD_BASE(120, 120, 1, 0x0030, 0x10, 11, 1),
-+ PIN_FIELD_BASE(121, 121, 1, 0x0030, 0x10, 8, 1),
-+ PIN_FIELD_BASE(122, 122, 4, 0x0010, 0x10, 9, 1),
-+ PIN_FIELD_BASE(123, 123, 4, 0x0010, 0x10, 10, 1),
-+ PIN_FIELD_BASE(124, 124, 4, 0x0010, 0x10, 8, 1),
-+ PIN_FIELD_BASE(125, 125, 4, 0x0010, 0x10, 12, 1),
-+ PIN_FIELD_BASE(126, 126, 4, 0x0010, 0x10, 14, 1),
-+ PIN_FIELD_BASE(127, 127, 4, 0x0010, 0x10, 16, 1),
-+ PIN_FIELD_BASE(128, 128, 4, 0x0010, 0x10, 11, 1),
-+ PIN_FIELD_BASE(129, 129, 4, 0x0010, 0x10, 15, 1),
-+ PIN_FIELD_BASE(130, 130, 4, 0x0010, 0x10, 17, 1),
-+ PIN_FIELD_BASE(131, 131, 4, 0x0010, 0x10, 18, 1),
-+ PIN_FIELD_BASE(132, 132, 4, 0x0010, 0x10, 13, 1),
-+ PIN_FIELD_BASE(133, 133, 4, 0x0010, 0x10, 19, 1),
-+ PIN_FIELD_BASE(134, 134, 5, 0x0020, 0x10, 14, 1),
-+ PIN_FIELD_BASE(135, 135, 5, 0x0020, 0x10, 17, 1),
-+ PIN_FIELD_BASE(136, 136, 5, 0x0020, 0x10, 1, 1),
-+ PIN_FIELD_BASE(137, 137, 5, 0x0020, 0x10, 7, 1),
-+ PIN_FIELD_BASE(138, 138, 5, 0x0020, 0x10, 4, 1),
-+ PIN_FIELD_BASE(139, 139, 5, 0x0020, 0x10, 5, 1),
-+ PIN_FIELD_BASE(140, 140, 5, 0x0020, 0x10, 0, 1),
-+ PIN_FIELD_BASE(141, 141, 5, 0x0020, 0x10, 6, 1),
-+ PIN_FIELD_BASE(142, 142, 5, 0x0020, 0x10, 2, 1),
-+ PIN_FIELD_BASE(143, 143, 5, 0x0020, 0x10, 3, 1),
-+ PIN_FIELD_BASE(144, 144, 5, 0x0020, 0x10, 12, 1),
-+ PIN_FIELD_BASE(145, 145, 5, 0x0020, 0x10, 11, 1),
-+ PIN_FIELD_BASE(146, 146, 5, 0x0020, 0x10, 13, 1),
-+ PIN_FIELD_BASE(147, 147, 5, 0x0020, 0x10, 10, 1),
-+ PIN_FIELD_BASE(148, 148, 5, 0x0020, 0x10, 15, 1),
-+ PIN_FIELD_BASE(149, 149, 5, 0x0020, 0x10, 16, 1),
-+ PIN_FIELD_BASE(150, 150, 7, 0x0040, 0x10, 23, 1),
-+ PIN_FIELD_BASE(151, 151, 7, 0x0040, 0x10, 24, 1),
-+ PIN_FIELD_BASE(152, 152, 7, 0x0040, 0x10, 25, 1),
-+ PIN_FIELD_BASE(153, 153, 7, 0x0040, 0x10, 26, 1),
-+ PIN_FIELD_BASE(154, 154, 7, 0x0040, 0x10, 28, 1),
-+ PIN_FIELD_BASE(155, 155, 3, 0x0030, 0x10, 28, 1),
-+ PIN_FIELD_BASE(156, 156, 3, 0x0030, 0x10, 27, 1),
-+ PIN_FIELD_BASE(157, 157, 3, 0x0030, 0x10, 29, 1),
-+ PIN_FIELD_BASE(158, 158, 3, 0x0030, 0x10, 26, 1),
-+ PIN_FIELD_BASE(159, 159, 7, 0x0040, 0x10, 27, 1),
-+ PIN_FIELD_BASE(160, 160, 5, 0x0020, 0x10, 8, 1),
-+ PIN_FIELD_BASE(161, 161, 1, 0x0030, 0x10, 15, 1),
-+ PIN_FIELD_BASE(162, 162, 1, 0x0030, 0x10, 16, 1),
-+ PIN_FIELD_BASE(163, 163, 4, 0x0010, 0x10, 0, 1),
-+ PIN_FIELD_BASE(164, 164, 4, 0x0010, 0x10, 1, 1),
-+ PIN_FIELD_BASE(165, 165, 4, 0x0010, 0x10, 2, 1),
-+ PIN_FIELD_BASE(166, 166, 4, 0x0010, 0x10, 3, 1),
-+ PIN_FIELD_BASE(167, 167, 4, 0x0010, 0x10, 4, 1),
-+ PIN_FIELD_BASE(168, 168, 4, 0x0010, 0x10, 5, 1),
-+ PIN_FIELD_BASE(169, 169, 4, 0x0010, 0x10, 6, 1),
-+ PIN_FIELD_BASE(170, 170, 4, 0x0010, 0x10, 7, 1),
-+ PIN_FIELD_BASE(171, 171, 7, 0x0040, 0x10, 17, 1),
-+ PIN_FIELD_BASE(172, 172, 7, 0x0040, 0x10, 18, 1),
-+ PIN_FIELD_BASE(173, 173, 7, 0x0040, 0x10, 11, 1),
-+ PIN_FIELD_BASE(174, 174, 7, 0x0040, 0x10, 12, 1),
-+ PIN_FIELD_BASE(175, 175, 7, 0x0040, 0x10, 13, 1),
-+ PIN_FIELD_BASE(176, 176, 7, 0x0040, 0x10, 14, 1),
-+ PIN_FIELD_BASE(177, 177, 7, 0x0040, 0x10, 15, 1),
-+ PINS_FIELD_BASE(178, 179, 7, 0x0040, 0x10, 16, 1),
-+};
-+
-+static const struct mtk_pin_reg_calc mt6765_reg_cals[PINCTRL_PIN_REG_MAX] = {
-+ [PINCTRL_PIN_REG_MODE] = MTK_RANGE(mt6765_pin_mode_range),
-+ [PINCTRL_PIN_REG_DIR] = MTK_RANGE(mt6765_pin_dir_range),
-+ [PINCTRL_PIN_REG_DI] = MTK_RANGE(mt6765_pin_di_range),
-+ [PINCTRL_PIN_REG_DO] = MTK_RANGE(mt6765_pin_do_range),
-+ [PINCTRL_PIN_REG_SMT] = MTK_RANGE(mt6765_pin_smt_range),
-+ [PINCTRL_PIN_REG_PD] = MTK_RANGE(mt6765_pin_pd_range),
-+ [PINCTRL_PIN_REG_PU] = MTK_RANGE(mt6765_pin_pu_range),
-+ [PINCTRL_PIN_REG_TDSEL] = MTK_RANGE(mt6765_pin_tdsel_range),
-+ [PINCTRL_PIN_REG_RDSEL] = MTK_RANGE(mt6765_pin_rdsel_range),
-+ [PINCTRL_PIN_REG_DRV] = MTK_RANGE(mt6765_pin_drv_range),
-+ [PINCTRL_PIN_REG_PUPD] = MTK_RANGE(mt6765_pin_pupd_range),
-+ [PINCTRL_PIN_REG_R0] = MTK_RANGE(mt6765_pin_r0_range),
-+ [PINCTRL_PIN_REG_R1] = MTK_RANGE(mt6765_pin_r1_range),
-+ [PINCTRL_PIN_REG_IES] = MTK_RANGE(mt6765_pin_ies_range),
-+};
-+
-+static const char * const mt6765_pinctrl_register_base_names[] = {
-+ "iocfg0", "iocfg1", "iocfg2", "iocfg3", "iocfg4", "iocfg5",
-+ "iocfg6", "iocfg7",
-+};
-+
-+static const struct mtk_eint_hw mt6765_eint_hw = {
-+ .port_mask = 7,
-+ .ports = 6,
-+ .ap_num = 160,
-+ .db_cnt = 13,
-+};
-+
-+static const struct mtk_pin_soc mt6765_data = {
-+ .reg_cal = mt6765_reg_cals,
-+ .pins = mtk_pins_mt6765,
-+ .npins = ARRAY_SIZE(mtk_pins_mt6765),
-+ .ngrps = ARRAY_SIZE(mtk_pins_mt6765),
-+ .eint_hw = &mt6765_eint_hw,
-+ .gpio_m = 0,
-+ .ies_present = true,
-+ .base_names = mt6765_pinctrl_register_base_names,
-+ .nbase_names = ARRAY_SIZE(mt6765_pinctrl_register_base_names),
-+ .bias_disable_set = mtk_pinconf_bias_disable_set,
-+ .bias_disable_get = mtk_pinconf_bias_disable_get,
-+ .bias_set = mtk_pinconf_bias_set,
-+ .bias_get = mtk_pinconf_bias_get,
-+ .drive_set = mtk_pinconf_drive_set_rev1,
-+ .drive_get = mtk_pinconf_drive_get_rev1,
-+ .adv_pull_get = mtk_pinconf_adv_pull_get,
-+ .adv_pull_set = mtk_pinconf_adv_pull_set,
-+};
-+
-+static const struct of_device_id mt6765_pinctrl_of_match[] = {
-+ { .compatible = "mediatek,mt6765-pinctrl", },
-+ { }
-+};
-+
-+static int mt6765_pinctrl_probe(struct platform_device *pdev)
-+{
-+ return mtk_paris_pinctrl_probe(pdev, &mt6765_data);
-+}
-+
-+static struct platform_driver mt6765_pinctrl_driver = {
-+ .driver = {
-+ .name = "mt6765-pinctrl",
-+ .of_match_table = mt6765_pinctrl_of_match,
-+ },
-+ .probe = mt6765_pinctrl_probe,
-+};
-+
-+static int __init mt6765_pinctrl_init(void)
-+{
-+ return platform_driver_register(&mt6765_pinctrl_driver);
-+}
-+arch_initcall(mt6765_pinctrl_init);
---- /dev/null
-+++ b/drivers/pinctrl/mediatek/pinctrl-mt6797.c
-@@ -0,0 +1,82 @@
-+// SPDX-License-Identifier: GPL-2.0
-+/*
-+ * Based on pinctrl-mt6765.c
-+ *
-+ * Copyright (C) 2018 MediaTek Inc.
-+ *
-+ * Author: ZH Chen <zh.chen@mediatek.com>
-+ *
-+ * Copyright (C) Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
-+ *
-+ */
-+
-+#include "pinctrl-mtk-mt6797.h"
-+#include "pinctrl-paris.h"
-+
-+/*
-+ * MT6797 have multiple bases to program pin configuration listed as the below:
-+ * gpio:0x10005000, iocfg[l]:0x10002000, iocfg[b]:0x10002400,
-+ * iocfg[r]:0x10002800, iocfg[t]:0x10002C00.
-+ * _i_base could be used to indicate what base the pin should be mapped into.
-+ */
-+
-+static const struct mtk_pin_field_calc mt6797_pin_mode_range[] = {
-+ PIN_FIELD(0, 261, 0x300, 0x10, 0, 4),
-+};
-+
-+static const struct mtk_pin_field_calc mt6797_pin_dir_range[] = {
-+ PIN_FIELD(0, 261, 0x0, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt6797_pin_di_range[] = {
-+ PIN_FIELD(0, 261, 0x200, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt6797_pin_do_range[] = {
-+ PIN_FIELD(0, 261, 0x100, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_reg_calc mt6797_reg_cals[PINCTRL_PIN_REG_MAX] = {
-+ [PINCTRL_PIN_REG_MODE] = MTK_RANGE(mt6797_pin_mode_range),
-+ [PINCTRL_PIN_REG_DIR] = MTK_RANGE(mt6797_pin_dir_range),
-+ [PINCTRL_PIN_REG_DI] = MTK_RANGE(mt6797_pin_di_range),
-+ [PINCTRL_PIN_REG_DO] = MTK_RANGE(mt6797_pin_do_range),
-+};
-+
-+static const char * const mt6797_pinctrl_register_base_names[] = {
-+ "gpio", "iocfgl", "iocfgb", "iocfgr", "iocfgt",
-+};
-+
-+static const struct mtk_pin_soc mt6797_data = {
-+ .reg_cal = mt6797_reg_cals,
-+ .pins = mtk_pins_mt6797,
-+ .npins = ARRAY_SIZE(mtk_pins_mt6797),
-+ .ngrps = ARRAY_SIZE(mtk_pins_mt6797),
-+ .gpio_m = 0,
-+ .base_names = mt6797_pinctrl_register_base_names,
-+ .nbase_names = ARRAY_SIZE(mt6797_pinctrl_register_base_names),
-+};
-+
-+static const struct of_device_id mt6797_pinctrl_of_match[] = {
-+ { .compatible = "mediatek,mt6797-pinctrl", },
-+ { }
-+};
-+
-+static int mt6797_pinctrl_probe(struct platform_device *pdev)
-+{
-+ return mtk_paris_pinctrl_probe(pdev, &mt6797_data);
-+}
-+
-+static struct platform_driver mt6797_pinctrl_driver = {
-+ .driver = {
-+ .name = "mt6797-pinctrl",
-+ .of_match_table = mt6797_pinctrl_of_match,
-+ },
-+ .probe = mt6797_pinctrl_probe,
-+};
-+
-+static int __init mt6797_pinctrl_init(void)
-+{
-+ return platform_driver_register(&mt6797_pinctrl_driver);
-+}
-+arch_initcall(mt6797_pinctrl_init);
---- a/drivers/pinctrl/mediatek/pinctrl-mt7622.c
-+++ b/drivers/pinctrl/mediatek/pinctrl-mt7622.c
-@@ -1,297 +1,140 @@
-+// SPDX-License-Identifier: GPL-2.0
- /*
-- * MediaTek MT7622 Pinctrl Driver
-+ * Copyright (C) 2017-2018 MediaTek Inc.
- *
-- * Copyright (C) 2017 Sean Wang <sean.wang@mediatek.com>
-+ * Author: Sean Wang <sean.wang@mediatek.com>
- *
-- * This program is free software; you can redistribute it and/or modify
-- * it under the terms of the GNU General Public License version 2 as
-- * published by the Free Software Foundation.
-- *
-- * This program is distributed in the hope that it will be useful,
-- * but WITHOUT ANY WARRANTY; without even the implied warranty of
-- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
-- * GNU General Public License for more details.
-- */
--
--#include <linux/gpio.h>
--#include <linux/gpio/driver.h>
--#include <linux/io.h>
--#include <linux/init.h>
--#include <linux/mfd/syscon.h>
--#include <linux/of.h>
--#include <linux/of_irq.h>
--#include <linux/of_platform.h>
--#include <linux/platform_device.h>
--#include <linux/pinctrl/pinctrl.h>
--#include <linux/pinctrl/pinmux.h>
--#include <linux/pinctrl/pinconf.h>
--#include <linux/pinctrl/pinconf-generic.h>
--#include <linux/regmap.h>
--
--#include "../core.h"
--#include "../pinconf.h"
--#include "../pinmux.h"
--#include "mtk-eint.h"
--
--#define PINCTRL_PINCTRL_DEV KBUILD_MODNAME
--#define MTK_RANGE(_a) { .range = (_a), .nranges = ARRAY_SIZE(_a), }
--#define PINCTRL_PIN_GROUP(name, id) \
-- { \
-- name, \
-- id##_pins, \
-- ARRAY_SIZE(id##_pins), \
-- id##_funcs, \
-- }
--
--#define MTK_GPIO_MODE 1
--#define MTK_INPUT 0
--#define MTK_OUTPUT 1
--#define MTK_DISABLE 0
--#define MTK_ENABLE 1
--
--/* Custom pinconf parameters */
--#define MTK_PIN_CONFIG_TDSEL (PIN_CONFIG_END + 1)
--#define MTK_PIN_CONFIG_RDSEL (PIN_CONFIG_END + 2)
--
--/* List these attributes which could be modified for the pin */
--enum {
-- PINCTRL_PIN_REG_MODE,
-- PINCTRL_PIN_REG_DIR,
-- PINCTRL_PIN_REG_DI,
-- PINCTRL_PIN_REG_DO,
-- PINCTRL_PIN_REG_SR,
-- PINCTRL_PIN_REG_SMT,
-- PINCTRL_PIN_REG_PD,
-- PINCTRL_PIN_REG_PU,
-- PINCTRL_PIN_REG_E4,
-- PINCTRL_PIN_REG_E8,
-- PINCTRL_PIN_REG_TDSEL,
-- PINCTRL_PIN_REG_RDSEL,
-- PINCTRL_PIN_REG_MAX,
--};
--
--/* struct mtk_pin_field - the structure that holds the information of the field
-- * used to describe the attribute for the pin
-- * @offset: the register offset relative to the base address
-- * @mask: the mask used to filter out the field from the register
-- * @bitpos: the start bit relative to the register
-- * @next: the indication that the field would be extended to the
-- next register
-- */
--struct mtk_pin_field {
-- u32 offset;
-- u32 mask;
-- u8 bitpos;
-- u8 next;
--};
--
--/* struct mtk_pin_field_calc - the structure that holds the range providing
-- * the guide used to look up the relevant field
-- * @s_pin: the start pin within the range
-- * @e_pin: the end pin within the range
-- * @s_addr: the start address for the range
-- * @x_addrs: the address distance between two consecutive registers
-- * within the range
-- * @s_bit: the start bit for the first register within the range
-- * @x_bits: the bit distance between two consecutive pins within
-- * the range
-- */
--struct mtk_pin_field_calc {
-- u16 s_pin;
-- u16 e_pin;
-- u32 s_addr;
-- u8 x_addrs;
-- u8 s_bit;
-- u8 x_bits;
--};
--
--/* struct mtk_pin_reg_calc - the structure that holds all ranges used to
-- * determine which register the pin would make use of
-- * for certain pin attribute.
-- * @range: the start address for the range
-- * @nranges: the number of items in the range
- */
--struct mtk_pin_reg_calc {
-- const struct mtk_pin_field_calc *range;
-- unsigned int nranges;
--};
-
--/* struct mtk_pin_soc - the structure that holds SoC-specific data */
--struct mtk_pin_soc {
-- const struct mtk_pin_reg_calc *reg_cal;
-- const struct pinctrl_pin_desc *pins;
-- unsigned int npins;
-- const struct group_desc *grps;
-- unsigned int ngrps;
-- const struct function_desc *funcs;
-- unsigned int nfuncs;
-- const struct mtk_eint_regs *eint_regs;
-- const struct mtk_eint_hw *eint_hw;
--};
-+#include "pinctrl-moore.h"
-
--struct mtk_pinctrl {
-- struct pinctrl_dev *pctrl;
-- void __iomem *base;
-- struct device *dev;
-- struct gpio_chip chip;
-- const struct mtk_pin_soc *soc;
-- struct mtk_eint *eint;
--};
-+#define MT7622_PIN(_number, _name) \
-+ MTK_PIN(_number, _name, 1, _number, DRV_GRP0)
-
- static const struct mtk_pin_field_calc mt7622_pin_mode_range[] = {
-- {0, 0, 0x320, 0x10, 16, 4},
-- {1, 4, 0x3a0, 0x10, 16, 4},
-- {5, 5, 0x320, 0x10, 0, 4},
-- {6, 6, 0x300, 0x10, 4, 4},
-- {7, 7, 0x300, 0x10, 4, 4},
-- {8, 9, 0x350, 0x10, 20, 4},
-- {10, 10, 0x300, 0x10, 8, 4},
-- {11, 11, 0x300, 0x10, 8, 4},
-- {12, 12, 0x300, 0x10, 8, 4},
-- {13, 13, 0x300, 0x10, 8, 4},
-- {14, 15, 0x320, 0x10, 4, 4},
-- {16, 17, 0x320, 0x10, 20, 4},
-- {18, 21, 0x310, 0x10, 16, 4},
-- {22, 22, 0x380, 0x10, 16, 4},
-- {23, 23, 0x300, 0x10, 24, 4},
-- {24, 24, 0x300, 0x10, 24, 4},
-- {25, 25, 0x300, 0x10, 12, 4},
-- {25, 25, 0x300, 0x10, 12, 4},
-- {26, 26, 0x300, 0x10, 12, 4},
-- {27, 27, 0x300, 0x10, 12, 4},
-- {28, 28, 0x300, 0x10, 12, 4},
-- {29, 29, 0x300, 0x10, 12, 4},
-- {30, 30, 0x300, 0x10, 12, 4},
-- {31, 31, 0x300, 0x10, 12, 4},
-- {32, 32, 0x300, 0x10, 12, 4},
-- {33, 33, 0x300, 0x10, 12, 4},
-- {34, 34, 0x300, 0x10, 12, 4},
-- {35, 35, 0x300, 0x10, 12, 4},
-- {36, 36, 0x300, 0x10, 12, 4},
-- {37, 37, 0x300, 0x10, 20, 4},
-- {38, 38, 0x300, 0x10, 20, 4},
-- {39, 39, 0x300, 0x10, 20, 4},
-- {40, 40, 0x300, 0x10, 20, 4},
-- {41, 41, 0x300, 0x10, 20, 4},
-- {42, 42, 0x300, 0x10, 20, 4},
-- {43, 43, 0x300, 0x10, 20, 4},
-- {44, 44, 0x300, 0x10, 20, 4},
-- {45, 46, 0x300, 0x10, 20, 4},
-- {47, 47, 0x300, 0x10, 20, 4},
-- {48, 48, 0x300, 0x10, 20, 4},
-- {49, 49, 0x300, 0x10, 20, 4},
-- {50, 50, 0x300, 0x10, 20, 4},
-- {51, 70, 0x330, 0x10, 4, 4},
-- {71, 71, 0x300, 0x10, 16, 4},
-- {72, 72, 0x300, 0x10, 16, 4},
-- {73, 76, 0x310, 0x10, 0, 4},
-- {77, 77, 0x320, 0x10, 28, 4},
-- {78, 78, 0x320, 0x10, 12, 4},
-- {79, 82, 0x3a0, 0x10, 0, 4},
-- {83, 83, 0x350, 0x10, 28, 4},
-- {84, 84, 0x330, 0x10, 0, 4},
-- {85, 90, 0x360, 0x10, 4, 4},
-- {91, 94, 0x390, 0x10, 16, 4},
-- {95, 97, 0x380, 0x10, 20, 4},
-- {98, 101, 0x390, 0x10, 0, 4},
-- {102, 102, 0x360, 0x10, 0, 4},
-+ PIN_FIELD(0, 0, 0x320, 0x10, 16, 4),
-+ PIN_FIELD(1, 4, 0x3a0, 0x10, 16, 4),
-+ PIN_FIELD(5, 5, 0x320, 0x10, 0, 4),
-+ PINS_FIELD(6, 7, 0x300, 0x10, 4, 4),
-+ PIN_FIELD(8, 9, 0x350, 0x10, 20, 4),
-+ PINS_FIELD(10, 13, 0x300, 0x10, 8, 4),
-+ PIN_FIELD(14, 15, 0x320, 0x10, 4, 4),
-+ PIN_FIELD(16, 17, 0x320, 0x10, 20, 4),
-+ PIN_FIELD(18, 21, 0x310, 0x10, 16, 4),
-+ PIN_FIELD(22, 22, 0x380, 0x10, 16, 4),
-+ PINS_FIELD(23, 24, 0x300, 0x10, 24, 4),
-+ PINS_FIELD(25, 36, 0x300, 0x10, 12, 4),
-+ PINS_FIELD(37, 50, 0x300, 0x10, 20, 4),
-+ PIN_FIELD(51, 70, 0x330, 0x10, 4, 4),
-+ PINS_FIELD(71, 72, 0x300, 0x10, 16, 4),
-+ PIN_FIELD(73, 76, 0x310, 0x10, 0, 4),
-+ PIN_FIELD(77, 77, 0x320, 0x10, 28, 4),
-+ PIN_FIELD(78, 78, 0x320, 0x10, 12, 4),
-+ PIN_FIELD(79, 82, 0x3a0, 0x10, 0, 4),
-+ PIN_FIELD(83, 83, 0x350, 0x10, 28, 4),
-+ PIN_FIELD(84, 84, 0x330, 0x10, 0, 4),
-+ PIN_FIELD(85, 90, 0x360, 0x10, 4, 4),
-+ PIN_FIELD(91, 94, 0x390, 0x10, 16, 4),
-+ PIN_FIELD(95, 97, 0x380, 0x10, 20, 4),
-+ PIN_FIELD(98, 101, 0x390, 0x10, 0, 4),
-+ PIN_FIELD(102, 102, 0x360, 0x10, 0, 4),
- };
-
- static const struct mtk_pin_field_calc mt7622_pin_dir_range[] = {
-- {0, 102, 0x0, 0x10, 0, 1},
-+ PIN_FIELD(0, 102, 0x0, 0x10, 0, 1),
- };
-
- static const struct mtk_pin_field_calc mt7622_pin_di_range[] = {
-- {0, 102, 0x200, 0x10, 0, 1},
-+ PIN_FIELD(0, 102, 0x200, 0x10, 0, 1),
- };
-
- static const struct mtk_pin_field_calc mt7622_pin_do_range[] = {
-- {0, 102, 0x100, 0x10, 0, 1},
-+ PIN_FIELD(0, 102, 0x100, 0x10, 0, 1),
- };
-
- static const struct mtk_pin_field_calc mt7622_pin_sr_range[] = {
-- {0, 31, 0x910, 0x10, 0, 1},
-- {32, 50, 0xa10, 0x10, 0, 1},
-- {51, 70, 0x810, 0x10, 0, 1},
-- {71, 72, 0xb10, 0x10, 0, 1},
-- {73, 86, 0xb10, 0x10, 4, 1},
-- {87, 90, 0xc10, 0x10, 0, 1},
-- {91, 102, 0xb10, 0x10, 18, 1},
-+ PIN_FIELD(0, 31, 0x910, 0x10, 0, 1),
-+ PIN_FIELD(32, 50, 0xa10, 0x10, 0, 1),
-+ PIN_FIELD(51, 70, 0x810, 0x10, 0, 1),
-+ PIN_FIELD(71, 72, 0xb10, 0x10, 0, 1),
-+ PIN_FIELD(73, 86, 0xb10, 0x10, 4, 1),
-+ PIN_FIELD(87, 90, 0xc10, 0x10, 0, 1),
-+ PIN_FIELD(91, 102, 0xb10, 0x10, 18, 1),
- };
-
- static const struct mtk_pin_field_calc mt7622_pin_smt_range[] = {
-- {0, 31, 0x920, 0x10, 0, 1},
-- {32, 50, 0xa20, 0x10, 0, 1},
-- {51, 70, 0x820, 0x10, 0, 1},
-- {71, 72, 0xb20, 0x10, 0, 1},
-- {73, 86, 0xb20, 0x10, 4, 1},
-- {87, 90, 0xc20, 0x10, 0, 1},
-- {91, 102, 0xb20, 0x10, 18, 1},
-+ PIN_FIELD(0, 31, 0x920, 0x10, 0, 1),
-+ PIN_FIELD(32, 50, 0xa20, 0x10, 0, 1),
-+ PIN_FIELD(51, 70, 0x820, 0x10, 0, 1),
-+ PIN_FIELD(71, 72, 0xb20, 0x10, 0, 1),
-+ PIN_FIELD(73, 86, 0xb20, 0x10, 4, 1),
-+ PIN_FIELD(87, 90, 0xc20, 0x10, 0, 1),
-+ PIN_FIELD(91, 102, 0xb20, 0x10, 18, 1),
- };
-
- static const struct mtk_pin_field_calc mt7622_pin_pu_range[] = {
-- {0, 31, 0x930, 0x10, 0, 1},
-- {32, 50, 0xa30, 0x10, 0, 1},
-- {51, 70, 0x830, 0x10, 0, 1},
-- {71, 72, 0xb30, 0x10, 0, 1},
-- {73, 86, 0xb30, 0x10, 4, 1},
-- {87, 90, 0xc30, 0x10, 0, 1},
-- {91, 102, 0xb30, 0x10, 18, 1},
-+ PIN_FIELD(0, 31, 0x930, 0x10, 0, 1),
-+ PIN_FIELD(32, 50, 0xa30, 0x10, 0, 1),
-+ PIN_FIELD(51, 70, 0x830, 0x10, 0, 1),
-+ PIN_FIELD(71, 72, 0xb30, 0x10, 0, 1),
-+ PIN_FIELD(73, 86, 0xb30, 0x10, 4, 1),
-+ PIN_FIELD(87, 90, 0xc30, 0x10, 0, 1),
-+ PIN_FIELD(91, 102, 0xb30, 0x10, 18, 1),
- };
-
- static const struct mtk_pin_field_calc mt7622_pin_pd_range[] = {
-- {0, 31, 0x940, 0x10, 0, 1},
-- {32, 50, 0xa40, 0x10, 0, 1},
-- {51, 70, 0x840, 0x10, 0, 1},
-- {71, 72, 0xb40, 0x10, 0, 1},
-- {73, 86, 0xb40, 0x10, 4, 1},
-- {87, 90, 0xc40, 0x10, 0, 1},
-- {91, 102, 0xb40, 0x10, 18, 1},
-+ PIN_FIELD(0, 31, 0x940, 0x10, 0, 1),
-+ PIN_FIELD(32, 50, 0xa40, 0x10, 0, 1),
-+ PIN_FIELD(51, 70, 0x840, 0x10, 0, 1),
-+ PIN_FIELD(71, 72, 0xb40, 0x10, 0, 1),
-+ PIN_FIELD(73, 86, 0xb40, 0x10, 4, 1),
-+ PIN_FIELD(87, 90, 0xc40, 0x10, 0, 1),
-+ PIN_FIELD(91, 102, 0xb40, 0x10, 18, 1),
- };
-
- static const struct mtk_pin_field_calc mt7622_pin_e4_range[] = {
-- {0, 31, 0x960, 0x10, 0, 1},
-- {32, 50, 0xa60, 0x10, 0, 1},
-- {51, 70, 0x860, 0x10, 0, 1},
-- {71, 72, 0xb60, 0x10, 0, 1},
-- {73, 86, 0xb60, 0x10, 4, 1},
-- {87, 90, 0xc60, 0x10, 0, 1},
-- {91, 102, 0xb60, 0x10, 18, 1},
-+ PIN_FIELD(0, 31, 0x960, 0x10, 0, 1),
-+ PIN_FIELD(32, 50, 0xa60, 0x10, 0, 1),
-+ PIN_FIELD(51, 70, 0x860, 0x10, 0, 1),
-+ PIN_FIELD(71, 72, 0xb60, 0x10, 0, 1),
-+ PIN_FIELD(73, 86, 0xb60, 0x10, 4, 1),
-+ PIN_FIELD(87, 90, 0xc60, 0x10, 0, 1),
-+ PIN_FIELD(91, 102, 0xb60, 0x10, 18, 1),
- };
-
- static const struct mtk_pin_field_calc mt7622_pin_e8_range[] = {
-- {0, 31, 0x970, 0x10, 0, 1},
-- {32, 50, 0xa70, 0x10, 0, 1},
-- {51, 70, 0x870, 0x10, 0, 1},
-- {71, 72, 0xb70, 0x10, 0, 1},
-- {73, 86, 0xb70, 0x10, 4, 1},
-- {87, 90, 0xc70, 0x10, 0, 1},
-- {91, 102, 0xb70, 0x10, 18, 1},
-+ PIN_FIELD(0, 31, 0x970, 0x10, 0, 1),
-+ PIN_FIELD(32, 50, 0xa70, 0x10, 0, 1),
-+ PIN_FIELD(51, 70, 0x870, 0x10, 0, 1),
-+ PIN_FIELD(71, 72, 0xb70, 0x10, 0, 1),
-+ PIN_FIELD(73, 86, 0xb70, 0x10, 4, 1),
-+ PIN_FIELD(87, 90, 0xc70, 0x10, 0, 1),
-+ PIN_FIELD(91, 102, 0xb70, 0x10, 18, 1),
- };
-
- static const struct mtk_pin_field_calc mt7622_pin_tdsel_range[] = {
-- {0, 31, 0x980, 0x4, 0, 4},
-- {32, 50, 0xa80, 0x4, 0, 4},
-- {51, 70, 0x880, 0x4, 0, 4},
-- {71, 72, 0xb80, 0x4, 0, 4},
-- {73, 86, 0xb80, 0x4, 16, 4},
-- {87, 90, 0xc80, 0x4, 0, 4},
-- {91, 102, 0xb88, 0x4, 8, 4},
-+ PIN_FIELD(0, 31, 0x980, 0x4, 0, 4),
-+ PIN_FIELD(32, 50, 0xa80, 0x4, 0, 4),
-+ PIN_FIELD(51, 70, 0x880, 0x4, 0, 4),
-+ PIN_FIELD(71, 72, 0xb80, 0x4, 0, 4),
-+ PIN_FIELD(73, 86, 0xb80, 0x4, 16, 4),
-+ PIN_FIELD(87, 90, 0xc80, 0x4, 0, 4),
-+ PIN_FIELD(91, 102, 0xb88, 0x4, 8, 4),
- };
-
- static const struct mtk_pin_field_calc mt7622_pin_rdsel_range[] = {
-- {0, 31, 0x990, 0x4, 0, 6},
-- {32, 50, 0xa90, 0x4, 0, 6},
-- {51, 58, 0x890, 0x4, 0, 6},
-- {59, 60, 0x894, 0x4, 28, 6},
-- {61, 62, 0x894, 0x4, 16, 6},
-- {63, 66, 0x898, 0x4, 8, 6},
-- {67, 68, 0x89c, 0x4, 12, 6},
-- {69, 70, 0x89c, 0x4, 0, 6},
-- {71, 72, 0xb90, 0x4, 0, 6},
-- {73, 86, 0xb90, 0x4, 24, 6},
-- {87, 90, 0xc90, 0x4, 0, 6},
-- {91, 102, 0xb9c, 0x4, 12, 6},
-+ PIN_FIELD(0, 31, 0x990, 0x4, 0, 6),
-+ PIN_FIELD(32, 50, 0xa90, 0x4, 0, 6),
-+ PIN_FIELD(51, 58, 0x890, 0x4, 0, 6),
-+ PIN_FIELD(59, 60, 0x894, 0x4, 28, 6),
-+ PIN_FIELD(61, 62, 0x894, 0x4, 16, 6),
-+ PIN_FIELD(63, 66, 0x898, 0x4, 8, 6),
-+ PIN_FIELD(67, 68, 0x89c, 0x4, 12, 6),
-+ PIN_FIELD(69, 70, 0x89c, 0x4, 0, 6),
-+ PIN_FIELD(71, 72, 0xb90, 0x4, 0, 6),
-+ PIN_FIELD(73, 86, 0xb90, 0x4, 24, 6),
-+ PIN_FIELD(87, 90, 0xc90, 0x4, 0, 6),
-+ PIN_FIELD(91, 102, 0xb9c, 0x4, 12, 6),
- };
-
- static const struct mtk_pin_reg_calc mt7622_reg_cals[PINCTRL_PIN_REG_MAX] = {
-@@ -309,110 +152,110 @@ static const struct mtk_pin_reg_calc mt7
- [PINCTRL_PIN_REG_RDSEL] = MTK_RANGE(mt7622_pin_rdsel_range),
- };
-
--static const struct pinctrl_pin_desc mt7622_pins[] = {
-- PINCTRL_PIN(0, "GPIO_A"),
-- PINCTRL_PIN(1, "I2S1_IN"),
-- PINCTRL_PIN(2, "I2S1_OUT"),
-- PINCTRL_PIN(3, "I2S_BCLK"),
-- PINCTRL_PIN(4, "I2S_WS"),
-- PINCTRL_PIN(5, "I2S_MCLK"),
-- PINCTRL_PIN(6, "TXD0"),
-- PINCTRL_PIN(7, "RXD0"),
-- PINCTRL_PIN(8, "SPI_WP"),
-- PINCTRL_PIN(9, "SPI_HOLD"),
-- PINCTRL_PIN(10, "SPI_CLK"),
-- PINCTRL_PIN(11, "SPI_MOSI"),
-- PINCTRL_PIN(12, "SPI_MISO"),
-- PINCTRL_PIN(13, "SPI_CS"),
-- PINCTRL_PIN(14, "I2C_SDA"),
-- PINCTRL_PIN(15, "I2C_SCL"),
-- PINCTRL_PIN(16, "I2S2_IN"),
-- PINCTRL_PIN(17, "I2S3_IN"),
-- PINCTRL_PIN(18, "I2S4_IN"),
-- PINCTRL_PIN(19, "I2S2_OUT"),
-- PINCTRL_PIN(20, "I2S3_OUT"),
-- PINCTRL_PIN(21, "I2S4_OUT"),
-- PINCTRL_PIN(22, "GPIO_B"),
-- PINCTRL_PIN(23, "MDC"),
-- PINCTRL_PIN(24, "MDIO"),
-- PINCTRL_PIN(25, "G2_TXD0"),
-- PINCTRL_PIN(26, "G2_TXD1"),
-- PINCTRL_PIN(27, "G2_TXD2"),
-- PINCTRL_PIN(28, "G2_TXD3"),
-- PINCTRL_PIN(29, "G2_TXEN"),
-- PINCTRL_PIN(30, "G2_TXC"),
-- PINCTRL_PIN(31, "G2_RXD0"),
-- PINCTRL_PIN(32, "G2_RXD1"),
-- PINCTRL_PIN(33, "G2_RXD2"),
-- PINCTRL_PIN(34, "G2_RXD3"),
-- PINCTRL_PIN(35, "G2_RXDV"),
-- PINCTRL_PIN(36, "G2_RXC"),
-- PINCTRL_PIN(37, "NCEB"),
-- PINCTRL_PIN(38, "NWEB"),
-- PINCTRL_PIN(39, "NREB"),
-- PINCTRL_PIN(40, "NDL4"),
-- PINCTRL_PIN(41, "NDL5"),
-- PINCTRL_PIN(42, "NDL6"),
-- PINCTRL_PIN(43, "NDL7"),
-- PINCTRL_PIN(44, "NRB"),
-- PINCTRL_PIN(45, "NCLE"),
-- PINCTRL_PIN(46, "NALE"),
-- PINCTRL_PIN(47, "NDL0"),
-- PINCTRL_PIN(48, "NDL1"),
-- PINCTRL_PIN(49, "NDL2"),
-- PINCTRL_PIN(50, "NDL3"),
-- PINCTRL_PIN(51, "MDI_TP_P0"),
-- PINCTRL_PIN(52, "MDI_TN_P0"),
-- PINCTRL_PIN(53, "MDI_RP_P0"),
-- PINCTRL_PIN(54, "MDI_RN_P0"),
-- PINCTRL_PIN(55, "MDI_TP_P1"),
-- PINCTRL_PIN(56, "MDI_TN_P1"),
-- PINCTRL_PIN(57, "MDI_RP_P1"),
-- PINCTRL_PIN(58, "MDI_RN_P1"),
-- PINCTRL_PIN(59, "MDI_RP_P2"),
-- PINCTRL_PIN(60, "MDI_RN_P2"),
-- PINCTRL_PIN(61, "MDI_TP_P2"),
-- PINCTRL_PIN(62, "MDI_TN_P2"),
-- PINCTRL_PIN(63, "MDI_TP_P3"),
-- PINCTRL_PIN(64, "MDI_TN_P3"),
-- PINCTRL_PIN(65, "MDI_RP_P3"),
-- PINCTRL_PIN(66, "MDI_RN_P3"),
-- PINCTRL_PIN(67, "MDI_RP_P4"),
-- PINCTRL_PIN(68, "MDI_RN_P4"),
-- PINCTRL_PIN(69, "MDI_TP_P4"),
-- PINCTRL_PIN(70, "MDI_TN_P4"),
-- PINCTRL_PIN(71, "PMIC_SCL"),
-- PINCTRL_PIN(72, "PMIC_SDA"),
-- PINCTRL_PIN(73, "SPIC1_CLK"),
-- PINCTRL_PIN(74, "SPIC1_MOSI"),
-- PINCTRL_PIN(75, "SPIC1_MISO"),
-- PINCTRL_PIN(76, "SPIC1_CS"),
-- PINCTRL_PIN(77, "GPIO_D"),
-- PINCTRL_PIN(78, "WATCHDOG"),
-- PINCTRL_PIN(79, "RTS3_N"),
-- PINCTRL_PIN(80, "CTS3_N"),
-- PINCTRL_PIN(81, "TXD3"),
-- PINCTRL_PIN(82, "RXD3"),
-- PINCTRL_PIN(83, "PERST0_N"),
-- PINCTRL_PIN(84, "PERST1_N"),
-- PINCTRL_PIN(85, "WLED_N"),
-- PINCTRL_PIN(86, "EPHY_LED0_N"),
-- PINCTRL_PIN(87, "AUXIN0"),
-- PINCTRL_PIN(88, "AUXIN1"),
-- PINCTRL_PIN(89, "AUXIN2"),
-- PINCTRL_PIN(90, "AUXIN3"),
-- PINCTRL_PIN(91, "TXD4"),
-- PINCTRL_PIN(92, "RXD4"),
-- PINCTRL_PIN(93, "RTS4_N"),
-- PINCTRL_PIN(94, "CTS4_N"),
-- PINCTRL_PIN(95, "PWM1"),
-- PINCTRL_PIN(96, "PWM2"),
-- PINCTRL_PIN(97, "PWM3"),
-- PINCTRL_PIN(98, "PWM4"),
-- PINCTRL_PIN(99, "PWM5"),
-- PINCTRL_PIN(100, "PWM6"),
-- PINCTRL_PIN(101, "PWM7"),
-- PINCTRL_PIN(102, "GPIO_E"),
-+static const struct mtk_pin_desc mt7622_pins[] = {
-+ MT7622_PIN(0, "GPIO_A"),
-+ MT7622_PIN(1, "I2S1_IN"),
-+ MT7622_PIN(2, "I2S1_OUT"),
-+ MT7622_PIN(3, "I2S_BCLK"),
-+ MT7622_PIN(4, "I2S_WS"),
-+ MT7622_PIN(5, "I2S_MCLK"),
-+ MT7622_PIN(6, "TXD0"),
-+ MT7622_PIN(7, "RXD0"),
-+ MT7622_PIN(8, "SPI_WP"),
-+ MT7622_PIN(9, "SPI_HOLD"),
-+ MT7622_PIN(10, "SPI_CLK"),
-+ MT7622_PIN(11, "SPI_MOSI"),
-+ MT7622_PIN(12, "SPI_MISO"),
-+ MT7622_PIN(13, "SPI_CS"),
-+ MT7622_PIN(14, "I2C_SDA"),
-+ MT7622_PIN(15, "I2C_SCL"),
-+ MT7622_PIN(16, "I2S2_IN"),
-+ MT7622_PIN(17, "I2S3_IN"),
-+ MT7622_PIN(18, "I2S4_IN"),
-+ MT7622_PIN(19, "I2S2_OUT"),
-+ MT7622_PIN(20, "I2S3_OUT"),
-+ MT7622_PIN(21, "I2S4_OUT"),
-+ MT7622_PIN(22, "GPIO_B"),
-+ MT7622_PIN(23, "MDC"),
-+ MT7622_PIN(24, "MDIO"),
-+ MT7622_PIN(25, "G2_TXD0"),
-+ MT7622_PIN(26, "G2_TXD1"),
-+ MT7622_PIN(27, "G2_TXD2"),
-+ MT7622_PIN(28, "G2_TXD3"),
-+ MT7622_PIN(29, "G2_TXEN"),
-+ MT7622_PIN(30, "G2_TXC"),
-+ MT7622_PIN(31, "G2_RXD0"),
-+ MT7622_PIN(32, "G2_RXD1"),
-+ MT7622_PIN(33, "G2_RXD2"),
-+ MT7622_PIN(34, "G2_RXD3"),
-+ MT7622_PIN(35, "G2_RXDV"),
-+ MT7622_PIN(36, "G2_RXC"),
-+ MT7622_PIN(37, "NCEB"),
-+ MT7622_PIN(38, "NWEB"),
-+ MT7622_PIN(39, "NREB"),
-+ MT7622_PIN(40, "NDL4"),
-+ MT7622_PIN(41, "NDL5"),
-+ MT7622_PIN(42, "NDL6"),
-+ MT7622_PIN(43, "NDL7"),
-+ MT7622_PIN(44, "NRB"),
-+ MT7622_PIN(45, "NCLE"),
-+ MT7622_PIN(46, "NALE"),
-+ MT7622_PIN(47, "NDL0"),
-+ MT7622_PIN(48, "NDL1"),
-+ MT7622_PIN(49, "NDL2"),
-+ MT7622_PIN(50, "NDL3"),
-+ MT7622_PIN(51, "MDI_TP_P0"),
-+ MT7622_PIN(52, "MDI_TN_P0"),
-+ MT7622_PIN(53, "MDI_RP_P0"),
-+ MT7622_PIN(54, "MDI_RN_P0"),
-+ MT7622_PIN(55, "MDI_TP_P1"),
-+ MT7622_PIN(56, "MDI_TN_P1"),
-+ MT7622_PIN(57, "MDI_RP_P1"),
-+ MT7622_PIN(58, "MDI_RN_P1"),
-+ MT7622_PIN(59, "MDI_RP_P2"),
-+ MT7622_PIN(60, "MDI_RN_P2"),
-+ MT7622_PIN(61, "MDI_TP_P2"),
-+ MT7622_PIN(62, "MDI_TN_P2"),
-+ MT7622_PIN(63, "MDI_TP_P3"),
-+ MT7622_PIN(64, "MDI_TN_P3"),
-+ MT7622_PIN(65, "MDI_RP_P3"),
-+ MT7622_PIN(66, "MDI_RN_P3"),
-+ MT7622_PIN(67, "MDI_RP_P4"),
-+ MT7622_PIN(68, "MDI_RN_P4"),
-+ MT7622_PIN(69, "MDI_TP_P4"),
-+ MT7622_PIN(70, "MDI_TN_P4"),
-+ MT7622_PIN(71, "PMIC_SCL"),
-+ MT7622_PIN(72, "PMIC_SDA"),
-+ MT7622_PIN(73, "SPIC1_CLK"),
-+ MT7622_PIN(74, "SPIC1_MOSI"),
-+ MT7622_PIN(75, "SPIC1_MISO"),
-+ MT7622_PIN(76, "SPIC1_CS"),
-+ MT7622_PIN(77, "GPIO_D"),
-+ MT7622_PIN(78, "WATCHDOG"),
-+ MT7622_PIN(79, "RTS3_N"),
-+ MT7622_PIN(80, "CTS3_N"),
-+ MT7622_PIN(81, "TXD3"),
-+ MT7622_PIN(82, "RXD3"),
-+ MT7622_PIN(83, "PERST0_N"),
-+ MT7622_PIN(84, "PERST1_N"),
-+ MT7622_PIN(85, "WLED_N"),
-+ MT7622_PIN(86, "EPHY_LED0_N"),
-+ MT7622_PIN(87, "AUXIN0"),
-+ MT7622_PIN(88, "AUXIN1"),
-+ MT7622_PIN(89, "AUXIN2"),
-+ MT7622_PIN(90, "AUXIN3"),
-+ MT7622_PIN(91, "TXD4"),
-+ MT7622_PIN(92, "RXD4"),
-+ MT7622_PIN(93, "RTS4_N"),
-+ MT7622_PIN(94, "CTS4_N"),
-+ MT7622_PIN(95, "PWM1"),
-+ MT7622_PIN(96, "PWM2"),
-+ MT7622_PIN(97, "PWM3"),
-+ MT7622_PIN(98, "PWM4"),
-+ MT7622_PIN(99, "PWM5"),
-+ MT7622_PIN(100, "PWM6"),
-+ MT7622_PIN(101, "PWM7"),
-+ MT7622_PIN(102, "GPIO_E"),
- };
-
- /* List all groups consisting of these pins dedicated to the enablement of
-@@ -906,18 +749,6 @@ static const struct function_desc mt7622
- {"watchdog", mt7622_wdt_groups, ARRAY_SIZE(mt7622_wdt_groups)},
- };
-
--static const struct pinconf_generic_params mtk_custom_bindings[] = {
-- {"mediatek,tdsel", MTK_PIN_CONFIG_TDSEL, 0},
-- {"mediatek,rdsel", MTK_PIN_CONFIG_RDSEL, 0},
--};
--
--#ifdef CONFIG_DEBUG_FS
--static const struct pin_config_item mtk_conf_items[] = {
-- PCONFDUMP(MTK_PIN_CONFIG_TDSEL, "tdsel", NULL, true),
-- PCONFDUMP(MTK_PIN_CONFIG_RDSEL, "rdsel", NULL, true),
--};
--#endif
--
- static const struct mtk_eint_hw mt7622_eint_hw = {
- .port_mask = 7,
- .ports = 7,
-@@ -934,830 +765,38 @@ static const struct mtk_pin_soc mt7622_d
- .funcs = mt7622_functions,
- .nfuncs = ARRAY_SIZE(mt7622_functions),
- .eint_hw = &mt7622_eint_hw,
-+ .gpio_m = 1,
-+ .ies_present = false,
-+ .base_names = mtk_default_register_base_names,
-+ .nbase_names = ARRAY_SIZE(mtk_default_register_base_names),
-+ .bias_disable_set = mtk_pinconf_bias_disable_set,
-+ .bias_disable_get = mtk_pinconf_bias_disable_get,
-+ .bias_set = mtk_pinconf_bias_set,
-+ .bias_get = mtk_pinconf_bias_get,
-+ .drive_set = mtk_pinconf_drive_set,
-+ .drive_get = mtk_pinconf_drive_get,
- };
-
--static void mtk_w32(struct mtk_pinctrl *pctl, u32 reg, u32 val)
--{
-- writel_relaxed(val, pctl->base + reg);
--}
--
--static u32 mtk_r32(struct mtk_pinctrl *pctl, u32 reg)
--{
-- return readl_relaxed(pctl->base + reg);
--}
--
--static void mtk_rmw(struct mtk_pinctrl *pctl, u32 reg, u32 mask, u32 set)
--{
-- u32 val;
--
-- val = mtk_r32(pctl, reg);
-- val &= ~mask;
-- val |= set;
-- mtk_w32(pctl, reg, val);
--}
--
--static int mtk_hw_pin_field_lookup(struct mtk_pinctrl *hw, int pin,
-- const struct mtk_pin_reg_calc *rc,
-- struct mtk_pin_field *pfd)
--{
-- const struct mtk_pin_field_calc *c, *e;
-- u32 bits;
--
-- c = rc->range;
-- e = c + rc->nranges;
--
-- while (c < e) {
-- if (pin >= c->s_pin && pin <= c->e_pin)
-- break;
-- c++;
-- }
--
-- if (c >= e) {
-- dev_err(hw->dev, "Out of range for pin = %d\n", pin);
-- return -EINVAL;
-- }
--
-- /* Caculated bits as the overall offset the pin is located at */
-- bits = c->s_bit + (pin - c->s_pin) * (c->x_bits);
--
-- /* Fill pfd from bits and 32-bit register applied is assumed */
-- pfd->offset = c->s_addr + c->x_addrs * (bits / 32);
-- pfd->bitpos = bits % 32;
-- pfd->mask = (1 << c->x_bits) - 1;
--
-- /* pfd->next is used for indicating that bit wrapping-around happens
-- * which requires the manipulation for bit 0 starting in the next
-- * register to form the complete field read/write.
-- */
-- pfd->next = pfd->bitpos + c->x_bits - 1 > 31 ? c->x_addrs : 0;
--
-- return 0;
--}
--
--static int mtk_hw_pin_field_get(struct mtk_pinctrl *hw, int pin,
-- int field, struct mtk_pin_field *pfd)
--{
-- const struct mtk_pin_reg_calc *rc;
--
-- if (field < 0 || field >= PINCTRL_PIN_REG_MAX) {
-- dev_err(hw->dev, "Invalid Field %d\n", field);
-- return -EINVAL;
-- }
--
-- if (hw->soc->reg_cal && hw->soc->reg_cal[field].range) {
-- rc = &hw->soc->reg_cal[field];
-- } else {
-- dev_err(hw->dev, "Undefined range for field %d\n", field);
-- return -EINVAL;
-- }
--
-- return mtk_hw_pin_field_lookup(hw, pin, rc, pfd);
--}
--
--static void mtk_hw_bits_part(struct mtk_pin_field *pf, int *h, int *l)
--{
-- *l = 32 - pf->bitpos;
-- *h = get_count_order(pf->mask) - *l;
--}
--
--static void mtk_hw_write_cross_field(struct mtk_pinctrl *hw,
-- struct mtk_pin_field *pf, int value)
--{
-- int nbits_l, nbits_h;
--
-- mtk_hw_bits_part(pf, &nbits_h, &nbits_l);
--
-- mtk_rmw(hw, pf->offset, pf->mask << pf->bitpos,
-- (value & pf->mask) << pf->bitpos);
--
-- mtk_rmw(hw, pf->offset + pf->next, BIT(nbits_h) - 1,
-- (value & pf->mask) >> nbits_l);
--}
--
--static void mtk_hw_read_cross_field(struct mtk_pinctrl *hw,
-- struct mtk_pin_field *pf, int *value)
--{
-- int nbits_l, nbits_h, h, l;
--
-- mtk_hw_bits_part(pf, &nbits_h, &nbits_l);
--
-- l = (mtk_r32(hw, pf->offset) >> pf->bitpos) & (BIT(nbits_l) - 1);
-- h = (mtk_r32(hw, pf->offset + pf->next)) & (BIT(nbits_h) - 1);
--
-- *value = (h << nbits_l) | l;
--}
--
--static int mtk_hw_set_value(struct mtk_pinctrl *hw, int pin, int field,
-- int value)
--{
-- struct mtk_pin_field pf;
-- int err;
--
-- err = mtk_hw_pin_field_get(hw, pin, field, &pf);
-- if (err)
-- return err;
--
-- if (!pf.next)
-- mtk_rmw(hw, pf.offset, pf.mask << pf.bitpos,
-- (value & pf.mask) << pf.bitpos);
-- else
-- mtk_hw_write_cross_field(hw, &pf, value);
--
-- return 0;
--}
--
--static int mtk_hw_get_value(struct mtk_pinctrl *hw, int pin, int field,
-- int *value)
--{
-- struct mtk_pin_field pf;
-- int err;
--
-- err = mtk_hw_pin_field_get(hw, pin, field, &pf);
-- if (err)
-- return err;
--
-- if (!pf.next)
-- *value = (mtk_r32(hw, pf.offset) >> pf.bitpos) & pf.mask;
-- else
-- mtk_hw_read_cross_field(hw, &pf, value);
--
-- return 0;
--}
--
--static int mtk_pinmux_set_mux(struct pinctrl_dev *pctldev,
-- unsigned int selector, unsigned int group)
--{
-- struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-- struct function_desc *func;
-- struct group_desc *grp;
-- int i;
--
-- func = pinmux_generic_get_function(pctldev, selector);
-- if (!func)
-- return -EINVAL;
--
-- grp = pinctrl_generic_get_group(pctldev, group);
-- if (!grp)
-- return -EINVAL;
--
-- dev_dbg(pctldev->dev, "enable function %s group %s\n",
-- func->name, grp->name);
--
-- for (i = 0; i < grp->num_pins; i++) {
-- int *pin_modes = grp->data;
--
-- mtk_hw_set_value(hw, grp->pins[i], PINCTRL_PIN_REG_MODE,
-- pin_modes[i]);
-- }
--
-- return 0;
--}
--
--static int mtk_pinmux_gpio_request_enable(struct pinctrl_dev *pctldev,
-- struct pinctrl_gpio_range *range,
-- unsigned int pin)
--{
-- struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
--
-- return mtk_hw_set_value(hw, pin, PINCTRL_PIN_REG_MODE, MTK_GPIO_MODE);
--}
--
--static int mtk_pinmux_gpio_set_direction(struct pinctrl_dev *pctldev,
-- struct pinctrl_gpio_range *range,
-- unsigned int pin, bool input)
--{
-- struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
--
-- /* hardware would take 0 as input direction */
-- return mtk_hw_set_value(hw, pin, PINCTRL_PIN_REG_DIR, !input);
--}
--
--static int mtk_pinconf_get(struct pinctrl_dev *pctldev,
-- unsigned int pin, unsigned long *config)
--{
-- struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-- u32 param = pinconf_to_config_param(*config);
-- int val, val2, err, reg, ret = 1;
--
-- switch (param) {
-- case PIN_CONFIG_BIAS_DISABLE:
-- err = mtk_hw_get_value(hw, pin, PINCTRL_PIN_REG_PU, &val);
-- if (err)
-- return err;
--
-- err = mtk_hw_get_value(hw, pin, PINCTRL_PIN_REG_PD, &val2);
-- if (err)
-- return err;
--
-- if (val || val2)
-- return -EINVAL;
--
-- break;
-- case PIN_CONFIG_BIAS_PULL_UP:
-- case PIN_CONFIG_BIAS_PULL_DOWN:
-- case PIN_CONFIG_SLEW_RATE:
-- reg = (param == PIN_CONFIG_BIAS_PULL_UP) ?
-- PINCTRL_PIN_REG_PU :
-- (param == PIN_CONFIG_BIAS_PULL_DOWN) ?
-- PINCTRL_PIN_REG_PD : PINCTRL_PIN_REG_SR;
--
-- err = mtk_hw_get_value(hw, pin, reg, &val);
-- if (err)
-- return err;
--
-- if (!val)
-- return -EINVAL;
--
-- break;
-- case PIN_CONFIG_INPUT_ENABLE:
-- case PIN_CONFIG_OUTPUT_ENABLE:
-- err = mtk_hw_get_value(hw, pin, PINCTRL_PIN_REG_DIR, &val);
-- if (err)
-- return err;
--
-- /* HW takes input mode as zero; output mode as non-zero */
-- if ((val && param == PIN_CONFIG_INPUT_ENABLE) ||
-- (!val && param == PIN_CONFIG_OUTPUT_ENABLE))
-- return -EINVAL;
--
-- break;
-- case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
-- err = mtk_hw_get_value(hw, pin, PINCTRL_PIN_REG_DIR, &val);
-- if (err)
-- return err;
--
-- err = mtk_hw_get_value(hw, pin, PINCTRL_PIN_REG_SMT, &val2);
-- if (err)
-- return err;
--
-- if (val || !val2)
-- return -EINVAL;
--
-- break;
-- case PIN_CONFIG_DRIVE_STRENGTH:
-- err = mtk_hw_get_value(hw, pin, PINCTRL_PIN_REG_E4, &val);
-- if (err)
-- return err;
--
-- err = mtk_hw_get_value(hw, pin, PINCTRL_PIN_REG_E8, &val2);
-- if (err)
-- return err;
--
-- /* 4mA when (e8, e4) = (0, 0); 8mA when (e8, e4) = (0, 1)
-- * 12mA when (e8, e4) = (1, 0); 16mA when (e8, e4) = (1, 1)
-- */
-- ret = ((val2 << 1) + val + 1) * 4;
--
-- break;
-- case MTK_PIN_CONFIG_TDSEL:
-- case MTK_PIN_CONFIG_RDSEL:
-- reg = (param == MTK_PIN_CONFIG_TDSEL) ?
-- PINCTRL_PIN_REG_TDSEL : PINCTRL_PIN_REG_RDSEL;
--
-- err = mtk_hw_get_value(hw, pin, reg, &val);
-- if (err)
-- return err;
--
-- ret = val;
--
-- break;
-- default:
-- return -ENOTSUPP;
-- }
--
-- *config = pinconf_to_config_packed(param, ret);
--
-- return 0;
--}
--
--static int mtk_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
-- unsigned long *configs, unsigned int num_configs)
--{
-- struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-- u32 reg, param, arg;
-- int cfg, err = 0;
--
-- for (cfg = 0; cfg < num_configs; cfg++) {
-- param = pinconf_to_config_param(configs[cfg]);
-- arg = pinconf_to_config_argument(configs[cfg]);
--
-- switch (param) {
-- case PIN_CONFIG_BIAS_DISABLE:
-- case PIN_CONFIG_BIAS_PULL_UP:
-- case PIN_CONFIG_BIAS_PULL_DOWN:
-- arg = (param == PIN_CONFIG_BIAS_DISABLE) ? 0 :
-- (param == PIN_CONFIG_BIAS_PULL_UP) ? 1 : 2;
--
-- err = mtk_hw_set_value(hw, pin, PINCTRL_PIN_REG_PU,
-- arg & 1);
-- if (err)
-- goto err;
--
-- err = mtk_hw_set_value(hw, pin, PINCTRL_PIN_REG_PD,
-- !!(arg & 2));
-- if (err)
-- goto err;
-- break;
-- case PIN_CONFIG_OUTPUT_ENABLE:
-- err = mtk_hw_set_value(hw, pin, PINCTRL_PIN_REG_SMT,
-- MTK_DISABLE);
-- if (err)
-- goto err;
-- /* else: fall through */
-- case PIN_CONFIG_INPUT_ENABLE:
-- case PIN_CONFIG_SLEW_RATE:
-- reg = (param == PIN_CONFIG_SLEW_RATE) ?
-- PINCTRL_PIN_REG_SR : PINCTRL_PIN_REG_DIR;
--
-- arg = (param == PIN_CONFIG_INPUT_ENABLE) ? 0 :
-- (param == PIN_CONFIG_OUTPUT_ENABLE) ? 1 : arg;
-- err = mtk_hw_set_value(hw, pin, reg, arg);
-- if (err)
-- goto err;
--
-- break;
-- case PIN_CONFIG_OUTPUT:
-- err = mtk_hw_set_value(hw, pin, PINCTRL_PIN_REG_DIR,
-- MTK_OUTPUT);
-- if (err)
-- goto err;
--
-- err = mtk_hw_set_value(hw, pin, PINCTRL_PIN_REG_DO,
-- arg);
-- if (err)
-- goto err;
-- break;
-- case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
-- /* arg = 1: Input mode & SMT enable ;
-- * arg = 0: Output mode & SMT disable
-- */
-- arg = arg ? 2 : 1;
-- err = mtk_hw_set_value(hw, pin, PINCTRL_PIN_REG_DIR,
-- arg & 1);
-- if (err)
-- goto err;
--
-- err = mtk_hw_set_value(hw, pin, PINCTRL_PIN_REG_SMT,
-- !!(arg & 2));
-- if (err)
-- goto err;
-- break;
-- case PIN_CONFIG_DRIVE_STRENGTH:
-- /* 4mA when (e8, e4) = (0, 0);
-- * 8mA when (e8, e4) = (0, 1);
-- * 12mA when (e8, e4) = (1, 0);
-- * 16mA when (e8, e4) = (1, 1)
-- */
-- if (!(arg % 4) && (arg >= 4 && arg <= 16)) {
-- arg = arg / 4 - 1;
-- err = mtk_hw_set_value(hw, pin,
-- PINCTRL_PIN_REG_E4,
-- arg & 0x1);
-- if (err)
-- goto err;
--
-- err = mtk_hw_set_value(hw, pin,
-- PINCTRL_PIN_REG_E8,
-- (arg & 0x2) >> 1);
-- if (err)
-- goto err;
-- } else {
-- err = -ENOTSUPP;
-- }
-- break;
-- case MTK_PIN_CONFIG_TDSEL:
-- case MTK_PIN_CONFIG_RDSEL:
-- reg = (param == MTK_PIN_CONFIG_TDSEL) ?
-- PINCTRL_PIN_REG_TDSEL : PINCTRL_PIN_REG_RDSEL;
--
-- err = mtk_hw_set_value(hw, pin, reg, arg);
-- if (err)
-- goto err;
-- break;
-- default:
-- err = -ENOTSUPP;
-- }
-- }
--err:
-- return err;
--}
--
--static int mtk_pinconf_group_get(struct pinctrl_dev *pctldev,
-- unsigned int group, unsigned long *config)
--{
-- const unsigned int *pins;
-- unsigned int i, npins, old = 0;
-- int ret;
--
-- ret = pinctrl_generic_get_group_pins(pctldev, group, &pins, &npins);
-- if (ret)
-- return ret;
--
-- for (i = 0; i < npins; i++) {
-- if (mtk_pinconf_get(pctldev, pins[i], config))
-- return -ENOTSUPP;
--
-- /* configs do not match between two pins */
-- if (i && old != *config)
-- return -ENOTSUPP;
--
-- old = *config;
-- }
--
-- return 0;
--}
--
--static int mtk_pinconf_group_set(struct pinctrl_dev *pctldev,
-- unsigned int group, unsigned long *configs,
-- unsigned int num_configs)
--{
-- const unsigned int *pins;
-- unsigned int i, npins;
-- int ret;
--
-- ret = pinctrl_generic_get_group_pins(pctldev, group, &pins, &npins);
-- if (ret)
-- return ret;
--
-- for (i = 0; i < npins; i++) {
-- ret = mtk_pinconf_set(pctldev, pins[i], configs, num_configs);
-- if (ret)
-- return ret;
-- }
--
-- return 0;
--}
--
--static const struct pinctrl_ops mtk_pctlops = {
-- .get_groups_count = pinctrl_generic_get_group_count,
-- .get_group_name = pinctrl_generic_get_group_name,
-- .get_group_pins = pinctrl_generic_get_group_pins,
-- .dt_node_to_map = pinconf_generic_dt_node_to_map_all,
-- .dt_free_map = pinconf_generic_dt_free_map,
--};
--
--static const struct pinmux_ops mtk_pmxops = {
-- .get_functions_count = pinmux_generic_get_function_count,
-- .get_function_name = pinmux_generic_get_function_name,
-- .get_function_groups = pinmux_generic_get_function_groups,
-- .set_mux = mtk_pinmux_set_mux,
-- .gpio_request_enable = mtk_pinmux_gpio_request_enable,
-- .gpio_set_direction = mtk_pinmux_gpio_set_direction,
-- .strict = true,
--};
--
--static const struct pinconf_ops mtk_confops = {
-- .is_generic = true,
-- .pin_config_get = mtk_pinconf_get,
-- .pin_config_set = mtk_pinconf_set,
-- .pin_config_group_get = mtk_pinconf_group_get,
-- .pin_config_group_set = mtk_pinconf_group_set,
-- .pin_config_config_dbg_show = pinconf_generic_dump_config,
--};
--
--static struct pinctrl_desc mtk_desc = {
-- .name = PINCTRL_PINCTRL_DEV,
-- .pctlops = &mtk_pctlops,
-- .pmxops = &mtk_pmxops,
-- .confops = &mtk_confops,
-- .owner = THIS_MODULE,
--};
--
--static int mtk_gpio_get(struct gpio_chip *chip, unsigned int gpio)
--{
-- struct mtk_pinctrl *hw = gpiochip_get_data(chip);
-- int value, err;
--
-- err = mtk_hw_get_value(hw, gpio, PINCTRL_PIN_REG_DI, &value);
-- if (err)
-- return err;
--
-- return !!value;
--}
--
--static void mtk_gpio_set(struct gpio_chip *chip, unsigned int gpio, int value)
--{
-- struct mtk_pinctrl *hw = gpiochip_get_data(chip);
--
-- mtk_hw_set_value(hw, gpio, PINCTRL_PIN_REG_DO, !!value);
--}
--
--static int mtk_gpio_direction_input(struct gpio_chip *chip, unsigned int gpio)
--{
-- return pinctrl_gpio_direction_input(chip->base + gpio);
--}
--
--static int mtk_gpio_direction_output(struct gpio_chip *chip, unsigned int gpio,
-- int value)
--{
-- mtk_gpio_set(chip, gpio, value);
--
-- return pinctrl_gpio_direction_output(chip->base + gpio);
--}
--
--static int mtk_gpio_to_irq(struct gpio_chip *chip, unsigned int offset)
--{
-- struct mtk_pinctrl *hw = gpiochip_get_data(chip);
-- unsigned long eint_n;
--
-- if (!hw->eint)
-- return -ENOTSUPP;
--
-- eint_n = offset;
--
-- return mtk_eint_find_irq(hw->eint, eint_n);
--}
--
--static int mtk_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
-- unsigned long config)
--{
-- struct mtk_pinctrl *hw = gpiochip_get_data(chip);
-- unsigned long eint_n;
-- u32 debounce;
--
-- if (!hw->eint ||
-- pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
-- return -ENOTSUPP;
--
-- debounce = pinconf_to_config_argument(config);
-- eint_n = offset;
--
-- return mtk_eint_set_debounce(hw->eint, eint_n, debounce);
--}
--
--static int mtk_build_gpiochip(struct mtk_pinctrl *hw, struct device_node *np)
--{
-- struct gpio_chip *chip = &hw->chip;
-- int ret;
--
-- chip->label = PINCTRL_PINCTRL_DEV;
-- chip->parent = hw->dev;
-- chip->request = gpiochip_generic_request;
-- chip->free = gpiochip_generic_free;
-- chip->direction_input = mtk_gpio_direction_input;
-- chip->direction_output = mtk_gpio_direction_output;
-- chip->get = mtk_gpio_get;
-- chip->set = mtk_gpio_set;
-- chip->to_irq = mtk_gpio_to_irq,
-- chip->set_config = mtk_gpio_set_config,
-- chip->base = -1;
-- chip->ngpio = hw->soc->npins;
-- chip->of_node = np;
-- chip->of_gpio_n_cells = 2;
--
-- ret = gpiochip_add_data(chip, hw);
-- if (ret < 0)
-- return ret;
--
-- /* Just for backward compatible for these old pinctrl nodes without
-- * "gpio-ranges" property. Otherwise, called directly from a
-- * DeviceTree-supported pinctrl driver is DEPRECATED.
-- * Please see Section 2.1 of
-- * Documentation/devicetree/bindings/gpio/gpio.txt on how to
-- * bind pinctrl and gpio drivers via the "gpio-ranges" property.
-- */
-- if (!of_find_property(np, "gpio-ranges", NULL)) {
-- ret = gpiochip_add_pin_range(chip, dev_name(hw->dev), 0, 0,
-- chip->ngpio);
-- if (ret < 0) {
-- gpiochip_remove(chip);
-- return ret;
-- }
-- }
--
-- return 0;
--}
--
--static int mtk_build_groups(struct mtk_pinctrl *hw)
--{
-- int err, i;
--
-- for (i = 0; i < hw->soc->ngrps; i++) {
-- const struct group_desc *group = hw->soc->grps + i;
--
-- err = pinctrl_generic_add_group(hw->pctrl, group->name,
-- group->pins, group->num_pins,
-- group->data);
-- if (err < 0) {
-- dev_err(hw->dev, "Failed to register group %s\n",
-- group->name);
-- return err;
-- }
-- }
--
-- return 0;
--}
--
--static int mtk_build_functions(struct mtk_pinctrl *hw)
--{
-- int i, err;
--
-- for (i = 0; i < hw->soc->nfuncs ; i++) {
-- const struct function_desc *func = hw->soc->funcs + i;
--
-- err = pinmux_generic_add_function(hw->pctrl, func->name,
-- func->group_names,
-- func->num_group_names,
-- func->data);
-- if (err < 0) {
-- dev_err(hw->dev, "Failed to register function %s\n",
-- func->name);
-- return err;
-- }
-- }
--
-- return 0;
--}
--
--static int mtk_xt_get_gpio_n(void *data, unsigned long eint_n,
-- unsigned int *gpio_n,
-- struct gpio_chip **gpio_chip)
--{
-- struct mtk_pinctrl *hw = (struct mtk_pinctrl *)data;
--
-- *gpio_chip = &hw->chip;
-- *gpio_n = eint_n;
--
-- return 0;
--}
--
--static int mtk_xt_get_gpio_state(void *data, unsigned long eint_n)
--{
-- struct mtk_pinctrl *hw = (struct mtk_pinctrl *)data;
-- struct gpio_chip *gpio_chip;
-- unsigned int gpio_n;
-- int err;
--
-- err = mtk_xt_get_gpio_n(hw, eint_n, &gpio_n, &gpio_chip);
-- if (err)
-- return err;
--
-- return mtk_gpio_get(gpio_chip, gpio_n);
--}
--
--static int mtk_xt_set_gpio_as_eint(void *data, unsigned long eint_n)
--{
-- struct mtk_pinctrl *hw = (struct mtk_pinctrl *)data;
-- struct gpio_chip *gpio_chip;
-- unsigned int gpio_n;
-- int err;
--
-- err = mtk_xt_get_gpio_n(hw, eint_n, &gpio_n, &gpio_chip);
-- if (err)
-- return err;
--
-- err = mtk_hw_set_value(hw, gpio_n, PINCTRL_PIN_REG_MODE,
-- MTK_GPIO_MODE);
-- if (err)
-- return err;
--
-- err = mtk_hw_set_value(hw, gpio_n, PINCTRL_PIN_REG_DIR, MTK_INPUT);
-- if (err)
-- return err;
--
-- err = mtk_hw_set_value(hw, gpio_n, PINCTRL_PIN_REG_SMT, MTK_ENABLE);
-- if (err)
-- return err;
--
-- return 0;
--}
--
--static const struct mtk_eint_xt mtk_eint_xt = {
-- .get_gpio_n = mtk_xt_get_gpio_n,
-- .get_gpio_state = mtk_xt_get_gpio_state,
-- .set_gpio_as_eint = mtk_xt_set_gpio_as_eint,
--};
--
--static int
--mtk_build_eint(struct mtk_pinctrl *hw, struct platform_device *pdev)
--{
-- struct device_node *np = pdev->dev.of_node;
-- struct resource *res;
--
-- if (!IS_ENABLED(CONFIG_EINT_MTK))
-- return 0;
--
-- if (!of_property_read_bool(np, "interrupt-controller"))
-- return -ENODEV;
--
-- hw->eint = devm_kzalloc(hw->dev, sizeof(*hw->eint), GFP_KERNEL);
-- if (!hw->eint)
-- return -ENOMEM;
--
-- res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "eint");
-- if (!res) {
-- dev_err(&pdev->dev, "Unable to get eint resource\n");
-- return -ENODEV;
-- }
--
-- hw->eint->base = devm_ioremap_resource(&pdev->dev, res);
-- if (IS_ERR(hw->eint->base))
-- return PTR_ERR(hw->eint->base);
--
-- hw->eint->irq = irq_of_parse_and_map(np, 0);
-- if (!hw->eint->irq)
-- return -EINVAL;
--
-- hw->eint->dev = &pdev->dev;
-- hw->eint->hw = hw->soc->eint_hw;
-- hw->eint->pctl = hw;
-- hw->eint->gpio_xlate = &mtk_eint_xt;
--
-- return mtk_eint_do_init(hw->eint);
--}
--
--static const struct of_device_id mtk_pinctrl_of_match[] = {
-- { .compatible = "mediatek,mt7622-pinctrl", .data = &mt7622_data},
-+static const struct of_device_id mt7622_pinctrl_of_match[] = {
-+ { .compatible = "mediatek,mt7622-pinctrl", },
- { }
- };
-
--static int mtk_pinctrl_probe(struct platform_device *pdev)
-+static int mt7622_pinctrl_probe(struct platform_device *pdev)
- {
-- struct resource *res;
-- struct mtk_pinctrl *hw;
-- const struct of_device_id *of_id =
-- of_match_device(mtk_pinctrl_of_match, &pdev->dev);
-- int err;
--
-- hw = devm_kzalloc(&pdev->dev, sizeof(*hw), GFP_KERNEL);
-- if (!hw)
-- return -ENOMEM;
--
-- hw->soc = of_id->data;
--
-- res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
-- if (!res) {
-- dev_err(&pdev->dev, "missing IO resource\n");
-- return -ENXIO;
-- }
--
-- hw->dev = &pdev->dev;
-- hw->base = devm_ioremap_resource(&pdev->dev, res);
-- if (IS_ERR(hw->base))
-- return PTR_ERR(hw->base);
--
-- /* Setup pins descriptions per SoC types */
-- mtk_desc.pins = hw->soc->pins;
-- mtk_desc.npins = hw->soc->npins;
-- mtk_desc.num_custom_params = ARRAY_SIZE(mtk_custom_bindings);
-- mtk_desc.custom_params = mtk_custom_bindings;
--#ifdef CONFIG_DEBUG_FS
-- mtk_desc.custom_conf_items = mtk_conf_items;
--#endif
--
-- err = devm_pinctrl_register_and_init(&pdev->dev, &mtk_desc, hw,
-- &hw->pctrl);
-- if (err)
-- return err;
--
-- /* Setup groups descriptions per SoC types */
-- err = mtk_build_groups(hw);
-- if (err) {
-- dev_err(&pdev->dev, "Failed to build groups\n");
-- return err;
-- }
--
-- /* Setup functions descriptions per SoC types */
-- err = mtk_build_functions(hw);
-- if (err) {
-- dev_err(&pdev->dev, "Failed to build functions\n");
-- return err;
-- }
--
-- /* For able to make pinctrl_claim_hogs, we must not enable pinctrl
-- * until all groups and functions are being added one.
-- */
-- err = pinctrl_enable(hw->pctrl);
-- if (err)
-- return err;
--
-- err = mtk_build_eint(hw, pdev);
-- if (err)
-- dev_warn(&pdev->dev,
-- "Failed to add EINT, but pinctrl still can work\n");
--
-- /* Build gpiochip should be after pinctrl_enable is done */
-- err = mtk_build_gpiochip(hw, pdev->dev.of_node);
-- if (err) {
-- dev_err(&pdev->dev, "Failed to add gpio_chip\n");
-- return err;
-- }
--
-- platform_set_drvdata(pdev, hw);
--
-- return 0;
-+ return mtk_moore_pinctrl_probe(pdev, &mt7622_data);
- }
-
--static struct platform_driver mtk_pinctrl_driver = {
-+static struct platform_driver mt7622_pinctrl_driver = {
- .driver = {
-- .name = "mtk-pinctrl",
-- .of_match_table = mtk_pinctrl_of_match,
-+ .name = "mt7622-pinctrl",
-+ .of_match_table = mt7622_pinctrl_of_match,
- },
-- .probe = mtk_pinctrl_probe,
-+ .probe = mt7622_pinctrl_probe,
- };
-
--static int __init mtk_pinctrl_init(void)
-+static int __init mt7622_pinctrl_init(void)
- {
-- return platform_driver_register(&mtk_pinctrl_driver);
-+ return platform_driver_register(&mt7622_pinctrl_driver);
- }
--arch_initcall(mtk_pinctrl_init);
-+arch_initcall(mt7622_pinctrl_init);
---- /dev/null
-+++ b/drivers/pinctrl/mediatek/pinctrl-mt7623.c
-@@ -0,0 +1,1441 @@
-+// SPDX-License-Identifier: GPL-2.0
-+/*
-+ * The MT7623 driver based on Linux generic pinctrl binding.
-+ *
-+ * Copyright (C) 2015 - 2018 MediaTek Inc.
-+ * Author: Biao Huang <biao.huang@mediatek.com>
-+ * Ryder Lee <ryder.lee@mediatek.com>
-+ * Sean Wang <sean.wang@mediatek.com>
-+ */
-+
-+#include "pinctrl-moore.h"
-+
-+#define PIN_BOND_REG0 0xb10
-+#define PIN_BOND_REG1 0xf20
-+#define PIN_BOND_REG2 0xef0
-+#define BOND_PCIE_CLR (0x77 << 3)
-+#define BOND_I2S_CLR 0x3
-+#define BOND_MSDC0E_CLR 0x1
-+
-+#define PIN_FIELD15(_s_pin, _e_pin, _s_addr, _x_addrs, _s_bit, _x_bits) \
-+ PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \
-+ _x_bits, 15, false)
-+
-+#define PIN_FIELD16(_s_pin, _e_pin, _s_addr, _x_addrs, _s_bit, _x_bits) \
-+ PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \
-+ _x_bits, 16, 0)
-+
-+#define PINS_FIELD16(_s_pin, _e_pin, _s_addr, _x_addrs, _s_bit, _x_bits) \
-+ PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \
-+ _x_bits, 16, 1)
-+
-+#define MT7623_PIN(_number, _name, _eint_n, _drv_grp) \
-+ MTK_PIN(_number, _name, 0, _eint_n, _drv_grp)
-+
-+static const struct mtk_pin_field_calc mt7623_pin_mode_range[] = {
-+ PIN_FIELD15(0, 278, 0x760, 0x10, 0, 3),
-+};
-+
-+static const struct mtk_pin_field_calc mt7623_pin_dir_range[] = {
-+ PIN_FIELD16(0, 175, 0x0, 0x10, 0, 1),
-+ PIN_FIELD16(176, 278, 0xc0, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt7623_pin_di_range[] = {
-+ PIN_FIELD16(0, 278, 0x630, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt7623_pin_do_range[] = {
-+ PIN_FIELD16(0, 278, 0x500, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt7623_pin_ies_range[] = {
-+ PINS_FIELD16(0, 6, 0xb20, 0x10, 0, 1),
-+ PINS_FIELD16(7, 9, 0xb20, 0x10, 1, 1),
-+ PINS_FIELD16(10, 13, 0xb30, 0x10, 3, 1),
-+ PINS_FIELD16(14, 15, 0xb30, 0x10, 13, 1),
-+ PINS_FIELD16(16, 17, 0xb40, 0x10, 7, 1),
-+ PINS_FIELD16(18, 29, 0xb40, 0x10, 13, 1),
-+ PINS_FIELD16(30, 32, 0xb40, 0x10, 7, 1),
-+ PINS_FIELD16(33, 37, 0xb40, 0x10, 13, 1),
-+ PIN_FIELD16(38, 38, 0xb20, 0x10, 13, 1),
-+ PINS_FIELD16(39, 42, 0xb40, 0x10, 13, 1),
-+ PINS_FIELD16(43, 45, 0xb20, 0x10, 10, 1),
-+ PINS_FIELD16(47, 48, 0xb20, 0x10, 11, 1),
-+ PIN_FIELD16(49, 49, 0xb20, 0x10, 12, 1),
-+ PINS_FIELD16(50, 52, 0xb20, 0x10, 13, 1),
-+ PINS_FIELD16(53, 56, 0xb20, 0x10, 14, 1),
-+ PINS_FIELD16(57, 58, 0xb20, 0x10, 15, 1),
-+ PIN_FIELD16(59, 59, 0xb30, 0x10, 10, 1),
-+ PINS_FIELD16(60, 62, 0xb30, 0x10, 0, 1),
-+ PINS_FIELD16(63, 65, 0xb30, 0x10, 1, 1),
-+ PINS_FIELD16(66, 71, 0xb30, 0x10, 2, 1),
-+ PINS_FIELD16(72, 74, 0xb20, 0x10, 12, 1),
-+ PINS_FIELD16(75, 76, 0xb30, 0x10, 3, 1),
-+ PINS_FIELD16(77, 78, 0xb30, 0x10, 4, 1),
-+ PINS_FIELD16(79, 82, 0xb30, 0x10, 5, 1),
-+ PINS_FIELD16(83, 84, 0xb30, 0x10, 2, 1),
-+ PIN_FIELD16(85, 85, 0xda0, 0x10, 4, 1),
-+ PIN_FIELD16(86, 86, 0xd90, 0x10, 4, 1),
-+ PINS_FIELD16(87, 90, 0xdb0, 0x10, 4, 1),
-+ PINS_FIELD16(101, 104, 0xb30, 0x10, 6, 1),
-+ PIN_FIELD16(105, 105, 0xd40, 0x10, 4, 1),
-+ PIN_FIELD16(106, 106, 0xd30, 0x10, 4, 1),
-+ PINS_FIELD16(107, 110, 0xd50, 0x10, 4, 1),
-+ PINS_FIELD16(111, 115, 0xce0, 0x10, 4, 1),
-+ PIN_FIELD16(116, 116, 0xcd0, 0x10, 4, 1),
-+ PIN_FIELD16(117, 117, 0xcc0, 0x10, 4, 1),
-+ PINS_FIELD16(118, 121, 0xce0, 0x10, 4, 1),
-+ PINS_FIELD16(122, 125, 0xb30, 0x10, 7, 1),
-+ PIN_FIELD16(126, 126, 0xb20, 0x10, 12, 1),
-+ PINS_FIELD16(127, 142, 0xb30, 0x10, 9, 1),
-+ PINS_FIELD16(143, 160, 0xb30, 0x10, 10, 1),
-+ PINS_FIELD16(161, 168, 0xb30, 0x10, 12, 1),
-+ PINS_FIELD16(169, 183, 0xb30, 0x10, 10, 1),
-+ PINS_FIELD16(184, 186, 0xb30, 0x10, 9, 1),
-+ PIN_FIELD16(187, 187, 0xb30, 0x10, 14, 1),
-+ PIN_FIELD16(188, 188, 0xb20, 0x10, 13, 1),
-+ PINS_FIELD16(189, 193, 0xb30, 0x10, 15, 1),
-+ PINS_FIELD16(194, 198, 0xb40, 0x10, 0, 1),
-+ PIN_FIELD16(199, 199, 0xb20, 0x10, 1, 1),
-+ PINS_FIELD16(200, 202, 0xb40, 0x10, 1, 1),
-+ PINS_FIELD16(203, 207, 0xb40, 0x10, 2, 1),
-+ PINS_FIELD16(208, 209, 0xb40, 0x10, 3, 1),
-+ PIN_FIELD16(210, 210, 0xb40, 0x10, 4, 1),
-+ PINS_FIELD16(211, 235, 0xb40, 0x10, 5, 1),
-+ PINS_FIELD16(236, 241, 0xb40, 0x10, 6, 1),
-+ PINS_FIELD16(242, 243, 0xb40, 0x10, 7, 1),
-+ PINS_FIELD16(244, 247, 0xb40, 0x10, 8, 1),
-+ PIN_FIELD16(248, 248, 0xb40, 0x10, 9, 1),
-+ PINS_FIELD16(249, 257, 0xfc0, 0x10, 4, 1),
-+ PIN_FIELD16(258, 258, 0xcb0, 0x10, 4, 1),
-+ PIN_FIELD16(259, 259, 0xc90, 0x10, 4, 1),
-+ PIN_FIELD16(260, 260, 0x3a0, 0x10, 4, 1),
-+ PIN_FIELD16(261, 261, 0xd50, 0x10, 4, 1),
-+ PINS_FIELD16(262, 277, 0xb40, 0x10, 12, 1),
-+ PIN_FIELD16(278, 278, 0xb40, 0x10, 13, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt7623_pin_smt_range[] = {
-+ PINS_FIELD16(0, 6, 0xb50, 0x10, 0, 1),
-+ PINS_FIELD16(7, 9, 0xb50, 0x10, 1, 1),
-+ PINS_FIELD16(10, 13, 0xb60, 0x10, 3, 1),
-+ PINS_FIELD16(14, 15, 0xb60, 0x10, 13, 1),
-+ PINS_FIELD16(16, 17, 0xb70, 0x10, 7, 1),
-+ PINS_FIELD16(18, 29, 0xb70, 0x10, 13, 1),
-+ PINS_FIELD16(30, 32, 0xb70, 0x10, 7, 1),
-+ PINS_FIELD16(33, 37, 0xb70, 0x10, 13, 1),
-+ PIN_FIELD16(38, 38, 0xb50, 0x10, 13, 1),
-+ PINS_FIELD16(39, 42, 0xb70, 0x10, 13, 1),
-+ PINS_FIELD16(43, 45, 0xb50, 0x10, 10, 1),
-+ PINS_FIELD16(47, 48, 0xb50, 0x10, 11, 1),
-+ PIN_FIELD16(49, 49, 0xb50, 0x10, 12, 1),
-+ PINS_FIELD16(50, 52, 0xb50, 0x10, 13, 1),
-+ PINS_FIELD16(53, 56, 0xb50, 0x10, 14, 1),
-+ PINS_FIELD16(57, 58, 0xb50, 0x10, 15, 1),
-+ PIN_FIELD16(59, 59, 0xb60, 0x10, 10, 1),
-+ PINS_FIELD16(60, 62, 0xb60, 0x10, 0, 1),
-+ PINS_FIELD16(63, 65, 0xb60, 0x10, 1, 1),
-+ PINS_FIELD16(66, 71, 0xb60, 0x10, 2, 1),
-+ PINS_FIELD16(72, 74, 0xb50, 0x10, 12, 1),
-+ PINS_FIELD16(75, 76, 0xb60, 0x10, 3, 1),
-+ PINS_FIELD16(77, 78, 0xb60, 0x10, 4, 1),
-+ PINS_FIELD16(79, 82, 0xb60, 0x10, 5, 1),
-+ PINS_FIELD16(83, 84, 0xb60, 0x10, 2, 1),
-+ PIN_FIELD16(85, 85, 0xda0, 0x10, 11, 1),
-+ PIN_FIELD16(86, 86, 0xd90, 0x10, 11, 1),
-+ PIN_FIELD16(87, 87, 0xdc0, 0x10, 3, 1),
-+ PIN_FIELD16(88, 88, 0xdc0, 0x10, 7, 1),
-+ PIN_FIELD16(89, 89, 0xdc0, 0x10, 11, 1),
-+ PIN_FIELD16(90, 90, 0xdc0, 0x10, 15, 1),
-+ PINS_FIELD16(101, 104, 0xb60, 0x10, 6, 1),
-+ PIN_FIELD16(105, 105, 0xd40, 0x10, 11, 1),
-+ PIN_FIELD16(106, 106, 0xd30, 0x10, 11, 1),
-+ PIN_FIELD16(107, 107, 0xd60, 0x10, 3, 1),
-+ PIN_FIELD16(108, 108, 0xd60, 0x10, 7, 1),
-+ PIN_FIELD16(109, 109, 0xd60, 0x10, 11, 1),
-+ PIN_FIELD16(110, 110, 0xd60, 0x10, 15, 1),
-+ PIN_FIELD16(111, 111, 0xd00, 0x10, 15, 1),
-+ PIN_FIELD16(112, 112, 0xd00, 0x10, 11, 1),
-+ PIN_FIELD16(113, 113, 0xd00, 0x10, 7, 1),
-+ PIN_FIELD16(114, 114, 0xd00, 0x10, 3, 1),
-+ PIN_FIELD16(115, 115, 0xd10, 0x10, 3, 1),
-+ PIN_FIELD16(116, 116, 0xcd0, 0x10, 11, 1),
-+ PIN_FIELD16(117, 117, 0xcc0, 0x10, 11, 1),
-+ PIN_FIELD16(118, 118, 0xcf0, 0x10, 15, 1),
-+ PIN_FIELD16(119, 119, 0xcf0, 0x10, 7, 1),
-+ PIN_FIELD16(120, 120, 0xcf0, 0x10, 3, 1),
-+ PIN_FIELD16(121, 121, 0xcf0, 0x10, 7, 1),
-+ PINS_FIELD16(122, 125, 0xb60, 0x10, 7, 1),
-+ PIN_FIELD16(126, 126, 0xb50, 0x10, 12, 1),
-+ PINS_FIELD16(127, 142, 0xb60, 0x10, 9, 1),
-+ PINS_FIELD16(143, 160, 0xb60, 0x10, 10, 1),
-+ PINS_FIELD16(161, 168, 0xb60, 0x10, 12, 1),
-+ PINS_FIELD16(169, 183, 0xb60, 0x10, 10, 1),
-+ PINS_FIELD16(184, 186, 0xb60, 0x10, 9, 1),
-+ PIN_FIELD16(187, 187, 0xb60, 0x10, 14, 1),
-+ PIN_FIELD16(188, 188, 0xb50, 0x10, 13, 1),
-+ PINS_FIELD16(189, 193, 0xb60, 0x10, 15, 1),
-+ PINS_FIELD16(194, 198, 0xb70, 0x10, 0, 1),
-+ PIN_FIELD16(199, 199, 0xb50, 0x10, 1, 1),
-+ PINS_FIELD16(200, 202, 0xb70, 0x10, 1, 1),
-+ PINS_FIELD16(203, 207, 0xb70, 0x10, 2, 1),
-+ PINS_FIELD16(208, 209, 0xb70, 0x10, 3, 1),
-+ PIN_FIELD16(210, 210, 0xb70, 0x10, 4, 1),
-+ PINS_FIELD16(211, 235, 0xb70, 0x10, 5, 1),
-+ PINS_FIELD16(236, 241, 0xb70, 0x10, 6, 1),
-+ PINS_FIELD16(242, 243, 0xb70, 0x10, 7, 1),
-+ PINS_FIELD16(244, 247, 0xb70, 0x10, 8, 1),
-+ PIN_FIELD16(248, 248, 0xb70, 0x10, 9, 10),
-+ PIN_FIELD16(249, 249, 0x140, 0x10, 3, 1),
-+ PIN_FIELD16(250, 250, 0x130, 0x10, 15, 1),
-+ PIN_FIELD16(251, 251, 0x130, 0x10, 11, 1),
-+ PIN_FIELD16(252, 252, 0x130, 0x10, 7, 1),
-+ PIN_FIELD16(253, 253, 0x130, 0x10, 3, 1),
-+ PIN_FIELD16(254, 254, 0xf40, 0x10, 15, 1),
-+ PIN_FIELD16(255, 255, 0xf40, 0x10, 11, 1),
-+ PIN_FIELD16(256, 256, 0xf40, 0x10, 7, 1),
-+ PIN_FIELD16(257, 257, 0xf40, 0x10, 3, 1),
-+ PIN_FIELD16(258, 258, 0xcb0, 0x10, 11, 1),
-+ PIN_FIELD16(259, 259, 0xc90, 0x10, 11, 1),
-+ PIN_FIELD16(260, 260, 0x3a0, 0x10, 11, 1),
-+ PIN_FIELD16(261, 261, 0x0b0, 0x10, 3, 1),
-+ PINS_FIELD16(262, 277, 0xb70, 0x10, 12, 1),
-+ PIN_FIELD16(278, 278, 0xb70, 0x10, 13, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt7623_pin_pullen_range[] = {
-+ PIN_FIELD16(0, 278, 0x150, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt7623_pin_pullsel_range[] = {
-+ PIN_FIELD16(0, 278, 0x280, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt7623_pin_drv_range[] = {
-+ PINS_FIELD16(0, 6, 0xf50, 0x10, 0, 4),
-+ PINS_FIELD16(7, 9, 0xf50, 0x10, 4, 4),
-+ PINS_FIELD16(10, 13, 0xf50, 0x10, 4, 4),
-+ PINS_FIELD16(14, 15, 0xf50, 0x10, 12, 4),
-+ PINS_FIELD16(16, 17, 0xf60, 0x10, 0, 4),
-+ PINS_FIELD16(18, 21, 0xf60, 0x10, 0, 4),
-+ PINS_FIELD16(22, 26, 0xf60, 0x10, 8, 4),
-+ PINS_FIELD16(27, 29, 0xf60, 0x10, 12, 4),
-+ PINS_FIELD16(30, 32, 0xf60, 0x10, 0, 4),
-+ PINS_FIELD16(33, 37, 0xf70, 0x10, 0, 4),
-+ PIN_FIELD16(38, 38, 0xf70, 0x10, 4, 4),
-+ PINS_FIELD16(39, 42, 0xf70, 0x10, 8, 4),
-+ PINS_FIELD16(43, 45, 0xf70, 0x10, 12, 4),
-+ PINS_FIELD16(47, 48, 0xf80, 0x10, 0, 4),
-+ PIN_FIELD16(49, 49, 0xf80, 0x10, 4, 4),
-+ PINS_FIELD16(50, 52, 0xf70, 0x10, 4, 4),
-+ PINS_FIELD16(53, 56, 0xf80, 0x10, 12, 4),
-+ PINS_FIELD16(60, 62, 0xf90, 0x10, 8, 4),
-+ PINS_FIELD16(63, 65, 0xf90, 0x10, 12, 4),
-+ PINS_FIELD16(66, 71, 0xfa0, 0x10, 0, 4),
-+ PINS_FIELD16(72, 74, 0xf80, 0x10, 4, 4),
-+ PIN_FIELD16(85, 85, 0xda0, 0x10, 0, 4),
-+ PIN_FIELD16(86, 86, 0xd90, 0x10, 0, 4),
-+ PINS_FIELD16(87, 90, 0xdb0, 0x10, 0, 4),
-+ PIN_FIELD16(105, 105, 0xd40, 0x10, 0, 4),
-+ PIN_FIELD16(106, 106, 0xd30, 0x10, 0, 4),
-+ PINS_FIELD16(107, 110, 0xd50, 0x10, 0, 4),
-+ PINS_FIELD16(111, 115, 0xce0, 0x10, 0, 4),
-+ PIN_FIELD16(116, 116, 0xcd0, 0x10, 0, 4),
-+ PIN_FIELD16(117, 117, 0xcc0, 0x10, 0, 4),
-+ PINS_FIELD16(118, 121, 0xce0, 0x10, 0, 4),
-+ PIN_FIELD16(126, 126, 0xf80, 0x10, 4, 4),
-+ PIN_FIELD16(188, 188, 0xf70, 0x10, 4, 4),
-+ PINS_FIELD16(189, 193, 0xfe0, 0x10, 8, 4),
-+ PINS_FIELD16(194, 198, 0xfe0, 0x10, 12, 4),
-+ PIN_FIELD16(199, 199, 0xf50, 0x10, 4, 4),
-+ PINS_FIELD16(200, 202, 0xfd0, 0x10, 0, 4),
-+ PINS_FIELD16(203, 207, 0xfd0, 0x10, 4, 4),
-+ PINS_FIELD16(208, 209, 0xfd0, 0x10, 8, 4),
-+ PIN_FIELD16(210, 210, 0xfd0, 0x10, 12, 4),
-+ PINS_FIELD16(211, 235, 0xff0, 0x10, 0, 4),
-+ PINS_FIELD16(236, 241, 0xff0, 0x10, 4, 4),
-+ PINS_FIELD16(242, 243, 0xff0, 0x10, 8, 4),
-+ PIN_FIELD16(248, 248, 0xf00, 0x10, 0, 4),
-+ PINS_FIELD16(249, 256, 0xfc0, 0x10, 0, 4),
-+ PIN_FIELD16(257, 257, 0xce0, 0x10, 0, 4),
-+ PIN_FIELD16(258, 258, 0xcb0, 0x10, 0, 4),
-+ PIN_FIELD16(259, 259, 0xc90, 0x10, 0, 4),
-+ PIN_FIELD16(260, 260, 0x3a0, 0x10, 0, 4),
-+ PIN_FIELD16(261, 261, 0xd50, 0x10, 0, 4),
-+ PINS_FIELD16(262, 277, 0xf00, 0x10, 8, 4),
-+ PIN_FIELD16(278, 278, 0xf70, 0x10, 8, 4),
-+};
-+
-+static const struct mtk_pin_field_calc mt7623_pin_tdsel_range[] = {
-+ PINS_FIELD16(262, 276, 0x4c0, 0x10, 0, 4),
-+};
-+
-+static const struct mtk_pin_field_calc mt7623_pin_pupd_range[] = {
-+ /* MSDC0 */
-+ PIN_FIELD16(111, 111, 0xd00, 0x10, 12, 1),
-+ PIN_FIELD16(112, 112, 0xd00, 0x10, 8, 1),
-+ PIN_FIELD16(113, 113, 0xd00, 0x10, 4, 1),
-+ PIN_FIELD16(114, 114, 0xd00, 0x10, 0, 1),
-+ PIN_FIELD16(115, 115, 0xd10, 0x10, 0, 1),
-+ PIN_FIELD16(116, 116, 0xcd0, 0x10, 8, 1),
-+ PIN_FIELD16(117, 117, 0xcc0, 0x10, 8, 1),
-+ PIN_FIELD16(118, 118, 0xcf0, 0x10, 12, 1),
-+ PIN_FIELD16(119, 119, 0xcf0, 0x10, 8, 1),
-+ PIN_FIELD16(120, 120, 0xcf0, 0x10, 4, 1),
-+ PIN_FIELD16(121, 121, 0xcf0, 0x10, 0, 1),
-+ /* MSDC1 */
-+ PIN_FIELD16(105, 105, 0xd40, 0x10, 8, 1),
-+ PIN_FIELD16(106, 106, 0xd30, 0x10, 8, 1),
-+ PIN_FIELD16(107, 107, 0xd60, 0x10, 0, 1),
-+ PIN_FIELD16(108, 108, 0xd60, 0x10, 10, 1),
-+ PIN_FIELD16(109, 109, 0xd60, 0x10, 4, 1),
-+ PIN_FIELD16(110, 110, 0xc60, 0x10, 12, 1),
-+ /* MSDC1 */
-+ PIN_FIELD16(85, 85, 0xda0, 0x10, 8, 1),
-+ PIN_FIELD16(86, 86, 0xd90, 0x10, 8, 1),
-+ PIN_FIELD16(87, 87, 0xdc0, 0x10, 0, 1),
-+ PIN_FIELD16(88, 88, 0xdc0, 0x10, 10, 1),
-+ PIN_FIELD16(89, 89, 0xdc0, 0x10, 4, 1),
-+ PIN_FIELD16(90, 90, 0xdc0, 0x10, 12, 1),
-+ /* MSDC0E */
-+ PIN_FIELD16(249, 249, 0x140, 0x10, 0, 1),
-+ PIN_FIELD16(250, 250, 0x130, 0x10, 12, 1),
-+ PIN_FIELD16(251, 251, 0x130, 0x10, 8, 1),
-+ PIN_FIELD16(252, 252, 0x130, 0x10, 4, 1),
-+ PIN_FIELD16(253, 253, 0x130, 0x10, 0, 1),
-+ PIN_FIELD16(254, 254, 0xf40, 0x10, 12, 1),
-+ PIN_FIELD16(255, 255, 0xf40, 0x10, 8, 1),
-+ PIN_FIELD16(256, 256, 0xf40, 0x10, 4, 1),
-+ PIN_FIELD16(257, 257, 0xf40, 0x10, 0, 1),
-+ PIN_FIELD16(258, 258, 0xcb0, 0x10, 8, 1),
-+ PIN_FIELD16(259, 259, 0xc90, 0x10, 8, 1),
-+ PIN_FIELD16(261, 261, 0x140, 0x10, 8, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt7623_pin_r1_range[] = {
-+ /* MSDC0 */
-+ PIN_FIELD16(111, 111, 0xd00, 0x10, 13, 1),
-+ PIN_FIELD16(112, 112, 0xd00, 0x10, 9, 1),
-+ PIN_FIELD16(113, 113, 0xd00, 0x10, 5, 1),
-+ PIN_FIELD16(114, 114, 0xd00, 0x10, 1, 1),
-+ PIN_FIELD16(115, 115, 0xd10, 0x10, 1, 1),
-+ PIN_FIELD16(116, 116, 0xcd0, 0x10, 9, 1),
-+ PIN_FIELD16(117, 117, 0xcc0, 0x10, 9, 1),
-+ PIN_FIELD16(118, 118, 0xcf0, 0x10, 13, 1),
-+ PIN_FIELD16(119, 119, 0xcf0, 0x10, 9, 1),
-+ PIN_FIELD16(120, 120, 0xcf0, 0x10, 5, 1),
-+ PIN_FIELD16(121, 121, 0xcf0, 0x10, 1, 1),
-+ /* MSDC1 */
-+ PIN_FIELD16(105, 105, 0xd40, 0x10, 9, 1),
-+ PIN_FIELD16(106, 106, 0xd30, 0x10, 9, 1),
-+ PIN_FIELD16(107, 107, 0xd60, 0x10, 1, 1),
-+ PIN_FIELD16(108, 108, 0xd60, 0x10, 9, 1),
-+ PIN_FIELD16(109, 109, 0xd60, 0x10, 5, 1),
-+ PIN_FIELD16(110, 110, 0xc60, 0x10, 13, 1),
-+ /* MSDC2 */
-+ PIN_FIELD16(85, 85, 0xda0, 0x10, 9, 1),
-+ PIN_FIELD16(86, 86, 0xd90, 0x10, 9, 1),
-+ PIN_FIELD16(87, 87, 0xdc0, 0x10, 1, 1),
-+ PIN_FIELD16(88, 88, 0xdc0, 0x10, 9, 1),
-+ PIN_FIELD16(89, 89, 0xdc0, 0x10, 5, 1),
-+ PIN_FIELD16(90, 90, 0xdc0, 0x10, 13, 1),
-+ /* MSDC0E */
-+ PIN_FIELD16(249, 249, 0x140, 0x10, 1, 1),
-+ PIN_FIELD16(250, 250, 0x130, 0x10, 13, 1),
-+ PIN_FIELD16(251, 251, 0x130, 0x10, 9, 1),
-+ PIN_FIELD16(252, 252, 0x130, 0x10, 5, 1),
-+ PIN_FIELD16(253, 253, 0x130, 0x10, 1, 1),
-+ PIN_FIELD16(254, 254, 0xf40, 0x10, 13, 1),
-+ PIN_FIELD16(255, 255, 0xf40, 0x10, 9, 1),
-+ PIN_FIELD16(256, 256, 0xf40, 0x10, 5, 1),
-+ PIN_FIELD16(257, 257, 0xf40, 0x10, 1, 1),
-+ PIN_FIELD16(258, 258, 0xcb0, 0x10, 9, 1),
-+ PIN_FIELD16(259, 259, 0xc90, 0x10, 9, 1),
-+ PIN_FIELD16(261, 261, 0x140, 0x10, 9, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt7623_pin_r0_range[] = {
-+ /* MSDC0 */
-+ PIN_FIELD16(111, 111, 0xd00, 0x10, 14, 1),
-+ PIN_FIELD16(112, 112, 0xd00, 0x10, 10, 1),
-+ PIN_FIELD16(113, 113, 0xd00, 0x10, 6, 1),
-+ PIN_FIELD16(114, 114, 0xd00, 0x10, 2, 1),
-+ PIN_FIELD16(115, 115, 0xd10, 0x10, 2, 1),
-+ PIN_FIELD16(116, 116, 0xcd0, 0x10, 10, 1),
-+ PIN_FIELD16(117, 117, 0xcc0, 0x10, 10, 1),
-+ PIN_FIELD16(118, 118, 0xcf0, 0x10, 14, 1),
-+ PIN_FIELD16(119, 119, 0xcf0, 0x10, 10, 1),
-+ PIN_FIELD16(120, 120, 0xcf0, 0x10, 6, 1),
-+ PIN_FIELD16(121, 121, 0xcf0, 0x10, 2, 1),
-+ /* MSDC1 */
-+ PIN_FIELD16(105, 105, 0xd40, 0x10, 10, 1),
-+ PIN_FIELD16(106, 106, 0xd30, 0x10, 10, 1),
-+ PIN_FIELD16(107, 107, 0xd60, 0x10, 2, 1),
-+ PIN_FIELD16(108, 108, 0xd60, 0x10, 8, 1),
-+ PIN_FIELD16(109, 109, 0xd60, 0x10, 6, 1),
-+ PIN_FIELD16(110, 110, 0xc60, 0x10, 14, 1),
-+ /* MSDC2 */
-+ PIN_FIELD16(85, 85, 0xda0, 0x10, 10, 1),
-+ PIN_FIELD16(86, 86, 0xd90, 0x10, 10, 1),
-+ PIN_FIELD16(87, 87, 0xdc0, 0x10, 2, 1),
-+ PIN_FIELD16(88, 88, 0xdc0, 0x10, 8, 1),
-+ PIN_FIELD16(89, 89, 0xdc0, 0x10, 6, 1),
-+ PIN_FIELD16(90, 90, 0xdc0, 0x10, 14, 1),
-+ /* MSDC0E */
-+ PIN_FIELD16(249, 249, 0x140, 0x10, 2, 1),
-+ PIN_FIELD16(250, 250, 0x130, 0x10, 14, 1),
-+ PIN_FIELD16(251, 251, 0x130, 0x10, 10, 1),
-+ PIN_FIELD16(252, 252, 0x130, 0x10, 6, 1),
-+ PIN_FIELD16(253, 253, 0x130, 0x10, 2, 1),
-+ PIN_FIELD16(254, 254, 0xf40, 0x10, 14, 1),
-+ PIN_FIELD16(255, 255, 0xf40, 0x10, 10, 1),
-+ PIN_FIELD16(256, 256, 0xf40, 0x10, 6, 1),
-+ PIN_FIELD16(257, 257, 0xf40, 0x10, 5, 1),
-+ PIN_FIELD16(258, 258, 0xcb0, 0x10, 10, 1),
-+ PIN_FIELD16(259, 259, 0xc90, 0x10, 10, 1),
-+ PIN_FIELD16(261, 261, 0x140, 0x10, 10, 1),
-+};
-+
-+static const struct mtk_pin_reg_calc mt7623_reg_cals[] = {
-+ [PINCTRL_PIN_REG_MODE] = MTK_RANGE(mt7623_pin_mode_range),
-+ [PINCTRL_PIN_REG_DIR] = MTK_RANGE(mt7623_pin_dir_range),
-+ [PINCTRL_PIN_REG_DI] = MTK_RANGE(mt7623_pin_di_range),
-+ [PINCTRL_PIN_REG_DO] = MTK_RANGE(mt7623_pin_do_range),
-+ [PINCTRL_PIN_REG_SMT] = MTK_RANGE(mt7623_pin_smt_range),
-+ [PINCTRL_PIN_REG_PULLSEL] = MTK_RANGE(mt7623_pin_pullsel_range),
-+ [PINCTRL_PIN_REG_PULLEN] = MTK_RANGE(mt7623_pin_pullen_range),
-+ [PINCTRL_PIN_REG_DRV] = MTK_RANGE(mt7623_pin_drv_range),
-+ [PINCTRL_PIN_REG_TDSEL] = MTK_RANGE(mt7623_pin_tdsel_range),
-+ [PINCTRL_PIN_REG_IES] = MTK_RANGE(mt7623_pin_ies_range),
-+ [PINCTRL_PIN_REG_PUPD] = MTK_RANGE(mt7623_pin_pupd_range),
-+ [PINCTRL_PIN_REG_R0] = MTK_RANGE(mt7623_pin_r0_range),
-+ [PINCTRL_PIN_REG_R1] = MTK_RANGE(mt7623_pin_r1_range),
-+};
-+
-+static const struct mtk_pin_desc mt7623_pins[] = {
-+ MT7623_PIN(0, "PWRAP_SPI0_MI", 148, DRV_GRP3),
-+ MT7623_PIN(1, "PWRAP_SPI0_MO", 149, DRV_GRP3),
-+ MT7623_PIN(2, "PWRAP_INT", 150, DRV_GRP3),
-+ MT7623_PIN(3, "PWRAP_SPI0_CK", 151, DRV_GRP3),
-+ MT7623_PIN(4, "PWRAP_SPI0_CSN", 152, DRV_GRP3),
-+ MT7623_PIN(5, "PWRAP_SPI0_CK2", 153, DRV_GRP3),
-+ MT7623_PIN(6, "PWRAP_SPI0_CSN2", 154, DRV_GRP3),
-+ MT7623_PIN(7, "SPI1_CSN", 155, DRV_GRP3),
-+ MT7623_PIN(8, "SPI1_MI", 156, DRV_GRP3),
-+ MT7623_PIN(9, "SPI1_MO", 157, DRV_GRP3),
-+ MT7623_PIN(10, "RTC32K_CK", 158, DRV_GRP3),
-+ MT7623_PIN(11, "WATCHDOG", 159, DRV_GRP3),
-+ MT7623_PIN(12, "SRCLKENA", 160, DRV_GRP3),
-+ MT7623_PIN(13, "SRCLKENAI", 161, DRV_GRP3),
-+ MT7623_PIN(14, "URXD2", 162, DRV_GRP1),
-+ MT7623_PIN(15, "UTXD2", 163, DRV_GRP1),
-+ MT7623_PIN(16, "I2S5_DATA_IN", 164, DRV_GRP1),
-+ MT7623_PIN(17, "I2S5_BCK", 165, DRV_GRP1),
-+ MT7623_PIN(18, "PCM_CLK", 166, DRV_GRP1),
-+ MT7623_PIN(19, "PCM_SYNC", 167, DRV_GRP1),
-+ MT7623_PIN(20, "PCM_RX", EINT_NA, DRV_GRP1),
-+ MT7623_PIN(21, "PCM_TX", EINT_NA, DRV_GRP1),
-+ MT7623_PIN(22, "EINT0", 0, DRV_GRP1),
-+ MT7623_PIN(23, "EINT1", 1, DRV_GRP1),
-+ MT7623_PIN(24, "EINT2", 2, DRV_GRP1),
-+ MT7623_PIN(25, "EINT3", 3, DRV_GRP1),
-+ MT7623_PIN(26, "EINT4", 4, DRV_GRP1),
-+ MT7623_PIN(27, "EINT5", 5, DRV_GRP1),
-+ MT7623_PIN(28, "EINT6", 6, DRV_GRP1),
-+ MT7623_PIN(29, "EINT7", 7, DRV_GRP1),
-+ MT7623_PIN(30, "I2S5_LRCK", 12, DRV_GRP1),
-+ MT7623_PIN(31, "I2S5_MCLK", 13, DRV_GRP1),
-+ MT7623_PIN(32, "I2S5_DATA", 14, DRV_GRP1),
-+ MT7623_PIN(33, "I2S1_DATA", 15, DRV_GRP1),
-+ MT7623_PIN(34, "I2S1_DATA_IN", 16, DRV_GRP1),
-+ MT7623_PIN(35, "I2S1_BCK", 17, DRV_GRP1),
-+ MT7623_PIN(36, "I2S1_LRCK", 18, DRV_GRP1),
-+ MT7623_PIN(37, "I2S1_MCLK", 19, DRV_GRP1),
-+ MT7623_PIN(38, "I2S2_DATA", 20, DRV_GRP1),
-+ MT7623_PIN(39, "JTMS", 21, DRV_GRP3),
-+ MT7623_PIN(40, "JTCK", 22, DRV_GRP3),
-+ MT7623_PIN(41, "JTDI", 23, DRV_GRP3),
-+ MT7623_PIN(42, "JTDO", 24, DRV_GRP3),
-+ MT7623_PIN(43, "NCLE", 25, DRV_GRP1),
-+ MT7623_PIN(44, "NCEB1", 26, DRV_GRP1),
-+ MT7623_PIN(45, "NCEB0", 27, DRV_GRP1),
-+ MT7623_PIN(46, "IR", 28, DRV_FIXED),
-+ MT7623_PIN(47, "NREB", 29, DRV_GRP1),
-+ MT7623_PIN(48, "NRNB", 30, DRV_GRP1),
-+ MT7623_PIN(49, "I2S0_DATA", 31, DRV_GRP1),
-+ MT7623_PIN(50, "I2S2_BCK", 32, DRV_GRP1),
-+ MT7623_PIN(51, "I2S2_DATA_IN", 33, DRV_GRP1),
-+ MT7623_PIN(52, "I2S2_LRCK", 34, DRV_GRP1),
-+ MT7623_PIN(53, "SPI0_CSN", 35, DRV_GRP1),
-+ MT7623_PIN(54, "SPI0_CK", 36, DRV_GRP1),
-+ MT7623_PIN(55, "SPI0_MI", 37, DRV_GRP1),
-+ MT7623_PIN(56, "SPI0_MO", 38, DRV_GRP1),
-+ MT7623_PIN(57, "SDA1", 39, DRV_FIXED),
-+ MT7623_PIN(58, "SCL1", 40, DRV_FIXED),
-+ MT7623_PIN(59, "RAMBUF_I_CLK", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(60, "WB_RSTB", 41, DRV_GRP3),
-+ MT7623_PIN(61, "F2W_DATA", 42, DRV_GRP3),
-+ MT7623_PIN(62, "F2W_CLK", 43, DRV_GRP3),
-+ MT7623_PIN(63, "WB_SCLK", 44, DRV_GRP3),
-+ MT7623_PIN(64, "WB_SDATA", 45, DRV_GRP3),
-+ MT7623_PIN(65, "WB_SEN", 46, DRV_GRP3),
-+ MT7623_PIN(66, "WB_CRTL0", 47, DRV_GRP3),
-+ MT7623_PIN(67, "WB_CRTL1", 48, DRV_GRP3),
-+ MT7623_PIN(68, "WB_CRTL2", 49, DRV_GRP3),
-+ MT7623_PIN(69, "WB_CRTL3", 50, DRV_GRP3),
-+ MT7623_PIN(70, "WB_CRTL4", 51, DRV_GRP3),
-+ MT7623_PIN(71, "WB_CRTL5", 52, DRV_GRP3),
-+ MT7623_PIN(72, "I2S0_DATA_IN", 53, DRV_GRP1),
-+ MT7623_PIN(73, "I2S0_LRCK", 54, DRV_GRP1),
-+ MT7623_PIN(74, "I2S0_BCK", 55, DRV_GRP1),
-+ MT7623_PIN(75, "SDA0", 56, DRV_FIXED),
-+ MT7623_PIN(76, "SCL0", 57, DRV_FIXED),
-+ MT7623_PIN(77, "SDA2", 58, DRV_FIXED),
-+ MT7623_PIN(78, "SCL2", 59, DRV_FIXED),
-+ MT7623_PIN(79, "URXD0", 60, DRV_FIXED),
-+ MT7623_PIN(80, "UTXD0", 61, DRV_FIXED),
-+ MT7623_PIN(81, "URXD1", 62, DRV_FIXED),
-+ MT7623_PIN(82, "UTXD1", 63, DRV_FIXED),
-+ MT7623_PIN(83, "LCM_RST", 64, DRV_FIXED),
-+ MT7623_PIN(84, "DSI_TE", 65, DRV_FIXED),
-+ MT7623_PIN(85, "MSDC2_CMD", 66, DRV_GRP4),
-+ MT7623_PIN(86, "MSDC2_CLK", 67, DRV_GRP4),
-+ MT7623_PIN(87, "MSDC2_DAT0", 68, DRV_GRP4),
-+ MT7623_PIN(88, "MSDC2_DAT1", 69, DRV_GRP4),
-+ MT7623_PIN(89, "MSDC2_DAT2", 70, DRV_GRP4),
-+ MT7623_PIN(90, "MSDC2_DAT3", 71, DRV_GRP4),
-+ MT7623_PIN(91, "TDN3", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(92, "TDP3", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(93, "TDN2", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(94, "TDP2", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(95, "TCN", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(96, "TCP", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(97, "TDN1", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(98, "TDP1", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(99, "TDN0", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(100, "TDP0", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(101, "SPI2_CSN", 74, DRV_FIXED),
-+ MT7623_PIN(102, "SPI2_MI", 75, DRV_FIXED),
-+ MT7623_PIN(103, "SPI2_MO", 76, DRV_FIXED),
-+ MT7623_PIN(104, "SPI2_CLK", 77, DRV_FIXED),
-+ MT7623_PIN(105, "MSDC1_CMD", 78, DRV_GRP4),
-+ MT7623_PIN(106, "MSDC1_CLK", 79, DRV_GRP4),
-+ MT7623_PIN(107, "MSDC1_DAT0", 80, DRV_GRP4),
-+ MT7623_PIN(108, "MSDC1_DAT1", 81, DRV_GRP4),
-+ MT7623_PIN(109, "MSDC1_DAT2", 82, DRV_GRP4),
-+ MT7623_PIN(110, "MSDC1_DAT3", 83, DRV_GRP4),
-+ MT7623_PIN(111, "MSDC0_DAT7", 84, DRV_GRP4),
-+ MT7623_PIN(112, "MSDC0_DAT6", 85, DRV_GRP4),
-+ MT7623_PIN(113, "MSDC0_DAT5", 86, DRV_GRP4),
-+ MT7623_PIN(114, "MSDC0_DAT4", 87, DRV_GRP4),
-+ MT7623_PIN(115, "MSDC0_RSTB", 88, DRV_GRP4),
-+ MT7623_PIN(116, "MSDC0_CMD", 89, DRV_GRP4),
-+ MT7623_PIN(117, "MSDC0_CLK", 90, DRV_GRP4),
-+ MT7623_PIN(118, "MSDC0_DAT3", 91, DRV_GRP4),
-+ MT7623_PIN(119, "MSDC0_DAT2", 92, DRV_GRP4),
-+ MT7623_PIN(120, "MSDC0_DAT1", 93, DRV_GRP4),
-+ MT7623_PIN(121, "MSDC0_DAT0", 94, DRV_GRP4),
-+ MT7623_PIN(122, "CEC", 95, DRV_FIXED),
-+ MT7623_PIN(123, "HTPLG", 96, DRV_FIXED),
-+ MT7623_PIN(124, "HDMISCK", 97, DRV_FIXED),
-+ MT7623_PIN(125, "HDMISD", 98, DRV_FIXED),
-+ MT7623_PIN(126, "I2S0_MCLK", 99, DRV_GRP1),
-+ MT7623_PIN(127, "RAMBUF_IDATA0", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(128, "RAMBUF_IDATA1", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(129, "RAMBUF_IDATA2", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(130, "RAMBUF_IDATA3", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(131, "RAMBUF_IDATA4", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(132, "RAMBUF_IDATA5", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(133, "RAMBUF_IDATA6", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(134, "RAMBUF_IDATA7", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(135, "RAMBUF_IDATA8", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(136, "RAMBUF_IDATA9", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(137, "RAMBUF_IDATA10", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(138, "RAMBUF_IDATA11", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(139, "RAMBUF_IDATA12", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(140, "RAMBUF_IDATA13", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(141, "RAMBUF_IDATA14", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(142, "RAMBUF_IDATA15", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(143, "RAMBUF_ODATA0", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(144, "RAMBUF_ODATA1", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(145, "RAMBUF_ODATA2", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(146, "RAMBUF_ODATA3", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(147, "RAMBUF_ODATA4", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(148, "RAMBUF_ODATA5", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(149, "RAMBUF_ODATA6", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(150, "RAMBUF_ODATA7", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(151, "RAMBUF_ODATA8", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(152, "RAMBUF_ODATA9", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(153, "RAMBUF_ODATA10", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(154, "RAMBUF_ODATA11", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(155, "RAMBUF_ODATA12", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(156, "RAMBUF_ODATA13", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(157, "RAMBUF_ODATA14", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(158, "RAMBUF_ODATA15", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(159, "RAMBUF_BE0", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(160, "RAMBUF_BE1", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(161, "AP2PT_INT", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(162, "AP2PT_INT_CLR", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(163, "PT2AP_INT", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(164, "PT2AP_INT_CLR", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(165, "AP2UP_INT", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(166, "AP2UP_INT_CLR", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(167, "UP2AP_INT", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(168, "UP2AP_INT_CLR", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(169, "RAMBUF_ADDR0", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(170, "RAMBUF_ADDR1", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(171, "RAMBUF_ADDR2", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(172, "RAMBUF_ADDR3", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(173, "RAMBUF_ADDR4", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(174, "RAMBUF_ADDR5", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(175, "RAMBUF_ADDR6", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(176, "RAMBUF_ADDR7", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(177, "RAMBUF_ADDR8", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(178, "RAMBUF_ADDR9", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(179, "RAMBUF_ADDR10", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(180, "RAMBUF_RW", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(181, "RAMBUF_LAST", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(182, "RAMBUF_HP", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(183, "RAMBUF_REQ", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(184, "RAMBUF_ALE", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(185, "RAMBUF_DLE", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(186, "RAMBUF_WDLE", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(187, "RAMBUF_O_CLK", EINT_NA, DRV_FIXED),
-+ MT7623_PIN(188, "I2S2_MCLK", 100, DRV_GRP1),
-+ MT7623_PIN(189, "I2S3_DATA", 101, DRV_GRP1),
-+ MT7623_PIN(190, "I2S3_DATA_IN", 102, DRV_GRP1),
-+ MT7623_PIN(191, "I2S3_BCK", 103, DRV_GRP1),
-+ MT7623_PIN(192, "I2S3_LRCK", 104, DRV_GRP1),
-+ MT7623_PIN(193, "I2S3_MCLK", 105, DRV_GRP1),
-+ MT7623_PIN(194, "I2S4_DATA", 106, DRV_GRP1),
-+ MT7623_PIN(195, "I2S4_DATA_IN", 107, DRV_GRP1),
-+ MT7623_PIN(196, "I2S4_BCK", 108, DRV_GRP1),
-+ MT7623_PIN(197, "I2S4_LRCK", 109, DRV_GRP1),
-+ MT7623_PIN(198, "I2S4_MCLK", 110, DRV_GRP1),
-+ MT7623_PIN(199, "SPI1_CLK", 111, DRV_GRP3),
-+ MT7623_PIN(200, "SPDIF_OUT", 112, DRV_GRP1),
-+ MT7623_PIN(201, "SPDIF_IN0", 113, DRV_GRP1),
-+ MT7623_PIN(202, "SPDIF_IN1", 114, DRV_GRP1),
-+ MT7623_PIN(203, "PWM0", 115, DRV_GRP1),
-+ MT7623_PIN(204, "PWM1", 116, DRV_GRP1),
-+ MT7623_PIN(205, "PWM2", 117, DRV_GRP1),
-+ MT7623_PIN(206, "PWM3", 118, DRV_GRP1),
-+ MT7623_PIN(207, "PWM4", 119, DRV_GRP1),
-+ MT7623_PIN(208, "AUD_EXT_CK1", 120, DRV_GRP1),
-+ MT7623_PIN(209, "AUD_EXT_CK2", 121, DRV_GRP1),
-+ MT7623_PIN(210, "AUD_CLOCK", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(211, "DVP_RESET", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(212, "DVP_CLOCK", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(213, "DVP_CS", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(214, "DVP_CK", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(215, "DVP_DI", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(216, "DVP_DO", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(217, "AP_CS", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(218, "AP_CK", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(219, "AP_DI", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(220, "AP_DO", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(221, "DVD_BCLK", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(222, "T8032_CLK", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(223, "AP_BCLK", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(224, "HOST_CS", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(225, "HOST_CK", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(226, "HOST_DO0", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(227, "HOST_DO1", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(228, "SLV_CS", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(229, "SLV_CK", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(230, "SLV_DI0", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(231, "SLV_DI1", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(232, "AP2DSP_INT", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(233, "AP2DSP_INT_CLR", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(234, "DSP2AP_INT", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(235, "DSP2AP_INT_CLR", EINT_NA, DRV_GRP3),
-+ MT7623_PIN(236, "EXT_SDIO3", 122, DRV_GRP1),
-+ MT7623_PIN(237, "EXT_SDIO2", 123, DRV_GRP1),
-+ MT7623_PIN(238, "EXT_SDIO1", 124, DRV_GRP1),
-+ MT7623_PIN(239, "EXT_SDIO0", 125, DRV_GRP1),
-+ MT7623_PIN(240, "EXT_XCS", 126, DRV_GRP1),
-+ MT7623_PIN(241, "EXT_SCK", 127, DRV_GRP1),
-+ MT7623_PIN(242, "URTS2", 128, DRV_GRP1),
-+ MT7623_PIN(243, "UCTS2", 129, DRV_GRP1),
-+ MT7623_PIN(244, "HDMI_SDA_RX", 130, DRV_FIXED),
-+ MT7623_PIN(245, "HDMI_SCL_RX", 131, DRV_FIXED),
-+ MT7623_PIN(246, "MHL_SENCE", 132, DRV_FIXED),
-+ MT7623_PIN(247, "HDMI_HPD_CBUS_RX", 69, DRV_FIXED),
-+ MT7623_PIN(248, "HDMI_TESTOUTP_RX", 133, DRV_GRP1),
-+ MT7623_PIN(249, "MSDC0E_RSTB", 134, DRV_GRP4),
-+ MT7623_PIN(250, "MSDC0E_DAT7", 135, DRV_GRP4),
-+ MT7623_PIN(251, "MSDC0E_DAT6", 136, DRV_GRP4),
-+ MT7623_PIN(252, "MSDC0E_DAT5", 137, DRV_GRP4),
-+ MT7623_PIN(253, "MSDC0E_DAT4", 138, DRV_GRP4),
-+ MT7623_PIN(254, "MSDC0E_DAT3", 139, DRV_GRP4),
-+ MT7623_PIN(255, "MSDC0E_DAT2", 140, DRV_GRP4),
-+ MT7623_PIN(256, "MSDC0E_DAT1", 141, DRV_GRP4),
-+ MT7623_PIN(257, "MSDC0E_DAT0", 142, DRV_GRP4),
-+ MT7623_PIN(258, "MSDC0E_CMD", 143, DRV_GRP4),
-+ MT7623_PIN(259, "MSDC0E_CLK", 144, DRV_GRP4),
-+ MT7623_PIN(260, "MSDC0E_DSL", 145, DRV_GRP4),
-+ MT7623_PIN(261, "MSDC1_INS", 146, DRV_GRP4),
-+ MT7623_PIN(262, "G2_TXEN", 8, DRV_GRP1),
-+ MT7623_PIN(263, "G2_TXD3", 9, DRV_GRP1),
-+ MT7623_PIN(264, "G2_TXD2", 10, DRV_GRP1),
-+ MT7623_PIN(265, "G2_TXD1", 11, DRV_GRP1),
-+ MT7623_PIN(266, "G2_TXD0", EINT_NA, DRV_GRP1),
-+ MT7623_PIN(267, "G2_TXC", EINT_NA, DRV_GRP1),
-+ MT7623_PIN(268, "G2_RXC", EINT_NA, DRV_GRP1),
-+ MT7623_PIN(269, "G2_RXD0", EINT_NA, DRV_GRP1),
-+ MT7623_PIN(270, "G2_RXD1", EINT_NA, DRV_GRP1),
-+ MT7623_PIN(271, "G2_RXD2", EINT_NA, DRV_GRP1),
-+ MT7623_PIN(272, "G2_RXD3", EINT_NA, DRV_GRP1),
-+ MT7623_PIN(273, "ESW_INT", 168, DRV_GRP1),
-+ MT7623_PIN(274, "G2_RXDV", EINT_NA, DRV_GRP1),
-+ MT7623_PIN(275, "MDC", EINT_NA, DRV_GRP1),
-+ MT7623_PIN(276, "MDIO", EINT_NA, DRV_GRP1),
-+ MT7623_PIN(277, "ESW_RST", EINT_NA, DRV_GRP1),
-+ MT7623_PIN(278, "JTAG_RESET", 147, DRV_GRP3),
-+ MT7623_PIN(279, "USB3_RES_BOND", EINT_NA, DRV_GRP1),
-+};
-+
-+/* List all groups consisting of these pins dedicated to the enablement of
-+ * certain hardware block and the corresponding mode for all of the pins.
-+ * The hardware probably has multiple combinations of these pinouts.
-+ */
-+
-+/* AUDIO EXT CLK */
-+static int mt7623_aud_ext_clk0_pins[] = { 208, };
-+static int mt7623_aud_ext_clk0_funcs[] = { 1, };
-+static int mt7623_aud_ext_clk1_pins[] = { 209, };
-+static int mt7623_aud_ext_clk1_funcs[] = { 1, };
-+
-+/* DISP PWM */
-+static int mt7623_disp_pwm_0_pins[] = { 72, };
-+static int mt7623_disp_pwm_0_funcs[] = { 5, };
-+static int mt7623_disp_pwm_1_pins[] = { 203, };
-+static int mt7623_disp_pwm_1_funcs[] = { 2, };
-+static int mt7623_disp_pwm_2_pins[] = { 208, };
-+static int mt7623_disp_pwm_2_funcs[] = { 5, };
-+
-+/* ESW */
-+static int mt7623_esw_int_pins[] = { 273, };
-+static int mt7623_esw_int_funcs[] = { 1, };
-+static int mt7623_esw_rst_pins[] = { 277, };
-+static int mt7623_esw_rst_funcs[] = { 1, };
-+
-+/* EPHY */
-+static int mt7623_ephy_pins[] = { 262, 263, 264, 265, 266, 267, 268,
-+ 269, 270, 271, 272, 274, };
-+static int mt7623_ephy_funcs[] = { 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, };
-+
-+/* EXT_SDIO */
-+static int mt7623_ext_sdio_pins[] = { 236, 237, 238, 239, 240, 241, };
-+static int mt7623_ext_sdio_funcs[] = { 1, 1, 1, 1, 1, 1, };
-+
-+/* HDMI RX */
-+static int mt7623_hdmi_rx_pins[] = { 247, 248, };
-+static int mt7623_hdmi_rx_funcs[] = { 1, 1 };
-+static int mt7623_hdmi_rx_i2c_pins[] = { 244, 245, };
-+static int mt7623_hdmi_rx_i2c_funcs[] = { 1, 1 };
-+
-+/* HDMI TX */
-+static int mt7623_hdmi_cec_pins[] = { 122, };
-+static int mt7623_hdmi_cec_funcs[] = { 1, };
-+static int mt7623_hdmi_htplg_pins[] = { 123, };
-+static int mt7623_hdmi_htplg_funcs[] = { 1, };
-+static int mt7623_hdmi_i2c_pins[] = { 124, 125, };
-+static int mt7623_hdmi_i2c_funcs[] = { 1, 1 };
-+
-+/* I2C */
-+static int mt7623_i2c0_pins[] = { 75, 76, };
-+static int mt7623_i2c0_funcs[] = { 1, 1, };
-+static int mt7623_i2c1_0_pins[] = { 57, 58, };
-+static int mt7623_i2c1_0_funcs[] = { 1, 1, };
-+static int mt7623_i2c1_1_pins[] = { 242, 243, };
-+static int mt7623_i2c1_1_funcs[] = { 4, 4, };
-+static int mt7623_i2c1_2_pins[] = { 85, 86, };
-+static int mt7623_i2c1_2_funcs[] = { 3, 3, };
-+static int mt7623_i2c1_3_pins[] = { 105, 106, };
-+static int mt7623_i2c1_3_funcs[] = { 3, 3, };
-+static int mt7623_i2c1_4_pins[] = { 124, 125, };
-+static int mt7623_i2c1_4_funcs[] = { 4, 4, };
-+static int mt7623_i2c2_0_pins[] = { 77, 78, };
-+static int mt7623_i2c2_0_funcs[] = { 1, 1, };
-+static int mt7623_i2c2_1_pins[] = { 89, 90, };
-+static int mt7623_i2c2_1_funcs[] = { 3, 3, };
-+static int mt7623_i2c2_2_pins[] = { 109, 110, };
-+static int mt7623_i2c2_2_funcs[] = { 3, 3, };
-+static int mt7623_i2c2_3_pins[] = { 122, 123, };
-+static int mt7623_i2c2_3_funcs[] = { 4, 4, };
-+
-+/* I2S */
-+static int mt7623_i2s0_pins[] = { 49, 72, 73, 74, 126, };
-+static int mt7623_i2s0_funcs[] = { 1, 1, 1, 1, 1, };
-+static int mt7623_i2s1_pins[] = { 33, 34, 35, 36, 37, };
-+static int mt7623_i2s1_funcs[] = { 1, 1, 1, 1, 1, };
-+static int mt7623_i2s2_bclk_lrclk_mclk_pins[] = { 50, 52, 188, };
-+static int mt7623_i2s2_bclk_lrclk_mclk_funcs[] = { 1, 1, 1, };
-+static int mt7623_i2s2_data_in_pins[] = { 51, };
-+static int mt7623_i2s2_data_in_funcs[] = { 1, };
-+static int mt7623_i2s2_data_0_pins[] = { 203, };
-+static int mt7623_i2s2_data_0_funcs[] = { 9, };
-+static int mt7623_i2s2_data_1_pins[] = { 38, };
-+static int mt7623_i2s2_data_1_funcs[] = { 4, };
-+static int mt7623_i2s3_bclk_lrclk_mclk_pins[] = { 191, 192, 193, };
-+static int mt7623_i2s3_bclk_lrclk_mclk_funcs[] = { 1, 1, 1, };
-+static int mt7623_i2s3_data_in_pins[] = { 190, };
-+static int mt7623_i2s3_data_in_funcs[] = { 1, };
-+static int mt7623_i2s3_data_0_pins[] = { 204, };
-+static int mt7623_i2s3_data_0_funcs[] = { 9, };
-+static int mt7623_i2s3_data_1_pins[] = { 2, };
-+static int mt7623_i2s3_data_1_funcs[] = { 0, };
-+static int mt7623_i2s4_pins[] = { 194, 195, 196, 197, 198, };
-+static int mt7623_i2s4_funcs[] = { 1, 1, 1, 1, 1, };
-+static int mt7623_i2s5_pins[] = { 16, 17, 30, 31, 32, };
-+static int mt7623_i2s5_funcs[] = { 1, 1, 1, 1, 1, };
-+
-+/* IR */
-+static int mt7623_ir_pins[] = { 46, };
-+static int mt7623_ir_funcs[] = { 1, };
-+
-+/* LCD */
-+static int mt7623_mipi_tx_pins[] = { 91, 92, 93, 94, 95, 96, 97, 98,
-+ 99, 100, };
-+static int mt7623_mipi_tx_funcs[] = { 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, };
-+static int mt7623_dsi_te_pins[] = { 84, };
-+static int mt7623_dsi_te_funcs[] = { 1, };
-+static int mt7623_lcm_rst_pins[] = { 83, };
-+static int mt7623_lcm_rst_funcs[] = { 1, };
-+
-+/* MDC/MDIO */
-+static int mt7623_mdc_mdio_pins[] = { 275, 276, };
-+static int mt7623_mdc_mdio_funcs[] = { 1, 1, };
-+
-+/* MSDC */
-+static int mt7623_msdc0_pins[] = { 111, 112, 113, 114, 115, 116, 117, 118,
-+ 119, 120, 121, };
-+static int mt7623_msdc0_funcs[] = { 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, };
-+static int mt7623_msdc1_pins[] = { 105, 106, 107, 108, 109, 110, };
-+static int mt7623_msdc1_funcs[] = { 1, 1, 1, 1, 1, 1, };
-+static int mt7623_msdc1_ins_pins[] = { 261, };
-+static int mt7623_msdc1_ins_funcs[] = { 1, };
-+static int mt7623_msdc1_wp_0_pins[] = { 29, };
-+static int mt7623_msdc1_wp_0_funcs[] = { 1, };
-+static int mt7623_msdc1_wp_1_pins[] = { 55, };
-+static int mt7623_msdc1_wp_1_funcs[] = { 3, };
-+static int mt7623_msdc1_wp_2_pins[] = { 209, };
-+static int mt7623_msdc1_wp_2_funcs[] = { 2, };
-+static int mt7623_msdc2_pins[] = { 85, 86, 87, 88, 89, 90, };
-+static int mt7623_msdc2_funcs[] = { 1, 1, 1, 1, 1, 1, };
-+static int mt7623_msdc3_pins[] = { 249, 250, 251, 252, 253, 254, 255, 256,
-+ 257, 258, 259, 260, };
-+static int mt7623_msdc3_funcs[] = { 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, };
-+
-+/* NAND */
-+static int mt7623_nandc_pins[] = { 43, 47, 48, 111, 112, 113, 114, 115,
-+ 116, 117, 118, 119, 120, 121, };
-+static int mt7623_nandc_funcs[] = { 1, 1, 1, 4, 4, 4, 4, 4, 4, 4, 4, 4,
-+ 4, 4, };
-+static int mt7623_nandc_ceb0_pins[] = { 45, };
-+static int mt7623_nandc_ceb0_funcs[] = { 1, };
-+static int mt7623_nandc_ceb1_pins[] = { 44, };
-+static int mt7623_nandc_ceb1_funcs[] = { 1, };
-+
-+/* RTC */
-+static int mt7623_rtc_pins[] = { 10, };
-+static int mt7623_rtc_funcs[] = { 1, };
-+
-+/* OTG */
-+static int mt7623_otg_iddig0_0_pins[] = { 29, };
-+static int mt7623_otg_iddig0_0_funcs[] = { 1, };
-+static int mt7623_otg_iddig0_1_pins[] = { 44, };
-+static int mt7623_otg_iddig0_1_funcs[] = { 2, };
-+static int mt7623_otg_iddig0_2_pins[] = { 236, };
-+static int mt7623_otg_iddig0_2_funcs[] = { 2, };
-+static int mt7623_otg_iddig1_0_pins[] = { 27, };
-+static int mt7623_otg_iddig1_0_funcs[] = { 2, };
-+static int mt7623_otg_iddig1_1_pins[] = { 47, };
-+static int mt7623_otg_iddig1_1_funcs[] = { 2, };
-+static int mt7623_otg_iddig1_2_pins[] = { 238, };
-+static int mt7623_otg_iddig1_2_funcs[] = { 2, };
-+static int mt7623_otg_drv_vbus0_0_pins[] = { 28, };
-+static int mt7623_otg_drv_vbus0_0_funcs[] = { 1, };
-+static int mt7623_otg_drv_vbus0_1_pins[] = { 45, };
-+static int mt7623_otg_drv_vbus0_1_funcs[] = { 2, };
-+static int mt7623_otg_drv_vbus0_2_pins[] = { 237, };
-+static int mt7623_otg_drv_vbus0_2_funcs[] = { 2, };
-+static int mt7623_otg_drv_vbus1_0_pins[] = { 26, };
-+static int mt7623_otg_drv_vbus1_0_funcs[] = { 2, };
-+static int mt7623_otg_drv_vbus1_1_pins[] = { 48, };
-+static int mt7623_otg_drv_vbus1_1_funcs[] = { 2, };
-+static int mt7623_otg_drv_vbus1_2_pins[] = { 239, };
-+static int mt7623_otg_drv_vbus1_2_funcs[] = { 2, };
-+
-+/* PCIE */
-+static int mt7623_pcie0_0_perst_pins[] = { 208, };
-+static int mt7623_pcie0_0_perst_funcs[] = { 3, };
-+static int mt7623_pcie0_1_perst_pins[] = { 22, };
-+static int mt7623_pcie0_1_perst_funcs[] = { 2, };
-+static int mt7623_pcie1_0_perst_pins[] = { 209, };
-+static int mt7623_pcie1_0_perst_funcs[] = { 3, };
-+static int mt7623_pcie1_1_perst_pins[] = { 23, };
-+static int mt7623_pcie1_1_perst_funcs[] = { 2, };
-+static int mt7623_pcie2_0_perst_pins[] = { 24, };
-+static int mt7623_pcie2_0_perst_funcs[] = { 2, };
-+static int mt7623_pcie2_1_perst_pins[] = { 29, };
-+static int mt7623_pcie2_1_perst_funcs[] = { 6, };
-+static int mt7623_pcie0_0_wake_pins[] = { 28, };
-+static int mt7623_pcie0_0_wake_funcs[] = { 6, };
-+static int mt7623_pcie0_1_wake_pins[] = { 251, };
-+static int mt7623_pcie0_1_wake_funcs[] = { 6, };
-+static int mt7623_pcie1_0_wake_pins[] = { 27, };
-+static int mt7623_pcie1_0_wake_funcs[] = { 6, };
-+static int mt7623_pcie1_1_wake_pins[] = { 253, };
-+static int mt7623_pcie1_1_wake_funcs[] = { 6, };
-+static int mt7623_pcie2_0_wake_pins[] = { 26, };
-+static int mt7623_pcie2_0_wake_funcs[] = { 6, };
-+static int mt7623_pcie2_1_wake_pins[] = { 255, };
-+static int mt7623_pcie2_1_wake_funcs[] = { 6, };
-+static int mt7623_pcie0_clkreq_pins[] = { 250, };
-+static int mt7623_pcie0_clkreq_funcs[] = { 6, };
-+static int mt7623_pcie1_clkreq_pins[] = { 252, };
-+static int mt7623_pcie1_clkreq_funcs[] = { 6, };
-+static int mt7623_pcie2_clkreq_pins[] = { 254, };
-+static int mt7623_pcie2_clkreq_funcs[] = { 6, };
-+
-+/* the pcie_*_rev are only used for MT7623 */
-+static int mt7623_pcie0_0_rev_perst_pins[] = { 208, };
-+static int mt7623_pcie0_0_rev_perst_funcs[] = { 11, };
-+static int mt7623_pcie0_1_rev_perst_pins[] = { 22, };
-+static int mt7623_pcie0_1_rev_perst_funcs[] = { 10, };
-+static int mt7623_pcie1_0_rev_perst_pins[] = { 209, };
-+static int mt7623_pcie1_0_rev_perst_funcs[] = { 11, };
-+static int mt7623_pcie1_1_rev_perst_pins[] = { 23, };
-+static int mt7623_pcie1_1_rev_perst_funcs[] = { 10, };
-+static int mt7623_pcie2_0_rev_perst_pins[] = { 24, };
-+static int mt7623_pcie2_0_rev_perst_funcs[] = { 11, };
-+static int mt7623_pcie2_1_rev_perst_pins[] = { 29, };
-+static int mt7623_pcie2_1_rev_perst_funcs[] = { 14, };
-+
-+/* PCM */
-+static int mt7623_pcm_clk_0_pins[] = { 18, };
-+static int mt7623_pcm_clk_0_funcs[] = { 1, };
-+static int mt7623_pcm_clk_1_pins[] = { 17, };
-+static int mt7623_pcm_clk_1_funcs[] = { 3, };
-+static int mt7623_pcm_clk_2_pins[] = { 35, };
-+static int mt7623_pcm_clk_2_funcs[] = { 3, };
-+static int mt7623_pcm_clk_3_pins[] = { 50, };
-+static int mt7623_pcm_clk_3_funcs[] = { 3, };
-+static int mt7623_pcm_clk_4_pins[] = { 74, };
-+static int mt7623_pcm_clk_4_funcs[] = { 3, };
-+static int mt7623_pcm_clk_5_pins[] = { 191, };
-+static int mt7623_pcm_clk_5_funcs[] = { 3, };
-+static int mt7623_pcm_clk_6_pins[] = { 196, };
-+static int mt7623_pcm_clk_6_funcs[] = { 3, };
-+static int mt7623_pcm_sync_0_pins[] = { 19, };
-+static int mt7623_pcm_sync_0_funcs[] = { 1, };
-+static int mt7623_pcm_sync_1_pins[] = { 30, };
-+static int mt7623_pcm_sync_1_funcs[] = { 3, };
-+static int mt7623_pcm_sync_2_pins[] = { 36, };
-+static int mt7623_pcm_sync_2_funcs[] = { 3, };
-+static int mt7623_pcm_sync_3_pins[] = { 52, };
-+static int mt7623_pcm_sync_3_funcs[] = { 31, };
-+static int mt7623_pcm_sync_4_pins[] = { 73, };
-+static int mt7623_pcm_sync_4_funcs[] = { 3, };
-+static int mt7623_pcm_sync_5_pins[] = { 192, };
-+static int mt7623_pcm_sync_5_funcs[] = { 3, };
-+static int mt7623_pcm_sync_6_pins[] = { 197, };
-+static int mt7623_pcm_sync_6_funcs[] = { 3, };
-+static int mt7623_pcm_rx_0_pins[] = { 20, };
-+static int mt7623_pcm_rx_0_funcs[] = { 1, };
-+static int mt7623_pcm_rx_1_pins[] = { 16, };
-+static int mt7623_pcm_rx_1_funcs[] = { 3, };
-+static int mt7623_pcm_rx_2_pins[] = { 34, };
-+static int mt7623_pcm_rx_2_funcs[] = { 3, };
-+static int mt7623_pcm_rx_3_pins[] = { 51, };
-+static int mt7623_pcm_rx_3_funcs[] = { 3, };
-+static int mt7623_pcm_rx_4_pins[] = { 72, };
-+static int mt7623_pcm_rx_4_funcs[] = { 3, };
-+static int mt7623_pcm_rx_5_pins[] = { 190, };
-+static int mt7623_pcm_rx_5_funcs[] = { 3, };
-+static int mt7623_pcm_rx_6_pins[] = { 195, };
-+static int mt7623_pcm_rx_6_funcs[] = { 3, };
-+static int mt7623_pcm_tx_0_pins[] = { 21, };
-+static int mt7623_pcm_tx_0_funcs[] = { 1, };
-+static int mt7623_pcm_tx_1_pins[] = { 32, };
-+static int mt7623_pcm_tx_1_funcs[] = { 3, };
-+static int mt7623_pcm_tx_2_pins[] = { 33, };
-+static int mt7623_pcm_tx_2_funcs[] = { 3, };
-+static int mt7623_pcm_tx_3_pins[] = { 38, };
-+static int mt7623_pcm_tx_3_funcs[] = { 3, };
-+static int mt7623_pcm_tx_4_pins[] = { 49, };
-+static int mt7623_pcm_tx_4_funcs[] = { 3, };
-+static int mt7623_pcm_tx_5_pins[] = { 189, };
-+static int mt7623_pcm_tx_5_funcs[] = { 3, };
-+static int mt7623_pcm_tx_6_pins[] = { 194, };
-+static int mt7623_pcm_tx_6_funcs[] = { 3, };
-+
-+/* PWM */
-+static int mt7623_pwm_ch1_0_pins[] = { 203, };
-+static int mt7623_pwm_ch1_0_funcs[] = { 1, };
-+static int mt7623_pwm_ch1_1_pins[] = { 208, };
-+static int mt7623_pwm_ch1_1_funcs[] = { 2, };
-+static int mt7623_pwm_ch1_2_pins[] = { 72, };
-+static int mt7623_pwm_ch1_2_funcs[] = { 4, };
-+static int mt7623_pwm_ch1_3_pins[] = { 88, };
-+static int mt7623_pwm_ch1_3_funcs[] = { 3, };
-+static int mt7623_pwm_ch1_4_pins[] = { 108, };
-+static int mt7623_pwm_ch1_4_funcs[] = { 3, };
-+static int mt7623_pwm_ch2_0_pins[] = { 204, };
-+static int mt7623_pwm_ch2_0_funcs[] = { 1, };
-+static int mt7623_pwm_ch2_1_pins[] = { 53, };
-+static int mt7623_pwm_ch2_1_funcs[] = { 5, };
-+static int mt7623_pwm_ch2_2_pins[] = { 88, };
-+static int mt7623_pwm_ch2_2_funcs[] = { 6, };
-+static int mt7623_pwm_ch2_3_pins[] = { 108, };
-+static int mt7623_pwm_ch2_3_funcs[] = { 6, };
-+static int mt7623_pwm_ch2_4_pins[] = { 209, };
-+static int mt7623_pwm_ch2_4_funcs[] = { 5, };
-+static int mt7623_pwm_ch3_0_pins[] = { 205, };
-+static int mt7623_pwm_ch3_0_funcs[] = { 1, };
-+static int mt7623_pwm_ch3_1_pins[] = { 55, };
-+static int mt7623_pwm_ch3_1_funcs[] = { 5, };
-+static int mt7623_pwm_ch3_2_pins[] = { 89, };
-+static int mt7623_pwm_ch3_2_funcs[] = { 6, };
-+static int mt7623_pwm_ch3_3_pins[] = { 109, };
-+static int mt7623_pwm_ch3_3_funcs[] = { 6, };
-+static int mt7623_pwm_ch4_0_pins[] = { 206, };
-+static int mt7623_pwm_ch4_0_funcs[] = { 1, };
-+static int mt7623_pwm_ch4_1_pins[] = { 90, };
-+static int mt7623_pwm_ch4_1_funcs[] = { 6, };
-+static int mt7623_pwm_ch4_2_pins[] = { 110, };
-+static int mt7623_pwm_ch4_2_funcs[] = { 6, };
-+static int mt7623_pwm_ch4_3_pins[] = { 124, };
-+static int mt7623_pwm_ch4_3_funcs[] = { 5, };
-+static int mt7623_pwm_ch5_0_pins[] = { 207, };
-+static int mt7623_pwm_ch5_0_funcs[] = { 1, };
-+static int mt7623_pwm_ch5_1_pins[] = { 125, };
-+static int mt7623_pwm_ch5_1_funcs[] = { 5, };
-+
-+/* PWRAP */
-+static int mt7623_pwrap_pins[] = { 0, 1, 2, 3, 4, 5, 6, };
-+static int mt7623_pwrap_funcs[] = { 1, 1, 1, 1, 1, 1, 1, };
-+
-+/* SPDIF */
-+static int mt7623_spdif_in0_0_pins[] = { 56, };
-+static int mt7623_spdif_in0_0_funcs[] = { 3, };
-+static int mt7623_spdif_in0_1_pins[] = { 201, };
-+static int mt7623_spdif_in0_1_funcs[] = { 1, };
-+static int mt7623_spdif_in1_0_pins[] = { 54, };
-+static int mt7623_spdif_in1_0_funcs[] = { 3, };
-+static int mt7623_spdif_in1_1_pins[] = { 202, };
-+static int mt7623_spdif_in1_1_funcs[] = { 1, };
-+static int mt7623_spdif_out_pins[] = { 202, };
-+static int mt7623_spdif_out_funcs[] = { 1, };
-+
-+/* SPI */
-+static int mt7623_spi0_pins[] = { 53, 54, 55, 56, };
-+static int mt7623_spi0_funcs[] = { 1, 1, 1, 1, };
-+static int mt7623_spi1_pins[] = { 7, 199, 8, 9, };
-+static int mt7623_spi1_funcs[] = { 1, 1, 1, 1, };
-+static int mt7623_spi2_pins[] = { 101, 104, 102, 103, };
-+static int mt7623_spi2_funcs[] = { 1, 1, 1, 1, };
-+
-+/* UART */
-+static int mt7623_uart0_0_txd_rxd_pins[] = { 79, 80, };
-+static int mt7623_uart0_0_txd_rxd_funcs[] = { 1, 1, };
-+static int mt7623_uart0_1_txd_rxd_pins[] = { 87, 88, };
-+static int mt7623_uart0_1_txd_rxd_funcs[] = { 5, 5, };
-+static int mt7623_uart0_2_txd_rxd_pins[] = { 107, 108, };
-+static int mt7623_uart0_2_txd_rxd_funcs[] = { 5, 5, };
-+static int mt7623_uart0_3_txd_rxd_pins[] = { 123, 122, };
-+static int mt7623_uart0_3_txd_rxd_funcs[] = { 5, 5, };
-+static int mt7623_uart0_rts_cts_pins[] = { 22, 23, };
-+static int mt7623_uart0_rts_cts_funcs[] = { 1, 1, };
-+static int mt7623_uart1_0_txd_rxd_pins[] = { 81, 82, };
-+static int mt7623_uart1_0_txd_rxd_funcs[] = { 1, 1, };
-+static int mt7623_uart1_1_txd_rxd_pins[] = { 89, 90, };
-+static int mt7623_uart1_1_txd_rxd_funcs[] = { 5, 5, };
-+static int mt7623_uart1_2_txd_rxd_pins[] = { 109, 110, };
-+static int mt7623_uart1_2_txd_rxd_funcs[] = { 5, 5, };
-+static int mt7623_uart1_rts_cts_pins[] = { 24, 25, };
-+static int mt7623_uart1_rts_cts_funcs[] = { 1, 1, };
-+static int mt7623_uart2_0_txd_rxd_pins[] = { 14, 15, };
-+static int mt7623_uart2_0_txd_rxd_funcs[] = { 1, 1, };
-+static int mt7623_uart2_1_txd_rxd_pins[] = { 200, 201, };
-+static int mt7623_uart2_1_txd_rxd_funcs[] = { 6, 6, };
-+static int mt7623_uart2_rts_cts_pins[] = { 242, 243, };
-+static int mt7623_uart2_rts_cts_funcs[] = { 1, 1, };
-+static int mt7623_uart3_txd_rxd_pins[] = { 242, 243, };
-+static int mt7623_uart3_txd_rxd_funcs[] = { 2, 2, };
-+static int mt7623_uart3_rts_cts_pins[] = { 26, 27, };
-+static int mt7623_uart3_rts_cts_funcs[] = { 1, 1, };
-+
-+/* Watchdog */
-+static int mt7623_watchdog_0_pins[] = { 11, };
-+static int mt7623_watchdog_0_funcs[] = { 1, };
-+static int mt7623_watchdog_1_pins[] = { 121, };
-+static int mt7623_watchdog_1_funcs[] = { 5, };
-+
-+static const struct group_desc mt7623_groups[] = {
-+ PINCTRL_PIN_GROUP("aud_ext_clk0", mt7623_aud_ext_clk0),
-+ PINCTRL_PIN_GROUP("aud_ext_clk1", mt7623_aud_ext_clk1),
-+ PINCTRL_PIN_GROUP("dsi_te", mt7623_dsi_te),
-+ PINCTRL_PIN_GROUP("disp_pwm_0", mt7623_disp_pwm_0),
-+ PINCTRL_PIN_GROUP("disp_pwm_1", mt7623_disp_pwm_1),
-+ PINCTRL_PIN_GROUP("disp_pwm_2", mt7623_disp_pwm_2),
-+ PINCTRL_PIN_GROUP("ephy", mt7623_ephy),
-+ PINCTRL_PIN_GROUP("esw_int", mt7623_esw_int),
-+ PINCTRL_PIN_GROUP("esw_rst", mt7623_esw_rst),
-+ PINCTRL_PIN_GROUP("ext_sdio", mt7623_ext_sdio),
-+ PINCTRL_PIN_GROUP("hdmi_cec", mt7623_hdmi_cec),
-+ PINCTRL_PIN_GROUP("hdmi_htplg", mt7623_hdmi_htplg),
-+ PINCTRL_PIN_GROUP("hdmi_i2c", mt7623_hdmi_i2c),
-+ PINCTRL_PIN_GROUP("hdmi_rx", mt7623_hdmi_rx),
-+ PINCTRL_PIN_GROUP("hdmi_rx_i2c", mt7623_hdmi_rx_i2c),
-+ PINCTRL_PIN_GROUP("i2c0", mt7623_i2c0),
-+ PINCTRL_PIN_GROUP("i2c1_0", mt7623_i2c1_0),
-+ PINCTRL_PIN_GROUP("i2c1_1", mt7623_i2c1_1),
-+ PINCTRL_PIN_GROUP("i2c1_2", mt7623_i2c1_2),
-+ PINCTRL_PIN_GROUP("i2c1_3", mt7623_i2c1_3),
-+ PINCTRL_PIN_GROUP("i2c1_4", mt7623_i2c1_4),
-+ PINCTRL_PIN_GROUP("i2c2_0", mt7623_i2c2_0),
-+ PINCTRL_PIN_GROUP("i2c2_1", mt7623_i2c2_1),
-+ PINCTRL_PIN_GROUP("i2c2_2", mt7623_i2c2_2),
-+ PINCTRL_PIN_GROUP("i2c2_3", mt7623_i2c2_3),
-+ PINCTRL_PIN_GROUP("i2s0", mt7623_i2s0),
-+ PINCTRL_PIN_GROUP("i2s1", mt7623_i2s1),
-+ PINCTRL_PIN_GROUP("i2s4", mt7623_i2s4),
-+ PINCTRL_PIN_GROUP("i2s5", mt7623_i2s5),
-+ PINCTRL_PIN_GROUP("i2s2_bclk_lrclk_mclk", mt7623_i2s2_bclk_lrclk_mclk),
-+ PINCTRL_PIN_GROUP("i2s3_bclk_lrclk_mclk", mt7623_i2s3_bclk_lrclk_mclk),
-+ PINCTRL_PIN_GROUP("i2s2_data_in", mt7623_i2s2_data_in),
-+ PINCTRL_PIN_GROUP("i2s3_data_in", mt7623_i2s3_data_in),
-+ PINCTRL_PIN_GROUP("i2s2_data_0", mt7623_i2s2_data_0),
-+ PINCTRL_PIN_GROUP("i2s2_data_1", mt7623_i2s2_data_1),
-+ PINCTRL_PIN_GROUP("i2s3_data_0", mt7623_i2s3_data_0),
-+ PINCTRL_PIN_GROUP("i2s3_data_1", mt7623_i2s3_data_1),
-+ PINCTRL_PIN_GROUP("ir", mt7623_ir),
-+ PINCTRL_PIN_GROUP("lcm_rst", mt7623_lcm_rst),
-+ PINCTRL_PIN_GROUP("mdc_mdio", mt7623_mdc_mdio),
-+ PINCTRL_PIN_GROUP("mipi_tx", mt7623_mipi_tx),
-+ PINCTRL_PIN_GROUP("msdc0", mt7623_msdc0),
-+ PINCTRL_PIN_GROUP("msdc1", mt7623_msdc1),
-+ PINCTRL_PIN_GROUP("msdc1_ins", mt7623_msdc1_ins),
-+ PINCTRL_PIN_GROUP("msdc1_wp_0", mt7623_msdc1_wp_0),
-+ PINCTRL_PIN_GROUP("msdc1_wp_1", mt7623_msdc1_wp_1),
-+ PINCTRL_PIN_GROUP("msdc1_wp_2", mt7623_msdc1_wp_2),
-+ PINCTRL_PIN_GROUP("msdc2", mt7623_msdc2),
-+ PINCTRL_PIN_GROUP("msdc3", mt7623_msdc3),
-+ PINCTRL_PIN_GROUP("nandc", mt7623_nandc),
-+ PINCTRL_PIN_GROUP("nandc_ceb0", mt7623_nandc_ceb0),
-+ PINCTRL_PIN_GROUP("nandc_ceb1", mt7623_nandc_ceb1),
-+ PINCTRL_PIN_GROUP("otg_iddig0_0", mt7623_otg_iddig0_0),
-+ PINCTRL_PIN_GROUP("otg_iddig0_1", mt7623_otg_iddig0_1),
-+ PINCTRL_PIN_GROUP("otg_iddig0_2", mt7623_otg_iddig0_2),
-+ PINCTRL_PIN_GROUP("otg_iddig1_0", mt7623_otg_iddig1_0),
-+ PINCTRL_PIN_GROUP("otg_iddig1_1", mt7623_otg_iddig1_1),
-+ PINCTRL_PIN_GROUP("otg_iddig1_2", mt7623_otg_iddig1_2),
-+ PINCTRL_PIN_GROUP("otg_drv_vbus0_0", mt7623_otg_drv_vbus0_0),
-+ PINCTRL_PIN_GROUP("otg_drv_vbus0_1", mt7623_otg_drv_vbus0_1),
-+ PINCTRL_PIN_GROUP("otg_drv_vbus0_2", mt7623_otg_drv_vbus0_2),
-+ PINCTRL_PIN_GROUP("otg_drv_vbus1_0", mt7623_otg_drv_vbus1_0),
-+ PINCTRL_PIN_GROUP("otg_drv_vbus1_1", mt7623_otg_drv_vbus1_1),
-+ PINCTRL_PIN_GROUP("otg_drv_vbus1_2", mt7623_otg_drv_vbus1_2),
-+ PINCTRL_PIN_GROUP("pcie0_0_perst", mt7623_pcie0_0_perst),
-+ PINCTRL_PIN_GROUP("pcie0_1_perst", mt7623_pcie0_1_perst),
-+ PINCTRL_PIN_GROUP("pcie1_0_perst", mt7623_pcie1_0_perst),
-+ PINCTRL_PIN_GROUP("pcie1_1_perst", mt7623_pcie1_1_perst),
-+ PINCTRL_PIN_GROUP("pcie1_1_perst", mt7623_pcie1_1_perst),
-+ PINCTRL_PIN_GROUP("pcie0_0_rev_perst", mt7623_pcie0_0_rev_perst),
-+ PINCTRL_PIN_GROUP("pcie0_1_rev_perst", mt7623_pcie0_1_rev_perst),
-+ PINCTRL_PIN_GROUP("pcie1_0_rev_perst", mt7623_pcie1_0_rev_perst),
-+ PINCTRL_PIN_GROUP("pcie1_1_rev_perst", mt7623_pcie1_1_rev_perst),
-+ PINCTRL_PIN_GROUP("pcie2_0_rev_perst", mt7623_pcie2_0_rev_perst),
-+ PINCTRL_PIN_GROUP("pcie2_1_rev_perst", mt7623_pcie2_1_rev_perst),
-+ PINCTRL_PIN_GROUP("pcie2_0_perst", mt7623_pcie2_0_perst),
-+ PINCTRL_PIN_GROUP("pcie2_1_perst", mt7623_pcie2_1_perst),
-+ PINCTRL_PIN_GROUP("pcie0_0_wake", mt7623_pcie0_0_wake),
-+ PINCTRL_PIN_GROUP("pcie0_1_wake", mt7623_pcie0_1_wake),
-+ PINCTRL_PIN_GROUP("pcie1_0_wake", mt7623_pcie1_0_wake),
-+ PINCTRL_PIN_GROUP("pcie1_1_wake", mt7623_pcie1_1_wake),
-+ PINCTRL_PIN_GROUP("pcie2_0_wake", mt7623_pcie2_0_wake),
-+ PINCTRL_PIN_GROUP("pcie2_1_wake", mt7623_pcie2_1_wake),
-+ PINCTRL_PIN_GROUP("pcie0_clkreq", mt7623_pcie0_clkreq),
-+ PINCTRL_PIN_GROUP("pcie1_clkreq", mt7623_pcie1_clkreq),
-+ PINCTRL_PIN_GROUP("pcie2_clkreq", mt7623_pcie2_clkreq),
-+ PINCTRL_PIN_GROUP("pcm_clk_0", mt7623_pcm_clk_0),
-+ PINCTRL_PIN_GROUP("pcm_clk_1", mt7623_pcm_clk_1),
-+ PINCTRL_PIN_GROUP("pcm_clk_2", mt7623_pcm_clk_2),
-+ PINCTRL_PIN_GROUP("pcm_clk_3", mt7623_pcm_clk_3),
-+ PINCTRL_PIN_GROUP("pcm_clk_4", mt7623_pcm_clk_4),
-+ PINCTRL_PIN_GROUP("pcm_clk_5", mt7623_pcm_clk_5),
-+ PINCTRL_PIN_GROUP("pcm_clk_6", mt7623_pcm_clk_6),
-+ PINCTRL_PIN_GROUP("pcm_sync_0", mt7623_pcm_sync_0),
-+ PINCTRL_PIN_GROUP("pcm_sync_1", mt7623_pcm_sync_1),
-+ PINCTRL_PIN_GROUP("pcm_sync_2", mt7623_pcm_sync_2),
-+ PINCTRL_PIN_GROUP("pcm_sync_3", mt7623_pcm_sync_3),
-+ PINCTRL_PIN_GROUP("pcm_sync_4", mt7623_pcm_sync_4),
-+ PINCTRL_PIN_GROUP("pcm_sync_5", mt7623_pcm_sync_5),
-+ PINCTRL_PIN_GROUP("pcm_sync_6", mt7623_pcm_sync_6),
-+ PINCTRL_PIN_GROUP("pcm_rx_0", mt7623_pcm_rx_0),
-+ PINCTRL_PIN_GROUP("pcm_rx_1", mt7623_pcm_rx_1),
-+ PINCTRL_PIN_GROUP("pcm_rx_2", mt7623_pcm_rx_2),
-+ PINCTRL_PIN_GROUP("pcm_rx_3", mt7623_pcm_rx_3),
-+ PINCTRL_PIN_GROUP("pcm_rx_4", mt7623_pcm_rx_4),
-+ PINCTRL_PIN_GROUP("pcm_rx_5", mt7623_pcm_rx_5),
-+ PINCTRL_PIN_GROUP("pcm_rx_6", mt7623_pcm_rx_6),
-+ PINCTRL_PIN_GROUP("pcm_tx_0", mt7623_pcm_tx_0),
-+ PINCTRL_PIN_GROUP("pcm_tx_1", mt7623_pcm_tx_1),
-+ PINCTRL_PIN_GROUP("pcm_tx_2", mt7623_pcm_tx_2),
-+ PINCTRL_PIN_GROUP("pcm_tx_3", mt7623_pcm_tx_3),
-+ PINCTRL_PIN_GROUP("pcm_tx_4", mt7623_pcm_tx_4),
-+ PINCTRL_PIN_GROUP("pcm_tx_5", mt7623_pcm_tx_5),
-+ PINCTRL_PIN_GROUP("pcm_tx_6", mt7623_pcm_tx_6),
-+ PINCTRL_PIN_GROUP("pwm_ch1_0", mt7623_pwm_ch1_0),
-+ PINCTRL_PIN_GROUP("pwm_ch1_1", mt7623_pwm_ch1_1),
-+ PINCTRL_PIN_GROUP("pwm_ch1_2", mt7623_pwm_ch1_2),
-+ PINCTRL_PIN_GROUP("pwm_ch1_3", mt7623_pwm_ch1_3),
-+ PINCTRL_PIN_GROUP("pwm_ch1_4", mt7623_pwm_ch1_4),
-+ PINCTRL_PIN_GROUP("pwm_ch2_0", mt7623_pwm_ch2_0),
-+ PINCTRL_PIN_GROUP("pwm_ch2_1", mt7623_pwm_ch2_1),
-+ PINCTRL_PIN_GROUP("pwm_ch2_2", mt7623_pwm_ch2_2),
-+ PINCTRL_PIN_GROUP("pwm_ch2_3", mt7623_pwm_ch2_3),
-+ PINCTRL_PIN_GROUP("pwm_ch2_4", mt7623_pwm_ch2_4),
-+ PINCTRL_PIN_GROUP("pwm_ch3_0", mt7623_pwm_ch3_0),
-+ PINCTRL_PIN_GROUP("pwm_ch3_1", mt7623_pwm_ch3_1),
-+ PINCTRL_PIN_GROUP("pwm_ch3_2", mt7623_pwm_ch3_2),
-+ PINCTRL_PIN_GROUP("pwm_ch3_3", mt7623_pwm_ch3_3),
-+ PINCTRL_PIN_GROUP("pwm_ch4_0", mt7623_pwm_ch4_0),
-+ PINCTRL_PIN_GROUP("pwm_ch4_1", mt7623_pwm_ch4_1),
-+ PINCTRL_PIN_GROUP("pwm_ch4_2", mt7623_pwm_ch4_2),
-+ PINCTRL_PIN_GROUP("pwm_ch4_3", mt7623_pwm_ch4_3),
-+ PINCTRL_PIN_GROUP("pwm_ch5_0", mt7623_pwm_ch5_0),
-+ PINCTRL_PIN_GROUP("pwm_ch5_1", mt7623_pwm_ch5_1),
-+ PINCTRL_PIN_GROUP("pwrap", mt7623_pwrap),
-+ PINCTRL_PIN_GROUP("rtc", mt7623_rtc),
-+ PINCTRL_PIN_GROUP("spdif_in0_0", mt7623_spdif_in0_0),
-+ PINCTRL_PIN_GROUP("spdif_in0_1", mt7623_spdif_in0_1),
-+ PINCTRL_PIN_GROUP("spdif_in1_0", mt7623_spdif_in1_0),
-+ PINCTRL_PIN_GROUP("spdif_in1_1", mt7623_spdif_in1_1),
-+ PINCTRL_PIN_GROUP("spdif_out", mt7623_spdif_out),
-+ PINCTRL_PIN_GROUP("spi0", mt7623_spi0),
-+ PINCTRL_PIN_GROUP("spi1", mt7623_spi1),
-+ PINCTRL_PIN_GROUP("spi2", mt7623_spi2),
-+ PINCTRL_PIN_GROUP("uart0_0_txd_rxd", mt7623_uart0_0_txd_rxd),
-+ PINCTRL_PIN_GROUP("uart0_1_txd_rxd", mt7623_uart0_1_txd_rxd),
-+ PINCTRL_PIN_GROUP("uart0_2_txd_rxd", mt7623_uart0_2_txd_rxd),
-+ PINCTRL_PIN_GROUP("uart0_3_txd_rxd", mt7623_uart0_3_txd_rxd),
-+ PINCTRL_PIN_GROUP("uart1_0_txd_rxd", mt7623_uart1_0_txd_rxd),
-+ PINCTRL_PIN_GROUP("uart1_1_txd_rxd", mt7623_uart1_1_txd_rxd),
-+ PINCTRL_PIN_GROUP("uart1_2_txd_rxd", mt7623_uart1_2_txd_rxd),
-+ PINCTRL_PIN_GROUP("uart2_0_txd_rxd", mt7623_uart2_0_txd_rxd),
-+ PINCTRL_PIN_GROUP("uart2_1_txd_rxd", mt7623_uart2_1_txd_rxd),
-+ PINCTRL_PIN_GROUP("uart3_txd_rxd", mt7623_uart3_txd_rxd),
-+ PINCTRL_PIN_GROUP("uart0_rts_cts", mt7623_uart0_rts_cts),
-+ PINCTRL_PIN_GROUP("uart1_rts_cts", mt7623_uart1_rts_cts),
-+ PINCTRL_PIN_GROUP("uart2_rts_cts", mt7623_uart2_rts_cts),
-+ PINCTRL_PIN_GROUP("uart3_rts_cts", mt7623_uart3_rts_cts),
-+ PINCTRL_PIN_GROUP("watchdog_0", mt7623_watchdog_0),
-+ PINCTRL_PIN_GROUP("watchdog_1", mt7623_watchdog_1),
-+};
-+
-+/* Joint those groups owning the same capability in user point of view which
-+ * allows that people tend to use through the device tree.
-+ */
-+static const char *mt7623_aud_clk_groups[] = { "aud_ext_clk0",
-+ "aud_ext_clk1", };
-+static const char *mt7623_disp_pwm_groups[] = { "disp_pwm_0", "disp_pwm_1",
-+ "disp_pwm_2", };
-+static const char *mt7623_ethernet_groups[] = { "esw_int", "esw_rst",
-+ "ephy", "mdc_mdio", };
-+static const char *mt7623_ext_sdio_groups[] = { "ext_sdio", };
-+static const char *mt7623_hdmi_groups[] = { "hdmi_cec", "hdmi_htplg",
-+ "hdmi_i2c", "hdmi_rx",
-+ "hdmi_rx_i2c", };
-+static const char *mt7623_i2c_groups[] = { "i2c0", "i2c1_0", "i2c1_1",
-+ "i2c1_2", "i2c1_3", "i2c1_4",
-+ "i2c2_0", "i2c2_1", "i2c2_2",
-+ "i2c2_3", };
-+static const char *mt7623_i2s_groups[] = { "i2s0", "i2s1",
-+ "i2s2_bclk_lrclk_mclk",
-+ "i2s3_bclk_lrclk_mclk",
-+ "i2s4", "i2s5",
-+ "i2s2_data_in", "i2s3_data_in",
-+ "i2s2_data_0", "i2s2_data_1",
-+ "i2s3_data_0", "i2s3_data_1", };
-+static const char *mt7623_ir_groups[] = { "ir", };
-+static const char *mt7623_lcd_groups[] = { "dsi_te", "lcm_rst", "mipi_tx", };
-+static const char *mt7623_msdc_groups[] = { "msdc0", "msdc1", "msdc1_ins",
-+ "msdc1_wp_0", "msdc1_wp_1",
-+ "msdc1_wp_2", "msdc2",
-+ "msdc3", };
-+static const char *mt7623_nandc_groups[] = { "nandc", "nandc_ceb0",
-+ "nandc_ceb1", };
-+static const char *mt7623_otg_groups[] = { "otg_iddig0_0", "otg_iddig0_1",
-+ "otg_iddig0_2", "otg_iddig1_0",
-+ "otg_iddig1_1", "otg_iddig1_2",
-+ "otg_drv_vbus0_0",
-+ "otg_drv_vbus0_1",
-+ "otg_drv_vbus0_2",
-+ "otg_drv_vbus1_0",
-+ "otg_drv_vbus1_1",
-+ "otg_drv_vbus1_2", };
-+static const char *mt7623_pcie_groups[] = { "pcie0_0_perst", "pcie0_1_perst",
-+ "pcie1_0_perst", "pcie1_1_perst",
-+ "pcie2_0_perst", "pcie2_1_perst",
-+ "pcie0_0_rev_perst",
-+ "pcie0_1_rev_perst",
-+ "pcie1_0_rev_perst",
-+ "pcie1_1_rev_perst",
-+ "pcie2_0_rev_perst",
-+ "pcie2_1_rev_perst",
-+ "pcie0_0_wake", "pcie0_1_wake",
-+ "pcie2_0_wake", "pcie2_1_wake",
-+ "pcie0_clkreq", "pcie1_clkreq",
-+ "pcie2_clkreq", };
-+static const char *mt7623_pcm_groups[] = { "pcm_clk_0", "pcm_clk_1",
-+ "pcm_clk_2", "pcm_clk_3",
-+ "pcm_clk_4", "pcm_clk_5",
-+ "pcm_clk_6", "pcm_sync_0",
-+ "pcm_sync_1", "pcm_sync_2",
-+ "pcm_sync_3", "pcm_sync_4",
-+ "pcm_sync_5", "pcm_sync_6",
-+ "pcm_rx_0", "pcm_rx_1",
-+ "pcm_rx_2", "pcm_rx_3",
-+ "pcm_rx_4", "pcm_rx_5",
-+ "pcm_rx_6", "pcm_tx_0",
-+ "pcm_tx_1", "pcm_tx_2",
-+ "pcm_tx_3", "pcm_tx_4",
-+ "pcm_tx_5", "pcm_tx_6", };
-+static const char *mt7623_pwm_groups[] = { "pwm_ch1_0", "pwm_ch1_1",
-+ "pwm_ch1_2", "pwm_ch2_0",
-+ "pwm_ch2_1", "pwm_ch2_2",
-+ "pwm_ch3_0", "pwm_ch3_1",
-+ "pwm_ch3_2", "pwm_ch4_0",
-+ "pwm_ch4_1", "pwm_ch4_2",
-+ "pwm_ch4_3", "pwm_ch5_0",
-+ "pwm_ch5_1", "pwm_ch5_2",
-+ "pwm_ch6_0", "pwm_ch6_1",
-+ "pwm_ch6_2", "pwm_ch6_3",
-+ "pwm_ch7_0", "pwm_ch7_1",
-+ "pwm_ch7_2", };
-+static const char *mt7623_pwrap_groups[] = { "pwrap", };
-+static const char *mt7623_rtc_groups[] = { "rtc", };
-+static const char *mt7623_spi_groups[] = { "spi0", "spi2", "spi2", };
-+static const char *mt7623_spdif_groups[] = { "spdif_in0_0", "spdif_in0_1",
-+ "spdif_in1_0", "spdif_in1_1",
-+ "spdif_out", };
-+static const char *mt7623_uart_groups[] = { "uart0_0_txd_rxd",
-+ "uart0_1_txd_rxd",
-+ "uart0_2_txd_rxd",
-+ "uart0_3_txd_rxd",
-+ "uart1_0_txd_rxd",
-+ "uart1_1_txd_rxd",
-+ "uart1_2_txd_rxd",
-+ "uart2_0_txd_rxd",
-+ "uart2_1_txd_rxd",
-+ "uart3_txd_rxd",
-+ "uart0_rts_cts",
-+ "uart1_rts_cts",
-+ "uart2_rts_cts",
-+ "uart3_rts_cts", };
-+static const char *mt7623_wdt_groups[] = { "watchdog_0", "watchdog_1", };
-+
-+static const struct function_desc mt7623_functions[] = {
-+ {"audck", mt7623_aud_clk_groups, ARRAY_SIZE(mt7623_aud_clk_groups)},
-+ {"disp", mt7623_disp_pwm_groups, ARRAY_SIZE(mt7623_disp_pwm_groups)},
-+ {"eth", mt7623_ethernet_groups, ARRAY_SIZE(mt7623_ethernet_groups)},
-+ {"sdio", mt7623_ext_sdio_groups, ARRAY_SIZE(mt7623_ext_sdio_groups)},
-+ {"hdmi", mt7623_hdmi_groups, ARRAY_SIZE(mt7623_hdmi_groups)},
-+ {"i2c", mt7623_i2c_groups, ARRAY_SIZE(mt7623_i2c_groups)},
-+ {"i2s", mt7623_i2s_groups, ARRAY_SIZE(mt7623_i2s_groups)},
-+ {"ir", mt7623_ir_groups, ARRAY_SIZE(mt7623_ir_groups)},
-+ {"lcd", mt7623_lcd_groups, ARRAY_SIZE(mt7623_lcd_groups)},
-+ {"msdc", mt7623_msdc_groups, ARRAY_SIZE(mt7623_msdc_groups)},
-+ {"nand", mt7623_nandc_groups, ARRAY_SIZE(mt7623_nandc_groups)},
-+ {"otg", mt7623_otg_groups, ARRAY_SIZE(mt7623_otg_groups)},
-+ {"pcie", mt7623_pcie_groups, ARRAY_SIZE(mt7623_pcie_groups)},
-+ {"pcm", mt7623_pcm_groups, ARRAY_SIZE(mt7623_pcm_groups)},
-+ {"pwm", mt7623_pwm_groups, ARRAY_SIZE(mt7623_pwm_groups)},
-+ {"pwrap", mt7623_pwrap_groups, ARRAY_SIZE(mt7623_pwrap_groups)},
-+ {"rtc", mt7623_rtc_groups, ARRAY_SIZE(mt7623_rtc_groups)},
-+ {"spi", mt7623_spi_groups, ARRAY_SIZE(mt7623_spi_groups)},
-+ {"spdif", mt7623_spdif_groups, ARRAY_SIZE(mt7623_spdif_groups)},
-+ {"uart", mt7623_uart_groups, ARRAY_SIZE(mt7623_uart_groups)},
-+ {"watchdog", mt7623_wdt_groups, ARRAY_SIZE(mt7623_wdt_groups)},
-+};
-+
-+static const struct mtk_eint_hw mt7623_eint_hw = {
-+ .port_mask = 6,
-+ .ports = 6,
-+ .ap_num = 169,
-+ .db_cnt = 20,
-+};
-+
-+static struct mtk_pin_soc mt7623_data = {
-+ .reg_cal = mt7623_reg_cals,
-+ .pins = mt7623_pins,
-+ .npins = ARRAY_SIZE(mt7623_pins),
-+ .grps = mt7623_groups,
-+ .ngrps = ARRAY_SIZE(mt7623_groups),
-+ .funcs = mt7623_functions,
-+ .nfuncs = ARRAY_SIZE(mt7623_functions),
-+ .eint_hw = &mt7623_eint_hw,
-+ .gpio_m = 0,
-+ .ies_present = true,
-+ .base_names = mtk_default_register_base_names,
-+ .nbase_names = ARRAY_SIZE(mtk_default_register_base_names),
-+ .bias_disable_set = mtk_pinconf_bias_disable_set_rev1,
-+ .bias_disable_get = mtk_pinconf_bias_disable_get_rev1,
-+ .bias_set = mtk_pinconf_bias_set_rev1,
-+ .bias_get = mtk_pinconf_bias_get_rev1,
-+ .drive_set = mtk_pinconf_drive_set_rev1,
-+ .drive_get = mtk_pinconf_drive_get_rev1,
-+ .adv_pull_get = mtk_pinconf_adv_pull_get,
-+ .adv_pull_set = mtk_pinconf_adv_pull_set,
-+};
-+
-+/*
-+ * There are some specific pins have mux functions greater than 8,
-+ * and if we want to switch thees high modes we need to disable
-+ * bonding constraints firstly.
-+ */
-+static void mt7623_bonding_disable(struct platform_device *pdev)
-+{
-+ struct mtk_pinctrl *hw = platform_get_drvdata(pdev);
-+
-+ mtk_rmw(hw, 0, PIN_BOND_REG0, BOND_PCIE_CLR, BOND_PCIE_CLR);
-+ mtk_rmw(hw, 0, PIN_BOND_REG1, BOND_I2S_CLR, BOND_I2S_CLR);
-+ mtk_rmw(hw, 0, PIN_BOND_REG2, BOND_MSDC0E_CLR, BOND_MSDC0E_CLR);
-+}
-+
-+static const struct of_device_id mt7623_pctrl_match[] = {
-+ { .compatible = "mediatek,mt7623-moore-pinctrl", },
-+ {}
-+};
-+
-+static int mt7623_pinctrl_probe(struct platform_device *pdev)
-+{
-+ int err;
-+
-+ err = mtk_moore_pinctrl_probe(pdev, &mt7623_data);
-+ if (err)
-+ return err;
-+
-+ mt7623_bonding_disable(pdev);
-+
-+ return 0;
-+}
-+
-+static struct platform_driver mtk_pinctrl_driver = {
-+ .probe = mt7623_pinctrl_probe,
-+ .driver = {
-+ .name = "mt7623-moore-pinctrl",
-+ .of_match_table = mt7623_pctrl_match,
-+ },
-+};
-+
-+static int __init mtk_pinctrl_init(void)
-+{
-+ return platform_driver_register(&mtk_pinctrl_driver);
-+}
-+arch_initcall(mtk_pinctrl_init);
---- /dev/null
-+++ b/drivers/pinctrl/mediatek/pinctrl-mt7629.c
-@@ -0,0 +1,450 @@
-+// SPDX-License-Identifier: GPL-2.0
-+/*
-+ * The MT7629 driver based on Linux generic pinctrl binding.
-+ *
-+ * Copyright (C) 2018 MediaTek Inc.
-+ * Author: Ryder Lee <ryder.lee@mediatek.com>
-+ */
-+
-+#include "pinctrl-moore.h"
-+
-+#define MT7629_PIN(_number, _name, _eint_n) \
-+ MTK_PIN(_number, _name, 0, _eint_n, DRV_GRP1)
-+
-+static const struct mtk_pin_field_calc mt7629_pin_mode_range[] = {
-+ PIN_FIELD(0, 78, 0x300, 0x10, 0, 4),
-+};
-+
-+static const struct mtk_pin_field_calc mt7629_pin_dir_range[] = {
-+ PIN_FIELD(0, 78, 0x0, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt7629_pin_di_range[] = {
-+ PIN_FIELD(0, 78, 0x200, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt7629_pin_do_range[] = {
-+ PIN_FIELD(0, 78, 0x100, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt7629_pin_ies_range[] = {
-+ PIN_FIELD(0, 10, 0x1000, 0x10, 0, 1),
-+ PIN_FIELD(11, 18, 0x2000, 0x10, 0, 1),
-+ PIN_FIELD(19, 32, 0x3000, 0x10, 0, 1),
-+ PIN_FIELD(33, 48, 0x4000, 0x10, 0, 1),
-+ PIN_FIELD(49, 50, 0x5000, 0x10, 0, 1),
-+ PIN_FIELD(51, 69, 0x6000, 0x10, 0, 1),
-+ PIN_FIELD(70, 78, 0x7000, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt7629_pin_smt_range[] = {
-+ PIN_FIELD(0, 10, 0x1100, 0x10, 0, 1),
-+ PIN_FIELD(11, 18, 0x2100, 0x10, 0, 1),
-+ PIN_FIELD(19, 32, 0x3100, 0x10, 0, 1),
-+ PIN_FIELD(33, 48, 0x4100, 0x10, 0, 1),
-+ PIN_FIELD(49, 50, 0x5100, 0x10, 0, 1),
-+ PIN_FIELD(51, 69, 0x6100, 0x10, 0, 1),
-+ PIN_FIELD(70, 78, 0x7100, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt7629_pin_pullen_range[] = {
-+ PIN_FIELD(0, 10, 0x1400, 0x10, 0, 1),
-+ PIN_FIELD(11, 18, 0x2400, 0x10, 0, 1),
-+ PIN_FIELD(19, 32, 0x3400, 0x10, 0, 1),
-+ PIN_FIELD(33, 48, 0x4400, 0x10, 0, 1),
-+ PIN_FIELD(49, 50, 0x5400, 0x10, 0, 1),
-+ PIN_FIELD(51, 69, 0x6400, 0x10, 0, 1),
-+ PIN_FIELD(70, 78, 0x7400, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt7629_pin_pullsel_range[] = {
-+ PIN_FIELD(0, 10, 0x1500, 0x10, 0, 1),
-+ PIN_FIELD(11, 18, 0x2500, 0x10, 0, 1),
-+ PIN_FIELD(19, 32, 0x3500, 0x10, 0, 1),
-+ PIN_FIELD(33, 48, 0x4500, 0x10, 0, 1),
-+ PIN_FIELD(49, 50, 0x5500, 0x10, 0, 1),
-+ PIN_FIELD(51, 69, 0x6500, 0x10, 0, 1),
-+ PIN_FIELD(70, 78, 0x7500, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt7629_pin_drv_range[] = {
-+ PIN_FIELD(0, 10, 0x1600, 0x10, 0, 4),
-+ PIN_FIELD(11, 18, 0x2600, 0x10, 0, 4),
-+ PIN_FIELD(19, 32, 0x3600, 0x10, 0, 4),
-+ PIN_FIELD(33, 48, 0x4600, 0x10, 0, 4),
-+ PIN_FIELD(49, 50, 0x5600, 0x10, 0, 4),
-+ PIN_FIELD(51, 69, 0x6600, 0x10, 0, 4),
-+ PIN_FIELD(70, 78, 0x7600, 0x10, 0, 4),
-+};
-+
-+static const struct mtk_pin_field_calc mt7629_pin_tdsel_range[] = {
-+ PIN_FIELD(0, 10, 0x1200, 0x10, 0, 4),
-+ PIN_FIELD(11, 18, 0x2200, 0x10, 0, 4),
-+ PIN_FIELD(19, 32, 0x3200, 0x10, 0, 4),
-+ PIN_FIELD(33, 48, 0x4200, 0x10, 0, 4),
-+ PIN_FIELD(49, 50, 0x5200, 0x10, 0, 4),
-+ PIN_FIELD(51, 69, 0x6200, 0x10, 0, 4),
-+ PIN_FIELD(70, 78, 0x7200, 0x10, 0, 4),
-+};
-+
-+static const struct mtk_pin_field_calc mt7629_pin_rdsel_range[] = {
-+ PIN_FIELD(0, 10, 0x1300, 0x10, 0, 4),
-+ PIN_FIELD(11, 18, 0x2300, 0x10, 0, 4),
-+ PIN_FIELD(19, 32, 0x3300, 0x10, 0, 4),
-+ PIN_FIELD(33, 48, 0x4300, 0x10, 0, 4),
-+ PIN_FIELD(49, 50, 0x5300, 0x10, 0, 4),
-+ PIN_FIELD(51, 69, 0x6300, 0x10, 0, 4),
-+ PIN_FIELD(70, 78, 0x7300, 0x10, 0, 4),
-+};
-+
-+static const struct mtk_pin_reg_calc mt7629_reg_cals[] = {
-+ [PINCTRL_PIN_REG_MODE] = MTK_RANGE(mt7629_pin_mode_range),
-+ [PINCTRL_PIN_REG_DIR] = MTK_RANGE(mt7629_pin_dir_range),
-+ [PINCTRL_PIN_REG_DI] = MTK_RANGE(mt7629_pin_di_range),
-+ [PINCTRL_PIN_REG_DO] = MTK_RANGE(mt7629_pin_do_range),
-+ [PINCTRL_PIN_REG_IES] = MTK_RANGE(mt7629_pin_ies_range),
-+ [PINCTRL_PIN_REG_SMT] = MTK_RANGE(mt7629_pin_smt_range),
-+ [PINCTRL_PIN_REG_PULLSEL] = MTK_RANGE(mt7629_pin_pullsel_range),
-+ [PINCTRL_PIN_REG_PULLEN] = MTK_RANGE(mt7629_pin_pullen_range),
-+ [PINCTRL_PIN_REG_DRV] = MTK_RANGE(mt7629_pin_drv_range),
-+ [PINCTRL_PIN_REG_TDSEL] = MTK_RANGE(mt7629_pin_tdsel_range),
-+ [PINCTRL_PIN_REG_RDSEL] = MTK_RANGE(mt7629_pin_rdsel_range),
-+};
-+
-+static const struct mtk_pin_desc mt7629_pins[] = {
-+ MT7629_PIN(0, "TOP_5G_CLK", 53),
-+ MT7629_PIN(1, "TOP_5G_DATA", 54),
-+ MT7629_PIN(2, "WF0_5G_HB0", 55),
-+ MT7629_PIN(3, "WF0_5G_HB1", 56),
-+ MT7629_PIN(4, "WF0_5G_HB2", 57),
-+ MT7629_PIN(5, "WF0_5G_HB3", 58),
-+ MT7629_PIN(6, "WF0_5G_HB4", 59),
-+ MT7629_PIN(7, "WF0_5G_HB5", 60),
-+ MT7629_PIN(8, "WF0_5G_HB6", 61),
-+ MT7629_PIN(9, "XO_REQ", 9),
-+ MT7629_PIN(10, "TOP_RST_N", 10),
-+ MT7629_PIN(11, "SYS_WATCHDOG", 11),
-+ MT7629_PIN(12, "EPHY_LED0_N_JTDO", 12),
-+ MT7629_PIN(13, "EPHY_LED1_N_JTDI", 13),
-+ MT7629_PIN(14, "EPHY_LED2_N_JTMS", 14),
-+ MT7629_PIN(15, "EPHY_LED3_N_JTCLK", 15),
-+ MT7629_PIN(16, "EPHY_LED4_N_JTRST_N", 16),
-+ MT7629_PIN(17, "WF2G_LED_N", 17),
-+ MT7629_PIN(18, "WF5G_LED_N", 18),
-+ MT7629_PIN(19, "I2C_SDA", 19),
-+ MT7629_PIN(20, "I2C_SCL", 20),
-+ MT7629_PIN(21, "GPIO_9", 21),
-+ MT7629_PIN(22, "GPIO_10", 22),
-+ MT7629_PIN(23, "GPIO_11", 23),
-+ MT7629_PIN(24, "GPIO_12", 24),
-+ MT7629_PIN(25, "UART1_TXD", 25),
-+ MT7629_PIN(26, "UART1_RXD", 26),
-+ MT7629_PIN(27, "UART1_CTS", 27),
-+ MT7629_PIN(28, "UART1_RTS", 28),
-+ MT7629_PIN(29, "UART2_TXD", 29),
-+ MT7629_PIN(30, "UART2_RXD", 30),
-+ MT7629_PIN(31, "UART2_CTS", 31),
-+ MT7629_PIN(32, "UART2_RTS", 32),
-+ MT7629_PIN(33, "MDI_TP_P1", 33),
-+ MT7629_PIN(34, "MDI_TN_P1", 34),
-+ MT7629_PIN(35, "MDI_RP_P1", 35),
-+ MT7629_PIN(36, "MDI_RN_P1", 36),
-+ MT7629_PIN(37, "MDI_RP_P2", 37),
-+ MT7629_PIN(38, "MDI_RN_P2", 38),
-+ MT7629_PIN(39, "MDI_TP_P2", 39),
-+ MT7629_PIN(40, "MDI_TN_P2", 40),
-+ MT7629_PIN(41, "MDI_TP_P3", 41),
-+ MT7629_PIN(42, "MDI_TN_P3", 42),
-+ MT7629_PIN(43, "MDI_RP_P3", 43),
-+ MT7629_PIN(44, "MDI_RN_P3", 44),
-+ MT7629_PIN(45, "MDI_RP_P4", 45),
-+ MT7629_PIN(46, "MDI_RN_P4", 46),
-+ MT7629_PIN(47, "MDI_TP_P4", 47),
-+ MT7629_PIN(48, "MDI_TN_P4", 48),
-+ MT7629_PIN(49, "SMI_MDC", 49),
-+ MT7629_PIN(50, "SMI_MDIO", 50),
-+ MT7629_PIN(51, "PCIE_PERESET_N", 51),
-+ MT7629_PIN(52, "PWM_0", 52),
-+ MT7629_PIN(53, "GPIO_0", 0),
-+ MT7629_PIN(54, "GPIO_1", 1),
-+ MT7629_PIN(55, "GPIO_2", 2),
-+ MT7629_PIN(56, "GPIO_3", 3),
-+ MT7629_PIN(57, "GPIO_4", 4),
-+ MT7629_PIN(58, "GPIO_5", 5),
-+ MT7629_PIN(59, "GPIO_6", 6),
-+ MT7629_PIN(60, "GPIO_7", 7),
-+ MT7629_PIN(61, "GPIO_8", 8),
-+ MT7629_PIN(62, "SPI_CLK", 62),
-+ MT7629_PIN(63, "SPI_CS", 63),
-+ MT7629_PIN(64, "SPI_MOSI", 64),
-+ MT7629_PIN(65, "SPI_MISO", 65),
-+ MT7629_PIN(66, "SPI_WP", 66),
-+ MT7629_PIN(67, "SPI_HOLD", 67),
-+ MT7629_PIN(68, "UART0_TXD", 68),
-+ MT7629_PIN(69, "UART0_RXD", 69),
-+ MT7629_PIN(70, "TOP_2G_CLK", 70),
-+ MT7629_PIN(71, "TOP_2G_DATA", 71),
-+ MT7629_PIN(72, "WF0_2G_HB0", 72),
-+ MT7629_PIN(73, "WF0_2G_HB1", 73),
-+ MT7629_PIN(74, "WF0_2G_HB2", 74),
-+ MT7629_PIN(75, "WF0_2G_HB3", 75),
-+ MT7629_PIN(76, "WF0_2G_HB4", 76),
-+ MT7629_PIN(77, "WF0_2G_HB5", 77),
-+ MT7629_PIN(78, "WF0_2G_HB6", 78),
-+};
-+
-+/* List all groups consisting of these pins dedicated to the enablement of
-+ * certain hardware block and the corresponding mode for all of the pins.
-+ * The hardware probably has multiple combinations of these pinouts.
-+ */
-+
-+/* LED for EPHY */
-+static int mt7629_ephy_leds_pins[] = { 12, 13, 14, 15, 16, 17, 18, };
-+static int mt7629_ephy_leds_funcs[] = { 1, 1, 1, 1, 1, 1, 1, };
-+static int mt7629_ephy_led0_pins[] = { 12, };
-+static int mt7629_ephy_led0_funcs[] = { 1, };
-+static int mt7629_ephy_led1_pins[] = { 13, };
-+static int mt7629_ephy_led1_funcs[] = { 1, };
-+static int mt7629_ephy_led2_pins[] = { 14, };
-+static int mt7629_ephy_led2_funcs[] = { 1, };
-+static int mt7629_ephy_led3_pins[] = { 15, };
-+static int mt7629_ephy_led3_funcs[] = { 1, };
-+static int mt7629_ephy_led4_pins[] = { 16, };
-+static int mt7629_ephy_led4_funcs[] = { 1, };
-+static int mt7629_wf2g_led_pins[] = { 17, };
-+static int mt7629_wf2g_led_funcs[] = { 1, };
-+static int mt7629_wf5g_led_pins[] = { 18, };
-+static int mt7629_wf5g_led_funcs[] = { 1, };
-+
-+/* Watchdog */
-+static int mt7629_watchdog_pins[] = { 11, };
-+static int mt7629_watchdog_funcs[] = { 1, };
-+
-+/* LED for GPHY */
-+static int mt7629_gphy_leds_0_pins[] = { 21, 22, 23, };
-+static int mt7629_gphy_leds_0_funcs[] = { 2, 2, 2, };
-+static int mt7629_gphy_led1_0_pins[] = { 21, };
-+static int mt7629_gphy_led1_0_funcs[] = { 2, };
-+static int mt7629_gphy_led2_0_pins[] = { 22, };
-+static int mt7629_gphy_led2_0_funcs[] = { 2, };
-+static int mt7629_gphy_led3_0_pins[] = { 23, };
-+static int mt7629_gphy_led3_0_funcs[] = { 2, };
-+static int mt7629_gphy_leds_1_pins[] = { 57, 58, 59, };
-+static int mt7629_gphy_leds_1_funcs[] = { 1, 1, 1, };
-+static int mt7629_gphy_led1_1_pins[] = { 57, };
-+static int mt7629_gphy_led1_1_funcs[] = { 1, };
-+static int mt7629_gphy_led2_1_pins[] = { 58, };
-+static int mt7629_gphy_led2_1_funcs[] = { 1, };
-+static int mt7629_gphy_led3_1_pins[] = { 59, };
-+static int mt7629_gphy_led3_1_funcs[] = { 1, };
-+
-+/* I2C */
-+static int mt7629_i2c_0_pins[] = { 19, 20, };
-+static int mt7629_i2c_0_funcs[] = { 1, 1, };
-+static int mt7629_i2c_1_pins[] = { 53, 54, };
-+static int mt7629_i2c_1_funcs[] = { 1, 1, };
-+
-+/* SPI */
-+static int mt7629_spi_0_pins[] = { 21, 22, 23, 24, };
-+static int mt7629_spi_0_funcs[] = { 1, 1, 1, 1, };
-+static int mt7629_spi_1_pins[] = { 62, 63, 64, 65, };
-+static int mt7629_spi_1_funcs[] = { 1, 1, 1, 1, };
-+static int mt7629_spi_wp_pins[] = { 66, };
-+static int mt7629_spi_wp_funcs[] = { 1, };
-+static int mt7629_spi_hold_pins[] = { 67, };
-+static int mt7629_spi_hold_funcs[] = { 1, };
-+
-+/* UART */
-+static int mt7629_uart1_0_txd_rxd_pins[] = { 25, 26, };
-+static int mt7629_uart1_0_txd_rxd_funcs[] = { 1, 1, };
-+static int mt7629_uart1_1_txd_rxd_pins[] = { 53, 54, };
-+static int mt7629_uart1_1_txd_rxd_funcs[] = { 2, 2, };
-+static int mt7629_uart2_0_txd_rxd_pins[] = { 29, 30, };
-+static int mt7629_uart2_0_txd_rxd_funcs[] = { 1, 1, };
-+static int mt7629_uart2_1_txd_rxd_pins[] = { 57, 58, };
-+static int mt7629_uart2_1_txd_rxd_funcs[] = { 2, 2, };
-+static int mt7629_uart1_0_cts_rts_pins[] = { 27, 28, };
-+static int mt7629_uart1_0_cts_rts_funcs[] = { 1, 1, };
-+static int mt7629_uart1_1_cts_rts_pins[] = { 55, 56, };
-+static int mt7629_uart1_1_cts_rts_funcs[] = { 2, 2, };
-+static int mt7629_uart2_0_cts_rts_pins[] = { 31, 32, };
-+static int mt7629_uart2_0_cts_rts_funcs[] = { 1, 1, };
-+static int mt7629_uart2_1_cts_rts_pins[] = { 59, 60, };
-+static int mt7629_uart2_1_cts_rts_funcs[] = { 2, 2, };
-+static int mt7629_uart0_txd_rxd_pins[] = { 68, 69, };
-+static int mt7629_uart0_txd_rxd_funcs[] = { 1, 1, };
-+
-+/* MDC/MDIO */
-+static int mt7629_mdc_mdio_pins[] = { 49, 50, };
-+static int mt7629_mdc_mdio_funcs[] = { 1, 1, };
-+
-+/* PCIE */
-+static int mt7629_pcie_pereset_pins[] = { 51, };
-+static int mt7629_pcie_pereset_funcs[] = { 1, };
-+static int mt7629_pcie_wake_pins[] = { 55, };
-+static int mt7629_pcie_wake_funcs[] = { 1, };
-+static int mt7629_pcie_clkreq_pins[] = { 56, };
-+static int mt7629_pcie_clkreq_funcs[] = { 1, };
-+
-+/* PWM */
-+static int mt7629_pwm_0_pins[] = { 52, };
-+static int mt7629_pwm_0_funcs[] = { 1, };
-+static int mt7629_pwm_1_pins[] = { 61, };
-+static int mt7629_pwm_1_funcs[] = { 2, };
-+
-+/* WF 2G */
-+static int mt7629_wf0_2g_pins[] = { 70, 71, 72, 73, 74, 75, 76, 77, 78, };
-+static int mt7629_wf0_2g_funcs[] = { 1, 1, 1, 1, 1, 1, 1, 1, };
-+
-+/* WF 5G */
-+static int mt7629_wf0_5g_pins[] = { 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, };
-+static int mt7629_wf0_5g_funcs[] = { 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, };
-+
-+/* SNFI */
-+static int mt7629_snfi_pins[] = { 62, 63, 64, 65, 66, 67 };
-+static int mt7629_snfi_funcs[] = { 2, 2, 2, 2, 2, 2 };
-+
-+/* SPI NOR */
-+static int mt7629_snor_pins[] = { 62, 63, 64, 65, 66, 67 };
-+static int mt7629_snor_funcs[] = { 1, 1, 1, 1, 1, 1 };
-+
-+static const struct group_desc mt7629_groups[] = {
-+ PINCTRL_PIN_GROUP("ephy_leds", mt7629_ephy_leds),
-+ PINCTRL_PIN_GROUP("ephy_led0", mt7629_ephy_led0),
-+ PINCTRL_PIN_GROUP("ephy_led1", mt7629_ephy_led1),
-+ PINCTRL_PIN_GROUP("ephy_led2", mt7629_ephy_led2),
-+ PINCTRL_PIN_GROUP("ephy_led3", mt7629_ephy_led3),
-+ PINCTRL_PIN_GROUP("ephy_led4", mt7629_ephy_led4),
-+ PINCTRL_PIN_GROUP("wf2g_led", mt7629_wf2g_led),
-+ PINCTRL_PIN_GROUP("wf5g_led", mt7629_wf5g_led),
-+ PINCTRL_PIN_GROUP("watchdog", mt7629_watchdog),
-+ PINCTRL_PIN_GROUP("gphy_leds_0", mt7629_gphy_leds_0),
-+ PINCTRL_PIN_GROUP("gphy_led1_0", mt7629_gphy_led1_0),
-+ PINCTRL_PIN_GROUP("gphy_led2_0", mt7629_gphy_led2_0),
-+ PINCTRL_PIN_GROUP("gphy_led3_0", mt7629_gphy_led3_0),
-+ PINCTRL_PIN_GROUP("gphy_leds_1", mt7629_gphy_leds_1),
-+ PINCTRL_PIN_GROUP("gphy_led1_1", mt7629_gphy_led1_1),
-+ PINCTRL_PIN_GROUP("gphy_led2_1", mt7629_gphy_led2_1),
-+ PINCTRL_PIN_GROUP("gphy_led3_1", mt7629_gphy_led3_1),
-+ PINCTRL_PIN_GROUP("i2c_0", mt7629_i2c_0),
-+ PINCTRL_PIN_GROUP("i2c_1", mt7629_i2c_1),
-+ PINCTRL_PIN_GROUP("spi_0", mt7629_spi_0),
-+ PINCTRL_PIN_GROUP("spi_1", mt7629_spi_1),
-+ PINCTRL_PIN_GROUP("spi_wp", mt7629_spi_wp),
-+ PINCTRL_PIN_GROUP("spi_hold", mt7629_spi_hold),
-+ PINCTRL_PIN_GROUP("uart1_0_txd_rxd", mt7629_uart1_0_txd_rxd),
-+ PINCTRL_PIN_GROUP("uart1_1_txd_rxd", mt7629_uart1_1_txd_rxd),
-+ PINCTRL_PIN_GROUP("uart2_0_txd_rxd", mt7629_uart2_0_txd_rxd),
-+ PINCTRL_PIN_GROUP("uart2_1_txd_rxd", mt7629_uart2_1_txd_rxd),
-+ PINCTRL_PIN_GROUP("uart1_0_cts_rts", mt7629_uart1_0_cts_rts),
-+ PINCTRL_PIN_GROUP("uart1_1_cts_rts", mt7629_uart1_1_cts_rts),
-+ PINCTRL_PIN_GROUP("uart2_0_cts_rts", mt7629_uart2_0_cts_rts),
-+ PINCTRL_PIN_GROUP("uart2_1_cts_rts", mt7629_uart2_1_cts_rts),
-+ PINCTRL_PIN_GROUP("uart0_txd_rxd", mt7629_uart0_txd_rxd),
-+ PINCTRL_PIN_GROUP("mdc_mdio", mt7629_mdc_mdio),
-+ PINCTRL_PIN_GROUP("pcie_pereset", mt7629_pcie_pereset),
-+ PINCTRL_PIN_GROUP("pcie_wake", mt7629_pcie_wake),
-+ PINCTRL_PIN_GROUP("pcie_clkreq", mt7629_pcie_clkreq),
-+ PINCTRL_PIN_GROUP("pwm_0", mt7629_pwm_0),
-+ PINCTRL_PIN_GROUP("pwm_1", mt7629_pwm_1),
-+ PINCTRL_PIN_GROUP("wf0_5g", mt7629_wf0_5g),
-+ PINCTRL_PIN_GROUP("wf0_2g", mt7629_wf0_2g),
-+ PINCTRL_PIN_GROUP("snfi", mt7629_snfi),
-+ PINCTRL_PIN_GROUP("spi_nor", mt7629_snor),
-+};
-+
-+/* Joint those groups owning the same capability in user point of view which
-+ * allows that people tend to use through the device tree.
-+ */
-+static const char *mt7629_ethernet_groups[] = { "mdc_mdio", };
-+static const char *mt7629_i2c_groups[] = { "i2c_0", "i2c_1", };
-+static const char *mt7629_led_groups[] = { "ephy_leds", "ephy_led0",
-+ "ephy_led1", "ephy_led2",
-+ "ephy_led3", "ephy_led4",
-+ "wf2g_led", "wf5g_led",
-+ "gphy_leds_0", "gphy_led1_0",
-+ "gphy_led2_0", "gphy_led3_0",
-+ "gphy_leds_1", "gphy_led1_1",
-+ "gphy_led2_1", "gphy_led3_1",};
-+static const char *mt7629_pcie_groups[] = { "pcie_pereset", "pcie_wake",
-+ "pcie_clkreq", };
-+static const char *mt7629_pwm_groups[] = { "pwm_0", "pwm_1", };
-+static const char *mt7629_spi_groups[] = { "spi_0", "spi_1", "spi_wp",
-+ "spi_hold", };
-+static const char *mt7629_uart_groups[] = { "uart1_0_txd_rxd",
-+ "uart1_1_txd_rxd",
-+ "uart2_0_txd_rxd",
-+ "uart2_1_txd_rxd",
-+ "uart1_0_cts_rts",
-+ "uart1_1_cts_rts",
-+ "uart2_0_cts_rts",
-+ "uart2_1_cts_rts",
-+ "uart0_txd_rxd", };
-+static const char *mt7629_wdt_groups[] = { "watchdog", };
-+static const char *mt7629_wifi_groups[] = { "wf0_5g", "wf0_2g", };
-+static const char *mt7629_flash_groups[] = { "snfi", "spi_nor" };
-+
-+static const struct function_desc mt7629_functions[] = {
-+ {"eth", mt7629_ethernet_groups, ARRAY_SIZE(mt7629_ethernet_groups)},
-+ {"i2c", mt7629_i2c_groups, ARRAY_SIZE(mt7629_i2c_groups)},
-+ {"led", mt7629_led_groups, ARRAY_SIZE(mt7629_led_groups)},
-+ {"pcie", mt7629_pcie_groups, ARRAY_SIZE(mt7629_pcie_groups)},
-+ {"pwm", mt7629_pwm_groups, ARRAY_SIZE(mt7629_pwm_groups)},
-+ {"spi", mt7629_spi_groups, ARRAY_SIZE(mt7629_spi_groups)},
-+ {"uart", mt7629_uart_groups, ARRAY_SIZE(mt7629_uart_groups)},
-+ {"watchdog", mt7629_wdt_groups, ARRAY_SIZE(mt7629_wdt_groups)},
-+ {"wifi", mt7629_wifi_groups, ARRAY_SIZE(mt7629_wifi_groups)},
-+ {"flash", mt7629_flash_groups, ARRAY_SIZE(mt7629_flash_groups)},
-+};
-+
-+static const struct mtk_eint_hw mt7629_eint_hw = {
-+ .port_mask = 7,
-+ .ports = 7,
-+ .ap_num = ARRAY_SIZE(mt7629_pins),
-+ .db_cnt = 16,
-+};
-+
-+static struct mtk_pin_soc mt7629_data = {
-+ .reg_cal = mt7629_reg_cals,
-+ .pins = mt7629_pins,
-+ .npins = ARRAY_SIZE(mt7629_pins),
-+ .grps = mt7629_groups,
-+ .ngrps = ARRAY_SIZE(mt7629_groups),
-+ .funcs = mt7629_functions,
-+ .nfuncs = ARRAY_SIZE(mt7629_functions),
-+ .eint_hw = &mt7629_eint_hw,
-+ .gpio_m = 0,
-+ .ies_present = true,
-+ .base_names = mtk_default_register_base_names,
-+ .nbase_names = ARRAY_SIZE(mtk_default_register_base_names),
-+ .bias_disable_set = mtk_pinconf_bias_disable_set_rev1,
-+ .bias_disable_get = mtk_pinconf_bias_disable_get_rev1,
-+ .bias_set = mtk_pinconf_bias_set_rev1,
-+ .bias_get = mtk_pinconf_bias_get_rev1,
-+ .drive_set = mtk_pinconf_drive_set_rev1,
-+ .drive_get = mtk_pinconf_drive_get_rev1,
-+};
-+
-+static const struct of_device_id mt7629_pinctrl_of_match[] = {
-+ { .compatible = "mediatek,mt7629-pinctrl", },
-+ {}
-+};
-+
-+static int mt7629_pinctrl_probe(struct platform_device *pdev)
-+{
-+ return mtk_moore_pinctrl_probe(pdev, &mt7629_data);
-+}
-+
-+static struct platform_driver mt7629_pinctrl_driver = {
-+ .driver = {
-+ .name = "mt7629-pinctrl",
-+ .of_match_table = mt7629_pinctrl_of_match,
-+ },
-+ .probe = mt7629_pinctrl_probe,
-+};
-+
-+static int __init mt7629_pinctrl_init(void)
-+{
-+ return platform_driver_register(&mt7629_pinctrl_driver);
-+}
-+arch_initcall(mt7629_pinctrl_init);
---- /dev/null
-+++ b/drivers/pinctrl/mediatek/pinctrl-mt8183.c
-@@ -0,0 +1,595 @@
-+// SPDX-License-Identifier: GPL-2.0
-+/*
-+ * Copyright (C) 2018 MediaTek Inc.
-+ *
-+ * Author: Zhiyong Tao <zhiyong.tao@mediatek.com>
-+ *
-+ */
-+
-+#include "pinctrl-mtk-mt8183.h"
-+#include "pinctrl-paris.h"
-+
-+/* MT8183 have multiple bases to program pin configuration listed as the below:
-+ * iocfg[0]:0x10005000, iocfg[1]:0x11F20000, iocfg[2]:0x11E80000,
-+ * iocfg[3]:0x11E70000, iocfg[4]:0x11E90000, iocfg[5]:0x11D30000,
-+ * iocfg[6]:0x11D20000, iocfg[7]:0x11C50000, iocfg[8]:0x11F30000.
-+ * _i_based could be used to indicate what base the pin should be mapped into.
-+ */
-+
-+#define PIN_FIELD_BASE(_s_pin, _e_pin, _i_base, _s_addr, _x_addrs, _s_bit, _x_bits) \
-+ PIN_FIELD_CALC(_s_pin, _e_pin, _i_base, _s_addr, _x_addrs, _s_bit, \
-+ _x_bits, 32, 0)
-+
-+#define PINS_FIELD_BASE(_s_pin, _e_pin, _i_base, _s_addr, _x_addrs, _s_bit, _x_bits) \
-+ PIN_FIELD_CALC(_s_pin, _e_pin, _i_base, _s_addr, _x_addrs, _s_bit, \
-+ _x_bits, 32, 1)
-+
-+static const struct mtk_pin_field_calc mt8183_pin_mode_range[] = {
-+ PIN_FIELD(0, 192, 0x300, 0x10, 0, 4),
-+};
-+
-+static const struct mtk_pin_field_calc mt8183_pin_dir_range[] = {
-+ PIN_FIELD(0, 192, 0x0, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt8183_pin_di_range[] = {
-+ PIN_FIELD(0, 192, 0x200, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt8183_pin_do_range[] = {
-+ PIN_FIELD(0, 192, 0x100, 0x10, 0, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt8183_pin_ies_range[] = {
-+ PINS_FIELD_BASE(0, 3, 6, 0x000, 0x10, 3, 1),
-+ PINS_FIELD_BASE(4, 7, 6, 0x000, 0x10, 5, 1),
-+ PIN_FIELD_BASE(8, 8, 6, 0x000, 0x10, 0, 1),
-+ PINS_FIELD_BASE(9, 10, 6, 0x000, 0x10, 12, 1),
-+ PIN_FIELD_BASE(11, 11, 1, 0x000, 0x10, 3, 1),
-+ PIN_FIELD_BASE(12, 12, 1, 0x000, 0x10, 7, 1),
-+ PINS_FIELD_BASE(13, 16, 2, 0x000, 0x10, 2, 1),
-+ PINS_FIELD_BASE(17, 20, 2, 0x000, 0x10, 3, 1),
-+ PINS_FIELD_BASE(21, 24, 2, 0x000, 0x10, 4, 1),
-+ PINS_FIELD_BASE(25, 28, 2, 0x000, 0x10, 5, 1),
-+ PIN_FIELD_BASE(29, 29, 2, 0x000, 0x10, 6, 1),
-+ PIN_FIELD_BASE(30, 30, 2, 0x000, 0x10, 7, 1),
-+ PINS_FIELD_BASE(31, 31, 2, 0x000, 0x10, 8, 1),
-+ PINS_FIELD_BASE(32, 34, 2, 0x000, 0x10, 7, 1),
-+ PINS_FIELD_BASE(35, 37, 3, 0x000, 0x10, 0, 1),
-+ PINS_FIELD_BASE(38, 40, 3, 0x000, 0x10, 1, 1),
-+ PINS_FIELD_BASE(41, 42, 3, 0x000, 0x10, 2, 1),
-+ PINS_FIELD_BASE(43, 45, 3, 0x000, 0x10, 3, 1),
-+ PINS_FIELD_BASE(46, 47, 3, 0x000, 0x10, 4, 1),
-+ PINS_FIELD_BASE(48, 49, 3, 0x000, 0x10, 5, 1),
-+ PINS_FIELD_BASE(50, 51, 4, 0x000, 0x10, 0, 1),
-+ PINS_FIELD_BASE(52, 57, 4, 0x000, 0x10, 1, 1),
-+ PINS_FIELD_BASE(58, 60, 4, 0x000, 0x10, 2, 1),
-+ PINS_FIELD_BASE(61, 64, 5, 0x000, 0x10, 0, 1),
-+ PINS_FIELD_BASE(65, 66, 5, 0x000, 0x10, 1, 1),
-+ PINS_FIELD_BASE(67, 68, 5, 0x000, 0x10, 2, 1),
-+ PINS_FIELD_BASE(69, 71, 5, 0x000, 0x10, 3, 1),
-+ PINS_FIELD_BASE(72, 76, 5, 0x000, 0x10, 4, 1),
-+ PINS_FIELD_BASE(77, 80, 5, 0x000, 0x10, 5, 1),
-+ PIN_FIELD_BASE(81, 81, 5, 0x000, 0x10, 6, 1),
-+ PINS_FIELD_BASE(82, 83, 5, 0x000, 0x10, 7, 1),
-+ PIN_FIELD_BASE(84, 84, 5, 0x000, 0x10, 6, 1),
-+ PINS_FIELD_BASE(85, 88, 5, 0x000, 0x10, 8, 1),
-+ PIN_FIELD_BASE(89, 89, 6, 0x000, 0x10, 11, 1),
-+ PIN_FIELD_BASE(90, 90, 6, 0x000, 0x10, 1, 1),
-+ PINS_FIELD_BASE(91, 94, 6, 0x000, 0x10, 2, 1),
-+ PINS_FIELD_BASE(95, 96, 6, 0x000, 0x10, 6, 1),
-+ PINS_FIELD_BASE(97, 98, 6, 0x000, 0x10, 7, 1),
-+ PIN_FIELD_BASE(99, 99, 6, 0x000, 0x10, 8, 1),
-+ PIN_FIELD_BASE(100, 100, 6, 0x000, 0x10, 9, 1),
-+ PINS_FIELD_BASE(101, 102, 6, 0x000, 0x10, 10, 1),
-+ PINS_FIELD_BASE(103, 104, 6, 0x000, 0x10, 13, 1),
-+ PINS_FIELD_BASE(105, 106, 6, 0x000, 0x10, 14, 1),
-+ PIN_FIELD_BASE(107, 107, 7, 0x000, 0x10, 0, 1),
-+ PIN_FIELD_BASE(108, 108, 7, 0x000, 0x10, 1, 1),
-+ PIN_FIELD_BASE(109, 109, 7, 0x000, 0x10, 2, 1),
-+ PIN_FIELD_BASE(110, 110, 7, 0x000, 0x10, 0, 1),
-+ PIN_FIELD_BASE(111, 111, 7, 0x000, 0x10, 3, 1),
-+ PIN_FIELD_BASE(112, 112, 7, 0x000, 0x10, 2, 1),
-+ PIN_FIELD_BASE(113, 113, 7, 0x000, 0x10, 4, 1),
-+ PIN_FIELD_BASE(114, 114, 7, 0x000, 0x10, 5, 1),
-+ PIN_FIELD_BASE(115, 115, 7, 0x000, 0x10, 6, 1),
-+ PIN_FIELD_BASE(116, 116, 7, 0x000, 0x10, 7, 1),
-+ PIN_FIELD_BASE(117, 117, 7, 0x000, 0x10, 8, 1),
-+ PIN_FIELD_BASE(118, 118, 7, 0x000, 0x10, 9, 1),
-+ PIN_FIELD_BASE(119, 119, 7, 0x000, 0x10, 10, 1),
-+ PIN_FIELD_BASE(120, 120, 7, 0x000, 0x10, 11, 1),
-+ PIN_FIELD_BASE(121, 121, 7, 0x000, 0x10, 12, 1),
-+ PIN_FIELD_BASE(122, 122, 8, 0x000, 0x10, 0, 1),
-+ PIN_FIELD_BASE(123, 123, 8, 0x000, 0x10, 1, 1),
-+ PIN_FIELD_BASE(124, 124, 8, 0x000, 0x10, 2, 1),
-+ PINS_FIELD_BASE(125, 130, 8, 0x000, 0x10, 1, 1),
-+ PIN_FIELD_BASE(131, 131, 8, 0x000, 0x10, 3, 1),
-+ PIN_FIELD_BASE(132, 132, 8, 0x000, 0x10, 1, 1),
-+ PIN_FIELD_BASE(133, 133, 8, 0x000, 0x10, 4, 1),
-+ PIN_FIELD_BASE(134, 134, 1, 0x000, 0x10, 0, 1),
-+ PIN_FIELD_BASE(135, 135, 1, 0x000, 0x10, 1, 1),
-+ PINS_FIELD_BASE(136, 143, 1, 0x000, 0x10, 2, 1),
-+ PINS_FIELD_BASE(144, 147, 1, 0x000, 0x10, 4, 1),
-+ PIN_FIELD_BASE(148, 148, 1, 0x000, 0x10, 5, 1),
-+ PIN_FIELD_BASE(149, 149, 1, 0x000, 0x10, 6, 1),
-+ PINS_FIELD_BASE(150, 153, 1, 0x000, 0x10, 8, 1),
-+ PIN_FIELD_BASE(154, 154, 1, 0x000, 0x10, 9, 1),
-+ PINS_FIELD_BASE(155, 157, 1, 0x000, 0x10, 10, 1),
-+ PINS_FIELD_BASE(158, 160, 1, 0x000, 0x10, 8, 1),
-+ PINS_FIELD_BASE(161, 164, 2, 0x000, 0x10, 0, 1),
-+ PINS_FIELD_BASE(165, 166, 2, 0x000, 0x10, 1, 1),
-+ PINS_FIELD_BASE(167, 168, 4, 0x000, 0x10, 2, 1),
-+ PIN_FIELD_BASE(169, 169, 4, 0x000, 0x10, 3, 1),
-+ PINS_FIELD_BASE(170, 174, 4, 0x000, 0x10, 4, 1),
-+ PINS_FIELD_BASE(175, 176, 4, 0x000, 0x10, 3, 1),
-+ PINS_FIELD_BASE(177, 179, 6, 0x000, 0x10, 4, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt8183_pin_smt_range[] = {
-+ PINS_FIELD_BASE(0, 3, 6, 0x010, 0x10, 3, 1),
-+ PINS_FIELD_BASE(4, 7, 6, 0x010, 0x10, 5, 1),
-+ PIN_FIELD_BASE(8, 8, 6, 0x010, 0x10, 0, 1),
-+ PINS_FIELD_BASE(9, 10, 6, 0x010, 0x10, 12, 1),
-+ PIN_FIELD_BASE(11, 11, 1, 0x010, 0x10, 3, 1),
-+ PIN_FIELD_BASE(12, 12, 1, 0x010, 0x10, 7, 1),
-+ PINS_FIELD_BASE(13, 16, 2, 0x010, 0x10, 2, 1),
-+ PINS_FIELD_BASE(17, 20, 2, 0x010, 0x10, 3, 1),
-+ PINS_FIELD_BASE(21, 24, 2, 0x010, 0x10, 4, 1),
-+ PINS_FIELD_BASE(25, 28, 2, 0x010, 0x10, 5, 1),
-+ PIN_FIELD_BASE(29, 29, 2, 0x010, 0x10, 6, 1),
-+ PIN_FIELD_BASE(30, 30, 2, 0x010, 0x10, 7, 1),
-+ PINS_FIELD_BASE(31, 31, 2, 0x010, 0x10, 8, 1),
-+ PINS_FIELD_BASE(32, 34, 2, 0x010, 0x10, 7, 1),
-+ PINS_FIELD_BASE(35, 37, 3, 0x010, 0x10, 0, 1),
-+ PINS_FIELD_BASE(38, 40, 3, 0x010, 0x10, 1, 1),
-+ PINS_FIELD_BASE(41, 42, 3, 0x010, 0x10, 2, 1),
-+ PINS_FIELD_BASE(43, 45, 3, 0x010, 0x10, 3, 1),
-+ PINS_FIELD_BASE(46, 47, 3, 0x010, 0x10, 4, 1),
-+ PINS_FIELD_BASE(48, 49, 3, 0x010, 0x10, 5, 1),
-+ PINS_FIELD_BASE(50, 51, 4, 0x010, 0x10, 0, 1),
-+ PINS_FIELD_BASE(52, 57, 4, 0x010, 0x10, 1, 1),
-+ PINS_FIELD_BASE(58, 60, 4, 0x010, 0x10, 2, 1),
-+ PINS_FIELD_BASE(61, 64, 5, 0x010, 0x10, 0, 1),
-+ PINS_FIELD_BASE(65, 66, 5, 0x010, 0x10, 1, 1),
-+ PINS_FIELD_BASE(67, 68, 5, 0x010, 0x10, 2, 1),
-+ PINS_FIELD_BASE(69, 71, 5, 0x010, 0x10, 3, 1),
-+ PINS_FIELD_BASE(72, 76, 5, 0x010, 0x10, 4, 1),
-+ PINS_FIELD_BASE(77, 80, 5, 0x010, 0x10, 5, 1),
-+ PIN_FIELD_BASE(81, 81, 5, 0x010, 0x10, 6, 1),
-+ PINS_FIELD_BASE(82, 83, 5, 0x010, 0x10, 7, 1),
-+ PIN_FIELD_BASE(84, 84, 5, 0x010, 0x10, 6, 1),
-+ PINS_FIELD_BASE(85, 88, 5, 0x010, 0x10, 8, 1),
-+ PIN_FIELD_BASE(89, 89, 6, 0x010, 0x10, 11, 1),
-+ PIN_FIELD_BASE(90, 90, 6, 0x010, 0x10, 1, 1),
-+ PINS_FIELD_BASE(91, 94, 6, 0x010, 0x10, 2, 1),
-+ PINS_FIELD_BASE(95, 96, 6, 0x010, 0x10, 6, 1),
-+ PINS_FIELD_BASE(97, 98, 6, 0x010, 0x10, 7, 1),
-+ PIN_FIELD_BASE(99, 99, 6, 0x010, 0x10, 8, 1),
-+ PIN_FIELD_BASE(100, 100, 6, 0x010, 0x10, 9, 1),
-+ PINS_FIELD_BASE(101, 102, 6, 0x010, 0x10, 10, 1),
-+ PINS_FIELD_BASE(103, 104, 6, 0x010, 0x10, 13, 1),
-+ PINS_FIELD_BASE(105, 106, 6, 0x010, 0x10, 14, 1),
-+ PIN_FIELD_BASE(107, 107, 7, 0x010, 0x10, 0, 1),
-+ PIN_FIELD_BASE(108, 108, 7, 0x010, 0x10, 1, 1),
-+ PIN_FIELD_BASE(109, 109, 7, 0x010, 0x10, 2, 1),
-+ PIN_FIELD_BASE(110, 110, 7, 0x010, 0x10, 0, 1),
-+ PIN_FIELD_BASE(111, 111, 7, 0x010, 0x10, 3, 1),
-+ PIN_FIELD_BASE(112, 112, 7, 0x010, 0x10, 2, 1),
-+ PIN_FIELD_BASE(113, 113, 7, 0x010, 0x10, 4, 1),
-+ PIN_FIELD_BASE(114, 114, 7, 0x010, 0x10, 5, 1),
-+ PIN_FIELD_BASE(115, 115, 7, 0x010, 0x10, 6, 1),
-+ PIN_FIELD_BASE(116, 116, 7, 0x010, 0x10, 7, 1),
-+ PIN_FIELD_BASE(117, 117, 7, 0x010, 0x10, 8, 1),
-+ PIN_FIELD_BASE(118, 118, 7, 0x010, 0x10, 9, 1),
-+ PIN_FIELD_BASE(119, 119, 7, 0x010, 0x10, 10, 1),
-+ PIN_FIELD_BASE(120, 120, 7, 0x010, 0x10, 11, 1),
-+ PIN_FIELD_BASE(121, 121, 7, 0x010, 0x10, 12, 1),
-+ PIN_FIELD_BASE(122, 122, 8, 0x010, 0x10, 0, 1),
-+ PIN_FIELD_BASE(123, 123, 8, 0x010, 0x10, 1, 1),
-+ PIN_FIELD_BASE(124, 124, 8, 0x010, 0x10, 2, 1),
-+ PINS_FIELD_BASE(125, 130, 8, 0x010, 0x10, 1, 1),
-+ PIN_FIELD_BASE(131, 131, 8, 0x010, 0x10, 3, 1),
-+ PIN_FIELD_BASE(132, 132, 8, 0x010, 0x10, 1, 1),
-+ PIN_FIELD_BASE(133, 133, 8, 0x010, 0x10, 4, 1),
-+ PIN_FIELD_BASE(134, 134, 1, 0x010, 0x10, 0, 1),
-+ PIN_FIELD_BASE(135, 135, 1, 0x010, 0x10, 1, 1),
-+ PINS_FIELD_BASE(136, 143, 1, 0x010, 0x10, 2, 1),
-+ PINS_FIELD_BASE(144, 147, 1, 0x010, 0x10, 4, 1),
-+ PIN_FIELD_BASE(148, 148, 1, 0x010, 0x10, 5, 1),
-+ PIN_FIELD_BASE(149, 149, 1, 0x010, 0x10, 6, 1),
-+ PINS_FIELD_BASE(150, 153, 1, 0x010, 0x10, 8, 1),
-+ PIN_FIELD_BASE(154, 154, 1, 0x010, 0x10, 9, 1),
-+ PINS_FIELD_BASE(155, 157, 1, 0x010, 0x10, 10, 1),
-+ PINS_FIELD_BASE(158, 160, 1, 0x010, 0x10, 8, 1),
-+ PINS_FIELD_BASE(161, 164, 2, 0x010, 0x10, 0, 1),
-+ PINS_FIELD_BASE(165, 166, 2, 0x010, 0x10, 1, 1),
-+ PINS_FIELD_BASE(167, 168, 4, 0x010, 0x10, 2, 1),
-+ PIN_FIELD_BASE(169, 169, 4, 0x010, 0x10, 3, 1),
-+ PINS_FIELD_BASE(170, 174, 4, 0x010, 0x10, 4, 1),
-+ PINS_FIELD_BASE(175, 176, 4, 0x010, 0x10, 3, 1),
-+ PINS_FIELD_BASE(177, 179, 6, 0x010, 0x10, 4, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt8183_pin_pullen_range[] = {
-+ PIN_FIELD_BASE(0, 3, 6, 0x060, 0x10, 6, 1),
-+ PIN_FIELD_BASE(4, 7, 6, 0x060, 0x10, 11, 1),
-+ PIN_FIELD_BASE(8, 8, 6, 0x060, 0x10, 0, 1),
-+ PIN_FIELD_BASE(9, 10, 6, 0x060, 0x10, 26, 1),
-+ PIN_FIELD_BASE(11, 11, 1, 0x060, 0x10, 10, 1),
-+ PIN_FIELD_BASE(12, 12, 1, 0x060, 0x10, 17, 1),
-+ PIN_FIELD_BASE(13, 28, 2, 0x060, 0x10, 6, 1),
-+ PIN_FIELD_BASE(43, 49, 3, 0x060, 0x10, 8, 1),
-+ PIN_FIELD_BASE(50, 60, 4, 0x060, 0x10, 0, 1),
-+ PIN_FIELD_BASE(61, 88, 5, 0x060, 0x10, 0, 1),
-+ PIN_FIELD_BASE(89, 89, 6, 0x060, 0x10, 24, 1),
-+ PIN_FIELD_BASE(90, 90, 6, 0x060, 0x10, 1, 1),
-+ PIN_FIELD_BASE(95, 95, 6, 0x060, 0x10, 15, 1),
-+ PIN_FIELD_BASE(96, 102, 6, 0x060, 0x10, 17, 1),
-+ PIN_FIELD_BASE(103, 106, 6, 0x060, 0x10, 28, 1),
-+ PIN_FIELD_BASE(107, 121, 7, 0x060, 0x10, 0, 1),
-+ PIN_FIELD_BASE(134, 143, 1, 0x060, 0x10, 0, 1),
-+ PIN_FIELD_BASE(144, 149, 1, 0x060, 0x10, 11, 1),
-+ PIN_FIELD_BASE(150, 160, 1, 0x060, 0x10, 18, 1),
-+ PIN_FIELD_BASE(161, 166, 2, 0x060, 0x10, 0, 1),
-+ PIN_FIELD_BASE(167, 176, 4, 0x060, 0x10, 11, 1),
-+ PIN_FIELD_BASE(177, 177, 6, 0x060, 0x10, 10, 1),
-+ PIN_FIELD_BASE(178, 178, 6, 0x060, 0x10, 16, 1),
-+ PIN_FIELD_BASE(179, 179, 6, 0x060, 0x10, 25, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt8183_pin_pullsel_range[] = {
-+ PIN_FIELD_BASE(0, 3, 6, 0x080, 0x10, 6, 1),
-+ PIN_FIELD_BASE(4, 7, 6, 0x080, 0x10, 11, 1),
-+ PIN_FIELD_BASE(8, 8, 6, 0x080, 0x10, 0, 1),
-+ PIN_FIELD_BASE(9, 10, 6, 0x080, 0x10, 26, 1),
-+ PIN_FIELD_BASE(11, 11, 1, 0x080, 0x10, 10, 1),
-+ PIN_FIELD_BASE(12, 12, 1, 0x080, 0x10, 17, 1),
-+ PIN_FIELD_BASE(13, 28, 2, 0x080, 0x10, 6, 1),
-+ PIN_FIELD_BASE(43, 49, 3, 0x080, 0x10, 8, 1),
-+ PIN_FIELD_BASE(50, 60, 4, 0x080, 0x10, 0, 1),
-+ PIN_FIELD_BASE(61, 88, 5, 0x080, 0x10, 0, 1),
-+ PIN_FIELD_BASE(89, 89, 6, 0x080, 0x10, 24, 1),
-+ PIN_FIELD_BASE(90, 90, 6, 0x080, 0x10, 1, 1),
-+ PIN_FIELD_BASE(95, 95, 6, 0x080, 0x10, 15, 1),
-+ PIN_FIELD_BASE(96, 102, 6, 0x080, 0x10, 17, 1),
-+ PIN_FIELD_BASE(103, 106, 6, 0x080, 0x10, 28, 1),
-+ PIN_FIELD_BASE(107, 121, 7, 0x080, 0x10, 0, 1),
-+ PIN_FIELD_BASE(134, 143, 1, 0x080, 0x10, 0, 1),
-+ PIN_FIELD_BASE(144, 149, 1, 0x080, 0x10, 11, 1),
-+ PIN_FIELD_BASE(150, 160, 1, 0x080, 0x10, 18, 1),
-+ PIN_FIELD_BASE(161, 166, 2, 0x080, 0x10, 0, 1),
-+ PIN_FIELD_BASE(167, 176, 4, 0x080, 0x10, 11, 1),
-+ PIN_FIELD_BASE(177, 177, 6, 0x080, 0x10, 10, 1),
-+ PIN_FIELD_BASE(178, 178, 6, 0x080, 0x10, 16, 1),
-+ PIN_FIELD_BASE(179, 179, 6, 0x080, 0x10, 25, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt8183_pin_drv_range[] = {
-+ PINS_FIELD_BASE(0, 3, 6, 0x0A0, 0x10, 12, 3),
-+ PINS_FIELD_BASE(4, 7, 6, 0x0A0, 0x10, 20, 3),
-+ PIN_FIELD_BASE(8, 8, 6, 0x0A0, 0x10, 0, 3),
-+ PINS_FIELD_BASE(9, 10, 6, 0x0B0, 0x10, 16, 3),
-+ PIN_FIELD_BASE(11, 11, 1, 0x0A0, 0x10, 12, 3),
-+ PIN_FIELD_BASE(12, 12, 1, 0x0A0, 0x10, 28, 3),
-+ PINS_FIELD_BASE(13, 16, 2, 0x0A0, 0x10, 8, 3),
-+ PINS_FIELD_BASE(17, 20, 2, 0x0A0, 0x10, 12, 3),
-+ PINS_FIELD_BASE(21, 24, 2, 0x0A0, 0x10, 16, 3),
-+ PINS_FIELD_BASE(25, 28, 2, 0x0A0, 0x10, 20, 3),
-+ PIN_FIELD_BASE(29, 29, 2, 0x0A0, 0x10, 24, 3),
-+ PIN_FIELD_BASE(30, 30, 2, 0x0A0, 0x10, 28, 3),
-+ PINS_FIELD_BASE(31, 31, 2, 0x0B0, 0x10, 0, 3),
-+ PINS_FIELD_BASE(32, 34, 2, 0x0A0, 0x10, 28, 3),
-+ PINS_FIELD_BASE(35, 37, 3, 0x0A0, 0x10, 0, 3),
-+ PINS_FIELD_BASE(38, 40, 3, 0x0A0, 0x10, 4, 3),
-+ PINS_FIELD_BASE(41, 42, 3, 0x0A0, 0x10, 8, 3),
-+ PINS_FIELD_BASE(43, 45, 3, 0x0A0, 0x10, 12, 3),
-+ PINS_FIELD_BASE(46, 47, 3, 0x0A0, 0x10, 16, 3),
-+ PINS_FIELD_BASE(48, 49, 3, 0x0A0, 0x10, 20, 3),
-+ PINS_FIELD_BASE(50, 51, 4, 0x0A0, 0x10, 0, 3),
-+ PINS_FIELD_BASE(52, 57, 4, 0x0A0, 0x10, 4, 3),
-+ PINS_FIELD_BASE(58, 60, 4, 0x0A0, 0x10, 8, 3),
-+ PINS_FIELD_BASE(61, 64, 5, 0x0A0, 0x10, 0, 3),
-+ PINS_FIELD_BASE(65, 66, 5, 0x0A0, 0x10, 4, 3),
-+ PINS_FIELD_BASE(67, 68, 5, 0x0A0, 0x10, 8, 3),
-+ PINS_FIELD_BASE(69, 71, 5, 0x0A0, 0x10, 12, 3),
-+ PINS_FIELD_BASE(72, 76, 5, 0x0A0, 0x10, 16, 3),
-+ PINS_FIELD_BASE(77, 80, 5, 0x0A0, 0x10, 20, 3),
-+ PIN_FIELD_BASE(81, 81, 5, 0x0A0, 0x10, 24, 3),
-+ PINS_FIELD_BASE(82, 83, 5, 0x0A0, 0x10, 28, 3),
-+ PIN_FIELD_BASE(84, 84, 5, 0x0A0, 0x10, 24, 3),
-+ PINS_FIELD_BASE(85, 88, 5, 0x0B0, 0x10, 0, 3),
-+ PIN_FIELD_BASE(89, 89, 6, 0x0B0, 0x10, 12, 3),
-+ PIN_FIELD_BASE(90, 90, 6, 0x0A0, 0x10, 4, 3),
-+ PINS_FIELD_BASE(91, 94, 6, 0x0A0, 0x10, 8, 3),
-+ PINS_FIELD_BASE(95, 96, 6, 0x0A0, 0x10, 24, 3),
-+ PINS_FIELD_BASE(97, 98, 6, 0x0A0, 0x10, 28, 3),
-+ PIN_FIELD_BASE(99, 99, 6, 0x0B0, 0x10, 0, 3),
-+ PIN_FIELD_BASE(100, 100, 6, 0x0B0, 0x10, 4, 3),
-+ PINS_FIELD_BASE(101, 102, 6, 0x0B0, 0x10, 8, 3),
-+ PINS_FIELD_BASE(103, 104, 6, 0x0B0, 0x10, 20, 3),
-+ PINS_FIELD_BASE(105, 106, 6, 0x0B0, 0x10, 24, 3),
-+ PIN_FIELD_BASE(107, 107, 7, 0x0A0, 0x10, 0, 3),
-+ PIN_FIELD_BASE(108, 108, 7, 0x0A0, 0x10, 4, 3),
-+ PIN_FIELD_BASE(109, 109, 7, 0x0A0, 0x10, 8, 3),
-+ PIN_FIELD_BASE(110, 110, 7, 0x0A0, 0x10, 0, 3),
-+ PIN_FIELD_BASE(111, 111, 7, 0x0A0, 0x10, 4, 3),
-+ PIN_FIELD_BASE(112, 112, 7, 0x0A0, 0x10, 8, 3),
-+ PIN_FIELD_BASE(113, 113, 7, 0x0A0, 0x10, 16, 3),
-+ PIN_FIELD_BASE(114, 114, 7, 0x0A0, 0x10, 20, 3),
-+ PIN_FIELD_BASE(115, 115, 7, 0x0A0, 0x10, 24, 3),
-+ PIN_FIELD_BASE(116, 116, 7, 0x0A0, 0x10, 28, 3),
-+ PIN_FIELD_BASE(117, 117, 7, 0x0B0, 0x10, 0, 3),
-+ PIN_FIELD_BASE(118, 118, 7, 0x0B0, 0x10, 4, 3),
-+ PIN_FIELD_BASE(119, 119, 7, 0x0B0, 0x10, 8, 3),
-+ PIN_FIELD_BASE(120, 120, 7, 0x0B0, 0x10, 12, 3),
-+ PIN_FIELD_BASE(121, 121, 7, 0x0B0, 0x10, 16, 3),
-+ PIN_FIELD_BASE(122, 122, 8, 0x0A0, 0x10, 0, 3),
-+ PIN_FIELD_BASE(123, 123, 8, 0x0A0, 0x10, 4, 3),
-+ PIN_FIELD_BASE(124, 124, 8, 0x0A0, 0x10, 8, 3),
-+ PINS_FIELD_BASE(125, 130, 8, 0x0A0, 0x10, 4, 3),
-+ PIN_FIELD_BASE(131, 131, 8, 0x0A0, 0x10, 12, 3),
-+ PIN_FIELD_BASE(132, 132, 8, 0x0A0, 0x10, 4, 3),
-+ PIN_FIELD_BASE(133, 133, 8, 0x0A0, 0x10, 16, 3),
-+ PIN_FIELD_BASE(134, 134, 1, 0x0A0, 0x10, 0, 3),
-+ PIN_FIELD_BASE(135, 135, 1, 0x0A0, 0x10, 4, 3),
-+ PINS_FIELD_BASE(136, 143, 1, 0x0A0, 0x10, 8, 3),
-+ PINS_FIELD_BASE(144, 147, 1, 0x0A0, 0x10, 16, 3),
-+ PIN_FIELD_BASE(148, 148, 1, 0x0A0, 0x10, 20, 3),
-+ PIN_FIELD_BASE(149, 149, 1, 0x0A0, 0x10, 24, 3),
-+ PINS_FIELD_BASE(150, 153, 1, 0x0B0, 0x10, 0, 3),
-+ PIN_FIELD_BASE(154, 154, 1, 0x0B0, 0x10, 4, 3),
-+ PINS_FIELD_BASE(155, 157, 1, 0x0B0, 0x10, 8, 3),
-+ PINS_FIELD_BASE(158, 160, 1, 0x0B0, 0x10, 0, 3),
-+ PINS_FIELD_BASE(161, 164, 2, 0x0A0, 0x10, 0, 3),
-+ PINS_FIELD_BASE(165, 166, 2, 0x0A0, 0x10, 4, 3),
-+ PINS_FIELD_BASE(167, 168, 4, 0x0A0, 0x10, 8, 3),
-+ PIN_FIELD_BASE(169, 169, 4, 0x0A0, 0x10, 12, 3),
-+ PINS_FIELD_BASE(170, 174, 4, 0x0A0, 0x10, 16, 3),
-+ PINS_FIELD_BASE(175, 176, 4, 0x0A0, 0x10, 12, 3),
-+ PINS_FIELD_BASE(177, 179, 6, 0x0A0, 0x10, 16, 3),
-+};
-+
-+static const struct mtk_pin_field_calc mt8183_pin_pupd_range[] = {
-+ PIN_FIELD_BASE(29, 29, 2, 0x0C0, 0x10, 2, 1),
-+ PIN_FIELD_BASE(30, 30, 2, 0x0C0, 0x10, 6, 1),
-+ PIN_FIELD_BASE(31, 31, 2, 0x0C0, 0x10, 10, 1),
-+ PIN_FIELD_BASE(32, 32, 2, 0x0C0, 0x10, 14, 1),
-+ PIN_FIELD_BASE(33, 33, 2, 0x0C0, 0x10, 18, 1),
-+ PIN_FIELD_BASE(34, 34, 2, 0x0C0, 0x10, 22, 1),
-+ PIN_FIELD_BASE(35, 35, 3, 0x0C0, 0x10, 2, 1),
-+ PIN_FIELD_BASE(36, 36, 3, 0x0C0, 0x10, 6, 1),
-+ PIN_FIELD_BASE(37, 37, 3, 0x0C0, 0x10, 10, 1),
-+ PIN_FIELD_BASE(38, 38, 3, 0x0C0, 0x10, 14, 1),
-+ PIN_FIELD_BASE(39, 39, 3, 0x0C0, 0x10, 18, 1),
-+ PIN_FIELD_BASE(40, 40, 3, 0x0C0, 0x10, 22, 1),
-+ PIN_FIELD_BASE(41, 41, 3, 0x0C0, 0x10, 26, 1),
-+ PIN_FIELD_BASE(42, 42, 3, 0x0C0, 0x10, 30, 1),
-+ PIN_FIELD_BASE(91, 91, 6, 0x0C0, 0x10, 2, 1),
-+ PIN_FIELD_BASE(92, 92, 6, 0x0C0, 0x10, 6, 1),
-+ PIN_FIELD_BASE(93, 93, 6, 0x0C0, 0x10, 10, 1),
-+ PIN_FIELD_BASE(94, 94, 6, 0x0C0, 0x10, 14, 1),
-+ PIN_FIELD_BASE(122, 122, 8, 0x0C0, 0x10, 2, 1),
-+ PIN_FIELD_BASE(123, 123, 8, 0x0C0, 0x10, 6, 1),
-+ PIN_FIELD_BASE(124, 124, 8, 0x0C0, 0x10, 10, 1),
-+ PIN_FIELD_BASE(125, 125, 8, 0x0C0, 0x10, 14, 1),
-+ PIN_FIELD_BASE(126, 126, 8, 0x0C0, 0x10, 18, 1),
-+ PIN_FIELD_BASE(127, 127, 8, 0x0C0, 0x10, 22, 1),
-+ PIN_FIELD_BASE(128, 128, 8, 0x0C0, 0x10, 26, 1),
-+ PIN_FIELD_BASE(129, 129, 8, 0x0C0, 0x10, 30, 1),
-+ PIN_FIELD_BASE(130, 130, 8, 0x0D0, 0x10, 2, 1),
-+ PIN_FIELD_BASE(131, 131, 8, 0x0D0, 0x10, 6, 1),
-+ PIN_FIELD_BASE(132, 132, 8, 0x0D0, 0x10, 10, 1),
-+ PIN_FIELD_BASE(133, 133, 8, 0x0D0, 0x10, 14, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt8183_pin_r0_range[] = {
-+ PIN_FIELD_BASE(29, 29, 2, 0x0C0, 0x10, 0, 1),
-+ PIN_FIELD_BASE(30, 30, 2, 0x0C0, 0x10, 4, 1),
-+ PIN_FIELD_BASE(31, 31, 2, 0x0C0, 0x10, 8, 1),
-+ PIN_FIELD_BASE(32, 32, 2, 0x0C0, 0x10, 12, 1),
-+ PIN_FIELD_BASE(33, 33, 2, 0x0C0, 0x10, 16, 1),
-+ PIN_FIELD_BASE(34, 34, 2, 0x0C0, 0x10, 20, 1),
-+ PIN_FIELD_BASE(35, 35, 3, 0x0C0, 0x10, 0, 1),
-+ PIN_FIELD_BASE(36, 36, 3, 0x0C0, 0x10, 4, 1),
-+ PIN_FIELD_BASE(37, 37, 3, 0x0C0, 0x10, 8, 1),
-+ PIN_FIELD_BASE(38, 38, 3, 0x0C0, 0x10, 12, 1),
-+ PIN_FIELD_BASE(39, 39, 3, 0x0C0, 0x10, 16, 1),
-+ PIN_FIELD_BASE(40, 40, 3, 0x0C0, 0x10, 20, 1),
-+ PIN_FIELD_BASE(41, 41, 3, 0x0C0, 0x10, 24, 1),
-+ PIN_FIELD_BASE(42, 42, 3, 0x0C0, 0x10, 28, 1),
-+ PIN_FIELD_BASE(48, 48, 3, 0x0F0, 0x10, 18, 1),
-+ PIN_FIELD_BASE(49, 49, 3, 0x0F0, 0x10, 13, 1),
-+ PIN_FIELD_BASE(50, 50, 4, 0x0F0, 0x10, 10, 1),
-+ PIN_FIELD_BASE(51, 51, 4, 0x0F0, 0x10, 5, 1),
-+ PIN_FIELD_BASE(81, 81, 5, 0x0F0, 0x10, 7, 1),
-+ PIN_FIELD_BASE(82, 82, 5, 0x0F0, 0x10, 5, 1),
-+ PIN_FIELD_BASE(83, 83, 5, 0x0F0, 0x10, 15, 1),
-+ PIN_FIELD_BASE(84, 84, 5, 0x0F0, 0x10, 17, 1),
-+ PIN_FIELD_BASE(91, 91, 6, 0x0C0, 0x10, 0, 1),
-+ PIN_FIELD_BASE(92, 92, 6, 0x0C0, 0x10, 4, 1),
-+ PIN_FIELD_BASE(93, 93, 6, 0x0C0, 0x10, 8, 1),
-+ PIN_FIELD_BASE(94, 94, 6, 0x0C0, 0x10, 12, 1),
-+ PIN_FIELD_BASE(103, 103, 6, 0x0F0, 0x10, 20, 1),
-+ PIN_FIELD_BASE(104, 104, 6, 0x0F0, 0x10, 10, 1),
-+ PIN_FIELD_BASE(105, 105, 6, 0x0F0, 0x10, 22, 1),
-+ PIN_FIELD_BASE(106, 106, 6, 0x0F0, 0x10, 12, 1),
-+ PIN_FIELD_BASE(122, 122, 8, 0x0C0, 0x10, 0, 1),
-+ PIN_FIELD_BASE(123, 123, 8, 0x0C0, 0x10, 4, 1),
-+ PIN_FIELD_BASE(124, 124, 8, 0x0C0, 0x10, 8, 1),
-+ PIN_FIELD_BASE(125, 125, 8, 0x0C0, 0x10, 12, 1),
-+ PIN_FIELD_BASE(126, 126, 8, 0x0C0, 0x10, 16, 1),
-+ PIN_FIELD_BASE(127, 127, 8, 0x0C0, 0x10, 20, 1),
-+ PIN_FIELD_BASE(128, 128, 8, 0x0C0, 0x10, 24, 1),
-+ PIN_FIELD_BASE(129, 129, 8, 0x0C0, 0x10, 28, 1),
-+ PIN_FIELD_BASE(130, 130, 8, 0x0D0, 0x10, 0, 1),
-+ PIN_FIELD_BASE(131, 131, 8, 0x0D0, 0x10, 4, 1),
-+ PIN_FIELD_BASE(132, 132, 8, 0x0D0, 0x10, 8, 1),
-+ PIN_FIELD_BASE(133, 133, 8, 0x0D0, 0x10, 12, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt8183_pin_r1_range[] = {
-+ PIN_FIELD_BASE(29, 29, 2, 0x0C0, 0x10, 1, 1),
-+ PIN_FIELD_BASE(30, 30, 2, 0x0C0, 0x10, 5, 1),
-+ PIN_FIELD_BASE(31, 31, 2, 0x0C0, 0x10, 9, 1),
-+ PIN_FIELD_BASE(32, 32, 2, 0x0C0, 0x10, 13, 1),
-+ PIN_FIELD_BASE(33, 33, 2, 0x0C0, 0x10, 17, 1),
-+ PIN_FIELD_BASE(34, 34, 2, 0x0C0, 0x10, 21, 1),
-+ PIN_FIELD_BASE(35, 35, 3, 0x0C0, 0x10, 1, 1),
-+ PIN_FIELD_BASE(36, 36, 3, 0x0C0, 0x10, 5, 1),
-+ PIN_FIELD_BASE(37, 37, 3, 0x0C0, 0x10, 9, 1),
-+ PIN_FIELD_BASE(38, 38, 3, 0x0C0, 0x10, 13, 1),
-+ PIN_FIELD_BASE(39, 39, 3, 0x0C0, 0x10, 17, 1),
-+ PIN_FIELD_BASE(40, 40, 3, 0x0C0, 0x10, 21, 1),
-+ PIN_FIELD_BASE(41, 41, 3, 0x0C0, 0x10, 25, 1),
-+ PIN_FIELD_BASE(42, 42, 3, 0x0C0, 0x10, 29, 1),
-+ PIN_FIELD_BASE(48, 48, 3, 0x0F0, 0x10, 19, 1),
-+ PIN_FIELD_BASE(49, 49, 3, 0x0F0, 0x10, 14, 1),
-+ PIN_FIELD_BASE(50, 50, 4, 0x0F0, 0x10, 11, 1),
-+ PIN_FIELD_BASE(51, 51, 4, 0x0F0, 0x10, 6, 1),
-+ PIN_FIELD_BASE(81, 81, 5, 0x0F0, 0x10, 8, 1),
-+ PIN_FIELD_BASE(82, 82, 5, 0x0F0, 0x10, 6, 1),
-+ PIN_FIELD_BASE(83, 83, 5, 0x0F0, 0x10, 16, 1),
-+ PIN_FIELD_BASE(84, 84, 5, 0x0F0, 0x10, 18, 1),
-+ PIN_FIELD_BASE(91, 91, 6, 0x0C0, 0x10, 1, 1),
-+ PIN_FIELD_BASE(92, 92, 6, 0x0C0, 0x10, 5, 1),
-+ PIN_FIELD_BASE(93, 93, 6, 0x0C0, 0x10, 9, 1),
-+ PIN_FIELD_BASE(94, 94, 6, 0x0C0, 0x10, 13, 1),
-+ PIN_FIELD_BASE(103, 103, 6, 0x0F0, 0x10, 21, 1),
-+ PIN_FIELD_BASE(104, 104, 6, 0x0F0, 0x10, 11, 1),
-+ PIN_FIELD_BASE(105, 105, 6, 0x0F0, 0x10, 23, 1),
-+ PIN_FIELD_BASE(106, 106, 6, 0x0F0, 0x10, 13, 1),
-+ PIN_FIELD_BASE(122, 122, 8, 0x0C0, 0x10, 1, 1),
-+ PIN_FIELD_BASE(123, 123, 8, 0x0C0, 0x10, 5, 1),
-+ PIN_FIELD_BASE(124, 124, 8, 0x0C0, 0x10, 9, 1),
-+ PIN_FIELD_BASE(125, 125, 8, 0x0C0, 0x10, 13, 1),
-+ PIN_FIELD_BASE(126, 126, 8, 0x0C0, 0x10, 17, 1),
-+ PIN_FIELD_BASE(127, 127, 8, 0x0C0, 0x10, 21, 1),
-+ PIN_FIELD_BASE(128, 128, 8, 0x0C0, 0x10, 25, 1),
-+ PIN_FIELD_BASE(129, 129, 8, 0x0C0, 0x10, 29, 1),
-+ PIN_FIELD_BASE(130, 130, 8, 0x0D0, 0x10, 1, 1),
-+ PIN_FIELD_BASE(131, 131, 8, 0x0D0, 0x10, 5, 1),
-+ PIN_FIELD_BASE(132, 132, 8, 0x0D0, 0x10, 9, 1),
-+ PIN_FIELD_BASE(133, 133, 8, 0x0D0, 0x10, 13, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt8183_pin_e1e0en_range[] = {
-+ PIN_FIELD_BASE(48, 48, 3, 0x0F0, 0x10, 20, 1),
-+ PIN_FIELD_BASE(49, 49, 3, 0x0F0, 0x10, 15, 1),
-+ PIN_FIELD_BASE(50, 50, 4, 0x0F0, 0x10, 12, 1),
-+ PIN_FIELD_BASE(51, 51, 4, 0x0F0, 0x10, 7, 1),
-+ PIN_FIELD_BASE(81, 81, 5, 0x0F0, 0x10, 12, 1),
-+ PIN_FIELD_BASE(82, 82, 5, 0x0F0, 0x10, 9, 1),
-+ PIN_FIELD_BASE(83, 83, 5, 0x0F0, 0x10, 19, 1),
-+ PIN_FIELD_BASE(84, 84, 5, 0x0F0, 0x10, 22, 1),
-+ PIN_FIELD_BASE(103, 103, 6, 0x0F0, 0x10, 24, 1),
-+ PIN_FIELD_BASE(104, 104, 6, 0x0F0, 0x10, 14, 1),
-+ PIN_FIELD_BASE(105, 105, 6, 0x0F0, 0x10, 27, 1),
-+ PIN_FIELD_BASE(106, 106, 6, 0x0F0, 0x10, 17, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt8183_pin_e0_range[] = {
-+ PIN_FIELD_BASE(48, 48, 3, 0x0F0, 0x10, 21, 1),
-+ PIN_FIELD_BASE(49, 49, 3, 0x0F0, 0x10, 16, 1),
-+ PIN_FIELD_BASE(50, 50, 4, 0x0F0, 0x10, 13, 1),
-+ PIN_FIELD_BASE(51, 51, 4, 0x0F0, 0x10, 8, 1),
-+ PIN_FIELD_BASE(81, 81, 5, 0x0F0, 0x10, 13, 1),
-+ PIN_FIELD_BASE(82, 82, 5, 0x0F0, 0x10, 10, 1),
-+ PIN_FIELD_BASE(83, 83, 5, 0x0F0, 0x10, 20, 1),
-+ PIN_FIELD_BASE(84, 84, 5, 0x0F0, 0x10, 23, 1),
-+ PIN_FIELD_BASE(103, 103, 6, 0x0F0, 0x10, 25, 1),
-+ PIN_FIELD_BASE(104, 104, 6, 0x0F0, 0x10, 15, 1),
-+ PIN_FIELD_BASE(105, 105, 6, 0x0F0, 0x10, 28, 1),
-+ PIN_FIELD_BASE(106, 106, 6, 0x0F0, 0x10, 18, 1),
-+};
-+
-+static const struct mtk_pin_field_calc mt8183_pin_e1_range[] = {
-+ PIN_FIELD_BASE(48, 48, 3, 0x0F0, 0x10, 22, 1),
-+ PIN_FIELD_BASE(49, 49, 3, 0x0F0, 0x10, 17, 1),
-+ PIN_FIELD_BASE(50, 50, 4, 0x0F0, 0x10, 14, 1),
-+ PIN_FIELD_BASE(51, 51, 4, 0x0F0, 0x10, 9, 1),
-+ PIN_FIELD_BASE(81, 81, 5, 0x0F0, 0x10, 14, 1),
-+ PIN_FIELD_BASE(82, 82, 5, 0x0F0, 0x10, 11, 1),
-+ PIN_FIELD_BASE(83, 83, 5, 0x0F0, 0x10, 21, 1),
-+ PIN_FIELD_BASE(84, 84, 5, 0x0F0, 0x10, 24, 1),
-+ PIN_FIELD_BASE(103, 103, 6, 0x0F0, 0x10, 26, 1),
-+ PIN_FIELD_BASE(104, 104, 6, 0x0F0, 0x10, 16, 1),
-+ PIN_FIELD_BASE(105, 105, 6, 0x0F0, 0x10, 29, 1),
-+ PIN_FIELD_BASE(106, 106, 6, 0x0F0, 0x10, 19, 1),
-+};
-+
-+static const struct mtk_pin_reg_calc mt8183_reg_cals[PINCTRL_PIN_REG_MAX] = {
-+ [PINCTRL_PIN_REG_MODE] = MTK_RANGE(mt8183_pin_mode_range),
-+ [PINCTRL_PIN_REG_DIR] = MTK_RANGE(mt8183_pin_dir_range),
-+ [PINCTRL_PIN_REG_DI] = MTK_RANGE(mt8183_pin_di_range),
-+ [PINCTRL_PIN_REG_DO] = MTK_RANGE(mt8183_pin_do_range),
-+ [PINCTRL_PIN_REG_SMT] = MTK_RANGE(mt8183_pin_smt_range),
-+ [PINCTRL_PIN_REG_IES] = MTK_RANGE(mt8183_pin_ies_range),
-+ [PINCTRL_PIN_REG_PULLEN] = MTK_RANGE(mt8183_pin_pullen_range),
-+ [PINCTRL_PIN_REG_PULLSEL] = MTK_RANGE(mt8183_pin_pullsel_range),
-+ [PINCTRL_PIN_REG_DRV] = MTK_RANGE(mt8183_pin_drv_range),
-+ [PINCTRL_PIN_REG_PUPD] = MTK_RANGE(mt8183_pin_pupd_range),
-+ [PINCTRL_PIN_REG_R0] = MTK_RANGE(mt8183_pin_r0_range),
-+ [PINCTRL_PIN_REG_R1] = MTK_RANGE(mt8183_pin_r1_range),
-+ [PINCTRL_PIN_REG_DRV_EN] = MTK_RANGE(mt8183_pin_e1e0en_range),
-+ [PINCTRL_PIN_REG_DRV_E0] = MTK_RANGE(mt8183_pin_e0_range),
-+ [PINCTRL_PIN_REG_DRV_E1] = MTK_RANGE(mt8183_pin_e1_range),
-+};
-+
-+static const char * const mt8183_pinctrl_register_base_names[] = {
-+ "iocfg0", "iocfg1", "iocfg2", "iocfg3", "iocfg4", "iocfg5",
-+ "iocfg6", "iocfg7", "iocfg8",
-+};
-+
-+static const struct mtk_eint_hw mt8183_eint_hw = {
-+ .port_mask = 7,
-+ .ports = 6,
-+ .ap_num = 212,
-+ .db_cnt = 13,
-+};
-+
-+static const struct mtk_pin_soc mt8183_data = {
-+ .reg_cal = mt8183_reg_cals,
-+ .pins = mtk_pins_mt8183,
-+ .npins = ARRAY_SIZE(mtk_pins_mt8183),
-+ .ngrps = ARRAY_SIZE(mtk_pins_mt8183),
-+ .eint_hw = &mt8183_eint_hw,
-+ .gpio_m = 0,
-+ .ies_present = true,
-+ .base_names = mt8183_pinctrl_register_base_names,
-+ .nbase_names = ARRAY_SIZE(mt8183_pinctrl_register_base_names),
-+ .bias_disable_set = mtk_pinconf_bias_disable_set_rev1,
-+ .bias_disable_get = mtk_pinconf_bias_disable_get_rev1,
-+ .bias_set = mtk_pinconf_bias_set_rev1,
-+ .bias_get = mtk_pinconf_bias_get_rev1,
-+ .drive_set = mtk_pinconf_drive_set_rev1,
-+ .drive_get = mtk_pinconf_drive_get_rev1,
-+ .adv_pull_get = mtk_pinconf_adv_pull_get,
-+ .adv_pull_set = mtk_pinconf_adv_pull_set,
-+ .adv_drive_get = mtk_pinconf_adv_drive_get,
-+ .adv_drive_set = mtk_pinconf_adv_drive_set,
-+};
-+
-+static const struct of_device_id mt8183_pinctrl_of_match[] = {
-+ { .compatible = "mediatek,mt8183-pinctrl", },
-+ { }
-+};
-+
-+static int mt8183_pinctrl_probe(struct platform_device *pdev)
-+{
-+ return mtk_paris_pinctrl_probe(pdev, &mt8183_data);
-+}
-+
-+static struct platform_driver mt8183_pinctrl_driver = {
-+ .driver = {
-+ .name = "mt8183-pinctrl",
-+ .of_match_table = mt8183_pinctrl_of_match,
-+ .pm = &mtk_paris_pinctrl_pm_ops,
-+ },
-+ .probe = mt8183_pinctrl_probe,
-+};
-+
-+static int __init mt8183_pinctrl_init(void)
-+{
-+ return platform_driver_register(&mt8183_pinctrl_driver);
-+}
-+arch_initcall(mt8183_pinctrl_init);
---- /dev/null
-+++ b/drivers/pinctrl/mediatek/pinctrl-mt8516.c
-@@ -0,0 +1,362 @@
-+// SPDX-License-Identifier: GPL-2.0
-+/*
-+ * Copyright (c) 2019 MediaTek Inc.
-+ * Author: Min.Guo <min.guo@mediatek.com>
-+ */
-+
-+#include <dt-bindings/pinctrl/mt65xx.h>
-+#include <linux/of.h>
-+#include <linux/of_device.h>
-+#include <linux/module.h>
-+#include <linux/pinctrl/pinctrl.h>
-+#include <linux/platform_device.h>
-+#include <linux/regmap.h>
-+
-+#include "pinctrl-mtk-common.h"
-+#include "pinctrl-mtk-mt8516.h"
-+
-+static const struct mtk_drv_group_desc mt8516_drv_grp[] = {
-+ /* 0E4E8SR 4/8/12/16 */
-+ MTK_DRV_GRP(4, 16, 1, 2, 4),
-+ /* 0E2E4SR 2/4/6/8 */
-+ MTK_DRV_GRP(2, 8, 1, 2, 2),
-+ /* E8E4E2 2/4/6/8/10/12/14/16 */
-+ MTK_DRV_GRP(2, 16, 0, 2, 2)
-+};
-+
-+static const struct mtk_pin_drv_grp mt8516_pin_drv[] = {
-+ MTK_PIN_DRV_GRP(0, 0xd00, 0, 0),
-+ MTK_PIN_DRV_GRP(1, 0xd00, 0, 0),
-+ MTK_PIN_DRV_GRP(2, 0xd00, 0, 0),
-+ MTK_PIN_DRV_GRP(3, 0xd00, 0, 0),
-+ MTK_PIN_DRV_GRP(4, 0xd00, 0, 0),
-+
-+ MTK_PIN_DRV_GRP(5, 0xd00, 4, 0),
-+ MTK_PIN_DRV_GRP(6, 0xd00, 4, 0),
-+ MTK_PIN_DRV_GRP(7, 0xd00, 4, 0),
-+ MTK_PIN_DRV_GRP(8, 0xd00, 4, 0),
-+ MTK_PIN_DRV_GRP(9, 0xd00, 4, 0),
-+ MTK_PIN_DRV_GRP(10, 0xd00, 4, 0),
-+
-+ MTK_PIN_DRV_GRP(11, 0xd00, 8, 0),
-+ MTK_PIN_DRV_GRP(12, 0xd00, 8, 0),
-+ MTK_PIN_DRV_GRP(13, 0xd00, 8, 0),
-+
-+ MTK_PIN_DRV_GRP(14, 0xd00, 12, 2),
-+ MTK_PIN_DRV_GRP(15, 0xd00, 12, 2),
-+ MTK_PIN_DRV_GRP(16, 0xd00, 12, 2),
-+ MTK_PIN_DRV_GRP(17, 0xd00, 12, 2),
-+
-+ MTK_PIN_DRV_GRP(18, 0xd10, 0, 0),
-+ MTK_PIN_DRV_GRP(19, 0xd10, 0, 0),
-+ MTK_PIN_DRV_GRP(20, 0xd10, 0, 0),
-+
-+ MTK_PIN_DRV_GRP(21, 0xd00, 12, 2),
-+ MTK_PIN_DRV_GRP(22, 0xd00, 12, 2),
-+ MTK_PIN_DRV_GRP(23, 0xd00, 12, 2),
-+
-+ MTK_PIN_DRV_GRP(24, 0xd00, 8, 0),
-+ MTK_PIN_DRV_GRP(25, 0xd00, 8, 0),
-+
-+ MTK_PIN_DRV_GRP(26, 0xd10, 4, 1),
-+ MTK_PIN_DRV_GRP(27, 0xd10, 4, 1),
-+ MTK_PIN_DRV_GRP(28, 0xd10, 4, 1),
-+ MTK_PIN_DRV_GRP(29, 0xd10, 4, 1),
-+ MTK_PIN_DRV_GRP(30, 0xd10, 4, 1),
-+
-+ MTK_PIN_DRV_GRP(31, 0xd10, 8, 1),
-+ MTK_PIN_DRV_GRP(32, 0xd10, 8, 1),
-+ MTK_PIN_DRV_GRP(33, 0xd10, 8, 1),
-+
-+ MTK_PIN_DRV_GRP(34, 0xd10, 12, 0),
-+ MTK_PIN_DRV_GRP(35, 0xd10, 12, 0),
-+
-+ MTK_PIN_DRV_GRP(36, 0xd20, 0, 0),
-+ MTK_PIN_DRV_GRP(37, 0xd20, 0, 0),
-+ MTK_PIN_DRV_GRP(38, 0xd20, 0, 0),
-+ MTK_PIN_DRV_GRP(39, 0xd20, 0, 0),
-+
-+ MTK_PIN_DRV_GRP(40, 0xd20, 4, 1),
-+
-+ MTK_PIN_DRV_GRP(41, 0xd20, 8, 1),
-+ MTK_PIN_DRV_GRP(42, 0xd20, 8, 1),
-+ MTK_PIN_DRV_GRP(43, 0xd20, 8, 1),
-+
-+ MTK_PIN_DRV_GRP(44, 0xd20, 12, 1),
-+ MTK_PIN_DRV_GRP(45, 0xd20, 12, 1),
-+ MTK_PIN_DRV_GRP(46, 0xd20, 12, 1),
-+ MTK_PIN_DRV_GRP(47, 0xd20, 12, 1),
-+
-+ MTK_PIN_DRV_GRP(48, 0xd30, 0, 1),
-+ MTK_PIN_DRV_GRP(49, 0xd30, 0, 1),
-+ MTK_PIN_DRV_GRP(50, 0xd30, 0, 1),
-+ MTK_PIN_DRV_GRP(51, 0xd30, 0, 1),
-+
-+ MTK_PIN_DRV_GRP(54, 0xd30, 8, 1),
-+
-+ MTK_PIN_DRV_GRP(55, 0xd30, 12, 1),
-+ MTK_PIN_DRV_GRP(56, 0xd30, 12, 1),
-+ MTK_PIN_DRV_GRP(57, 0xd30, 12, 1),
-+
-+ MTK_PIN_DRV_GRP(62, 0xd40, 8, 1),
-+ MTK_PIN_DRV_GRP(63, 0xd40, 8, 1),
-+ MTK_PIN_DRV_GRP(64, 0xd40, 8, 1),
-+ MTK_PIN_DRV_GRP(65, 0xd40, 8, 1),
-+ MTK_PIN_DRV_GRP(66, 0xd40, 8, 1),
-+ MTK_PIN_DRV_GRP(67, 0xd40, 8, 1),
-+
-+ MTK_PIN_DRV_GRP(68, 0xd40, 12, 2),
-+
-+ MTK_PIN_DRV_GRP(69, 0xd50, 0, 2),
-+
-+ MTK_PIN_DRV_GRP(70, 0xd50, 4, 2),
-+ MTK_PIN_DRV_GRP(71, 0xd50, 4, 2),
-+ MTK_PIN_DRV_GRP(72, 0xd50, 4, 2),
-+ MTK_PIN_DRV_GRP(73, 0xd50, 4, 2),
-+
-+ MTK_PIN_DRV_GRP(100, 0xd50, 8, 1),
-+ MTK_PIN_DRV_GRP(101, 0xd50, 8, 1),
-+ MTK_PIN_DRV_GRP(102, 0xd50, 8, 1),
-+ MTK_PIN_DRV_GRP(103, 0xd50, 8, 1),
-+
-+ MTK_PIN_DRV_GRP(104, 0xd50, 12, 2),
-+
-+ MTK_PIN_DRV_GRP(105, 0xd60, 0, 2),
-+
-+ MTK_PIN_DRV_GRP(106, 0xd60, 4, 2),
-+ MTK_PIN_DRV_GRP(107, 0xd60, 4, 2),
-+ MTK_PIN_DRV_GRP(108, 0xd60, 4, 2),
-+ MTK_PIN_DRV_GRP(109, 0xd60, 4, 2),
-+
-+ MTK_PIN_DRV_GRP(110, 0xd70, 0, 2),
-+ MTK_PIN_DRV_GRP(111, 0xd70, 0, 2),
-+ MTK_PIN_DRV_GRP(112, 0xd70, 0, 2),
-+ MTK_PIN_DRV_GRP(113, 0xd70, 0, 2),
-+
-+ MTK_PIN_DRV_GRP(114, 0xd70, 4, 2),
-+
-+ MTK_PIN_DRV_GRP(115, 0xd60, 12, 2),
-+
-+ MTK_PIN_DRV_GRP(116, 0xd60, 8, 2),
-+
-+ MTK_PIN_DRV_GRP(117, 0xd70, 0, 2),
-+ MTK_PIN_DRV_GRP(118, 0xd70, 0, 2),
-+ MTK_PIN_DRV_GRP(119, 0xd70, 0, 2),
-+ MTK_PIN_DRV_GRP(120, 0xd70, 0, 2),
-+};
-+
-+static const struct mtk_pin_spec_pupd_set_samereg mt8516_spec_pupd[] = {
-+ MTK_PIN_PUPD_SPEC_SR(14, 0xe50, 14, 13, 12),
-+ MTK_PIN_PUPD_SPEC_SR(15, 0xe60, 2, 1, 0),
-+ MTK_PIN_PUPD_SPEC_SR(16, 0xe60, 6, 5, 4),
-+ MTK_PIN_PUPD_SPEC_SR(17, 0xe60, 10, 9, 8),
-+
-+ MTK_PIN_PUPD_SPEC_SR(21, 0xe60, 14, 13, 12),
-+ MTK_PIN_PUPD_SPEC_SR(22, 0xe70, 2, 1, 0),
-+ MTK_PIN_PUPD_SPEC_SR(23, 0xe70, 6, 5, 4),
-+
-+ MTK_PIN_PUPD_SPEC_SR(40, 0xe80, 2, 1, 0),
-+ MTK_PIN_PUPD_SPEC_SR(41, 0xe80, 6, 5, 4),
-+ MTK_PIN_PUPD_SPEC_SR(42, 0xe90, 2, 1, 0),
-+ MTK_PIN_PUPD_SPEC_SR(43, 0xe90, 6, 5, 4),
-+
-+ MTK_PIN_PUPD_SPEC_SR(68, 0xe50, 10, 9, 8),
-+ MTK_PIN_PUPD_SPEC_SR(69, 0xe50, 6, 5, 4),
-+ MTK_PIN_PUPD_SPEC_SR(70, 0xe40, 6, 5, 4),
-+ MTK_PIN_PUPD_SPEC_SR(71, 0xe40, 10, 9, 8),
-+ MTK_PIN_PUPD_SPEC_SR(72, 0xe40, 14, 13, 12),
-+ MTK_PIN_PUPD_SPEC_SR(73, 0xe50, 2, 1, 0),
-+
-+ MTK_PIN_PUPD_SPEC_SR(104, 0xe40, 2, 1, 0),
-+ MTK_PIN_PUPD_SPEC_SR(105, 0xe30, 14, 13, 12),
-+ MTK_PIN_PUPD_SPEC_SR(106, 0xe20, 14, 13, 12),
-+ MTK_PIN_PUPD_SPEC_SR(107, 0xe30, 2, 1, 0),
-+ MTK_PIN_PUPD_SPEC_SR(108, 0xe30, 6, 5, 4),
-+ MTK_PIN_PUPD_SPEC_SR(109, 0xe30, 10, 9, 8),
-+ MTK_PIN_PUPD_SPEC_SR(110, 0xe10, 14, 13, 12),
-+ MTK_PIN_PUPD_SPEC_SR(111, 0xe10, 10, 9, 8),
-+ MTK_PIN_PUPD_SPEC_SR(112, 0xe10, 6, 5, 4),
-+ MTK_PIN_PUPD_SPEC_SR(113, 0xe10, 2, 1, 0),
-+ MTK_PIN_PUPD_SPEC_SR(114, 0xe20, 10, 9, 8),
-+ MTK_PIN_PUPD_SPEC_SR(115, 0xe20, 2, 1, 0),
-+ MTK_PIN_PUPD_SPEC_SR(116, 0xe20, 6, 5, 4),
-+ MTK_PIN_PUPD_SPEC_SR(117, 0xe00, 14, 13, 12),
-+ MTK_PIN_PUPD_SPEC_SR(118, 0xe00, 10, 9, 8),
-+ MTK_PIN_PUPD_SPEC_SR(119, 0xe00, 6, 5, 4),
-+ MTK_PIN_PUPD_SPEC_SR(120, 0xe00, 2, 1, 0),
-+};
-+
-+static int mt8516_spec_pull_set(struct regmap *regmap, unsigned int pin,
-+ unsigned char align, bool isup, unsigned int r1r0)
-+{
-+ return mtk_pctrl_spec_pull_set_samereg(regmap, mt8516_spec_pupd,
-+ ARRAY_SIZE(mt8516_spec_pupd), pin, align, isup, r1r0);
-+}
-+
-+static const struct mtk_pin_ies_smt_set mt8516_ies_set[] = {
-+ MTK_PIN_IES_SMT_SPEC(0, 6, 0x900, 2),
-+ MTK_PIN_IES_SMT_SPEC(7, 10, 0x900, 3),
-+ MTK_PIN_IES_SMT_SPEC(11, 13, 0x900, 12),
-+ MTK_PIN_IES_SMT_SPEC(14, 17, 0x900, 13),
-+ MTK_PIN_IES_SMT_SPEC(18, 20, 0x910, 10),
-+ MTK_PIN_IES_SMT_SPEC(21, 23, 0x900, 13),
-+ MTK_PIN_IES_SMT_SPEC(24, 25, 0x900, 12),
-+ MTK_PIN_IES_SMT_SPEC(26, 30, 0x900, 0),
-+ MTK_PIN_IES_SMT_SPEC(31, 33, 0x900, 1),
-+ MTK_PIN_IES_SMT_SPEC(34, 39, 0x900, 2),
-+ MTK_PIN_IES_SMT_SPEC(40, 40, 0x910, 11),
-+ MTK_PIN_IES_SMT_SPEC(41, 43, 0x900, 10),
-+ MTK_PIN_IES_SMT_SPEC(44, 47, 0x900, 11),
-+ MTK_PIN_IES_SMT_SPEC(48, 51, 0x900, 14),
-+ MTK_PIN_IES_SMT_SPEC(52, 53, 0x910, 0),
-+ MTK_PIN_IES_SMT_SPEC(54, 54, 0x910, 2),
-+ MTK_PIN_IES_SMT_SPEC(55, 57, 0x910, 4),
-+ MTK_PIN_IES_SMT_SPEC(58, 59, 0x900, 15),
-+ MTK_PIN_IES_SMT_SPEC(60, 61, 0x910, 1),
-+ MTK_PIN_IES_SMT_SPEC(62, 65, 0x910, 5),
-+ MTK_PIN_IES_SMT_SPEC(66, 67, 0x910, 6),
-+ MTK_PIN_IES_SMT_SPEC(68, 68, 0x930, 2),
-+ MTK_PIN_IES_SMT_SPEC(69, 69, 0x930, 1),
-+ MTK_PIN_IES_SMT_SPEC(70, 70, 0x930, 6),
-+ MTK_PIN_IES_SMT_SPEC(71, 71, 0x930, 5),
-+ MTK_PIN_IES_SMT_SPEC(72, 72, 0x930, 4),
-+ MTK_PIN_IES_SMT_SPEC(73, 73, 0x930, 3),
-+ MTK_PIN_IES_SMT_SPEC(100, 103, 0x910, 7),
-+ MTK_PIN_IES_SMT_SPEC(104, 104, 0x920, 12),
-+ MTK_PIN_IES_SMT_SPEC(105, 105, 0x920, 11),
-+ MTK_PIN_IES_SMT_SPEC(106, 106, 0x930, 0),
-+ MTK_PIN_IES_SMT_SPEC(107, 107, 0x920, 15),
-+ MTK_PIN_IES_SMT_SPEC(108, 108, 0x920, 14),
-+ MTK_PIN_IES_SMT_SPEC(109, 109, 0x920, 13),
-+ MTK_PIN_IES_SMT_SPEC(110, 110, 0x920, 9),
-+ MTK_PIN_IES_SMT_SPEC(111, 111, 0x920, 8),
-+ MTK_PIN_IES_SMT_SPEC(112, 112, 0x920, 7),
-+ MTK_PIN_IES_SMT_SPEC(113, 113, 0x920, 6),
-+ MTK_PIN_IES_SMT_SPEC(114, 114, 0x920, 10),
-+ MTK_PIN_IES_SMT_SPEC(115, 115, 0x920, 1),
-+ MTK_PIN_IES_SMT_SPEC(116, 116, 0x920, 0),
-+ MTK_PIN_IES_SMT_SPEC(117, 117, 0x920, 5),
-+ MTK_PIN_IES_SMT_SPEC(118, 118, 0x920, 4),
-+ MTK_PIN_IES_SMT_SPEC(119, 119, 0x920, 3),
-+ MTK_PIN_IES_SMT_SPEC(120, 120, 0x920, 2),
-+ MTK_PIN_IES_SMT_SPEC(121, 124, 0x910, 9),
-+};
-+
-+static const struct mtk_pin_ies_smt_set mt8516_smt_set[] = {
-+ MTK_PIN_IES_SMT_SPEC(0, 6, 0xA00, 2),
-+ MTK_PIN_IES_SMT_SPEC(7, 10, 0xA00, 3),
-+ MTK_PIN_IES_SMT_SPEC(11, 13, 0xA00, 12),
-+ MTK_PIN_IES_SMT_SPEC(14, 17, 0xA00, 13),
-+ MTK_PIN_IES_SMT_SPEC(18, 20, 0xA10, 10),
-+ MTK_PIN_IES_SMT_SPEC(21, 23, 0xA00, 13),
-+ MTK_PIN_IES_SMT_SPEC(24, 25, 0xA00, 12),
-+ MTK_PIN_IES_SMT_SPEC(26, 30, 0xA00, 0),
-+ MTK_PIN_IES_SMT_SPEC(31, 33, 0xA00, 1),
-+ MTK_PIN_IES_SMT_SPEC(34, 39, 0xA900, 2),
-+ MTK_PIN_IES_SMT_SPEC(40, 40, 0xA10, 11),
-+ MTK_PIN_IES_SMT_SPEC(41, 43, 0xA00, 10),
-+ MTK_PIN_IES_SMT_SPEC(44, 47, 0xA00, 11),
-+ MTK_PIN_IES_SMT_SPEC(48, 51, 0xA00, 14),
-+ MTK_PIN_IES_SMT_SPEC(52, 53, 0xA10, 0),
-+ MTK_PIN_IES_SMT_SPEC(54, 54, 0xA10, 2),
-+ MTK_PIN_IES_SMT_SPEC(55, 57, 0xA10, 4),
-+ MTK_PIN_IES_SMT_SPEC(58, 59, 0xA00, 15),
-+ MTK_PIN_IES_SMT_SPEC(60, 61, 0xA10, 1),
-+ MTK_PIN_IES_SMT_SPEC(62, 65, 0xA10, 5),
-+ MTK_PIN_IES_SMT_SPEC(66, 67, 0xA10, 6),
-+ MTK_PIN_IES_SMT_SPEC(68, 68, 0xA30, 2),
-+ MTK_PIN_IES_SMT_SPEC(69, 69, 0xA30, 1),
-+ MTK_PIN_IES_SMT_SPEC(70, 70, 0xA30, 3),
-+ MTK_PIN_IES_SMT_SPEC(71, 71, 0xA30, 4),
-+ MTK_PIN_IES_SMT_SPEC(72, 72, 0xA30, 5),
-+ MTK_PIN_IES_SMT_SPEC(73, 73, 0xA30, 6),
-+
-+ MTK_PIN_IES_SMT_SPEC(100, 103, 0xA10, 7),
-+ MTK_PIN_IES_SMT_SPEC(104, 104, 0xA20, 12),
-+ MTK_PIN_IES_SMT_SPEC(105, 105, 0xA20, 11),
-+ MTK_PIN_IES_SMT_SPEC(106, 106, 0xA30, 13),
-+ MTK_PIN_IES_SMT_SPEC(107, 107, 0xA20, 14),
-+ MTK_PIN_IES_SMT_SPEC(108, 108, 0xA20, 15),
-+ MTK_PIN_IES_SMT_SPEC(109, 109, 0xA30, 0),
-+ MTK_PIN_IES_SMT_SPEC(110, 110, 0xA20, 9),
-+ MTK_PIN_IES_SMT_SPEC(111, 111, 0xA20, 8),
-+ MTK_PIN_IES_SMT_SPEC(112, 112, 0xA20, 7),
-+ MTK_PIN_IES_SMT_SPEC(113, 113, 0xA20, 6),
-+ MTK_PIN_IES_SMT_SPEC(114, 114, 0xA20, 10),
-+ MTK_PIN_IES_SMT_SPEC(115, 115, 0xA20, 1),
-+ MTK_PIN_IES_SMT_SPEC(116, 116, 0xA20, 0),
-+ MTK_PIN_IES_SMT_SPEC(117, 117, 0xA20, 5),
-+ MTK_PIN_IES_SMT_SPEC(118, 118, 0xA20, 4),
-+ MTK_PIN_IES_SMT_SPEC(119, 119, 0xA20, 3),
-+ MTK_PIN_IES_SMT_SPEC(120, 120, 0xA20, 2),
-+ MTK_PIN_IES_SMT_SPEC(121, 124, 0xA10, 9),
-+};
-+
-+static int mt8516_ies_smt_set(struct regmap *regmap, unsigned int pin,
-+ unsigned char align, int value, enum pin_config_param arg)
-+{
-+ if (arg == PIN_CONFIG_INPUT_ENABLE)
-+ return mtk_pconf_spec_set_ies_smt_range(regmap, mt8516_ies_set,
-+ ARRAY_SIZE(mt8516_ies_set), pin, align, value);
-+ else if (arg == PIN_CONFIG_INPUT_SCHMITT_ENABLE)
-+ return mtk_pconf_spec_set_ies_smt_range(regmap, mt8516_smt_set,
-+ ARRAY_SIZE(mt8516_smt_set), pin, align, value);
-+ return -EINVAL;
-+}
-+
-+static const struct mtk_pinctrl_devdata mt8516_pinctrl_data = {
-+ .pins = mtk_pins_mt8516,
-+ .npins = ARRAY_SIZE(mtk_pins_mt8516),
-+ .grp_desc = mt8516_drv_grp,
-+ .n_grp_cls = ARRAY_SIZE(mt8516_drv_grp),
-+ .pin_drv_grp = mt8516_pin_drv,
-+ .n_pin_drv_grps = ARRAY_SIZE(mt8516_pin_drv),
-+ .spec_pull_set = mt8516_spec_pull_set,
-+ .spec_ies_smt_set = mt8516_ies_smt_set,
-+ .dir_offset = 0x0000,
-+ .pullen_offset = 0x0500,
-+ .pullsel_offset = 0x0600,
-+ .dout_offset = 0x0100,
-+ .din_offset = 0x0200,
-+ .pinmux_offset = 0x0300,
-+ .type1_start = 125,
-+ .type1_end = 125,
-+ .port_shf = 4,
-+ .port_mask = 0xf,
-+ .port_align = 4,
-+ .eint_hw = {
-+ .port_mask = 7,
-+ .ports = 6,
-+ .ap_num = 169,
-+ .db_cnt = 64,
-+ },
-+};
-+
-+static int mt8516_pinctrl_probe(struct platform_device *pdev)
-+{
-+ return mtk_pctrl_init(pdev, &mt8516_pinctrl_data, NULL);
-+}
-+
-+static const struct of_device_id mt8516_pctrl_match[] = {
-+ {
-+ .compatible = "mediatek,mt8516-pinctrl",
-+ },
-+ {}
-+};
-+
-+MODULE_DEVICE_TABLE(of, mt8516_pctrl_match);
-+
-+static struct platform_driver mtk_pinctrl_driver = {
-+ .probe = mt8516_pinctrl_probe,
-+ .driver = {
-+ .name = "mediatek-mt8516-pinctrl",
-+ .of_match_table = mt8516_pctrl_match,
-+ .pm = &mtk_eint_pm_ops,
-+ },
-+};
-+
-+static int __init mtk_pinctrl_init(void)
-+{
-+ return platform_driver_register(&mtk_pinctrl_driver);
-+}
-+arch_initcall(mtk_pinctrl_init);
---- /dev/null
-+++ b/drivers/pinctrl/mediatek/pinctrl-mtk-common-v2.c
-@@ -0,0 +1,725 @@
-+// SPDX-License-Identifier: GPL-2.0
-+/*
-+ * Copyright (C) 2018 MediaTek Inc.
-+ *
-+ * Author: Sean Wang <sean.wang@mediatek.com>
-+ *
-+ */
-+
-+#include <linux/device.h>
-+#include <linux/err.h>
-+#include <linux/gpio/driver.h>
-+#include <linux/platform_device.h>
-+#include <linux/io.h>
-+#include <linux/of_irq.h>
-+
-+#include "mtk-eint.h"
-+#include "pinctrl-mtk-common-v2.h"
-+
-+/**
-+ * struct mtk_drive_desc - the structure that holds the information
-+ * of the driving current
-+ * @min: the minimum current of this group
-+ * @max: the maximum current of this group
-+ * @step: the step current of this group
-+ * @scal: the weight factor
-+ *
-+ * formula: output = ((input) / step - 1) * scal
-+ */
-+struct mtk_drive_desc {
-+ u8 min;
-+ u8 max;
-+ u8 step;
-+ u8 scal;
-+};
-+
-+/* The groups of drive strength */
-+static const struct mtk_drive_desc mtk_drive[] = {
-+ [DRV_GRP0] = { 4, 16, 4, 1 },
-+ [DRV_GRP1] = { 4, 16, 4, 2 },
-+ [DRV_GRP2] = { 2, 8, 2, 1 },
-+ [DRV_GRP3] = { 2, 8, 2, 2 },
-+ [DRV_GRP4] = { 2, 16, 2, 1 },
-+};
-+
-+static void mtk_w32(struct mtk_pinctrl *pctl, u8 i, u32 reg, u32 val)
-+{
-+ writel_relaxed(val, pctl->base[i] + reg);
-+}
-+
-+static u32 mtk_r32(struct mtk_pinctrl *pctl, u8 i, u32 reg)
-+{
-+ return readl_relaxed(pctl->base[i] + reg);
-+}
-+
-+void mtk_rmw(struct mtk_pinctrl *pctl, u8 i, u32 reg, u32 mask, u32 set)
-+{
-+ u32 val;
-+
-+ val = mtk_r32(pctl, i, reg);
-+ val &= ~mask;
-+ val |= set;
-+ mtk_w32(pctl, i, reg, val);
-+}
-+
-+static int mtk_hw_pin_field_lookup(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc,
-+ int field, struct mtk_pin_field *pfd)
-+{
-+ const struct mtk_pin_field_calc *c, *e;
-+ const struct mtk_pin_reg_calc *rc;
-+ u32 bits;
-+
-+ if (hw->soc->reg_cal && hw->soc->reg_cal[field].range) {
-+ rc = &hw->soc->reg_cal[field];
-+ } else {
-+ dev_dbg(hw->dev,
-+ "Not support field %d for pin %d (%s)\n",
-+ field, desc->number, desc->name);
-+ return -ENOTSUPP;
-+ }
-+
-+ c = rc->range;
-+ e = c + rc->nranges;
-+
-+ while (c < e) {
-+ if (desc->number >= c->s_pin && desc->number <= c->e_pin)
-+ break;
-+ c++;
-+ }
-+
-+ if (c >= e) {
-+ dev_dbg(hw->dev, "Not support field %d for pin = %d (%s)\n",
-+ field, desc->number, desc->name);
-+ return -ENOTSUPP;
-+ }
-+
-+ if (c->i_base > hw->nbase - 1) {
-+ dev_err(hw->dev,
-+ "Invalid base for field %d for pin = %d (%s)\n",
-+ field, desc->number, desc->name);
-+ return -EINVAL;
-+ }
-+
-+ /* Calculated bits as the overall offset the pin is located at,
-+ * if c->fixed is held, that determines the all the pins in the
-+ * range use the same field with the s_pin.
-+ */
-+ bits = c->fixed ? c->s_bit : c->s_bit +
-+ (desc->number - c->s_pin) * (c->x_bits);
-+
-+ /* Fill pfd from bits. For example 32-bit register applied is assumed
-+ * when c->sz_reg is equal to 32.
-+ */
-+ pfd->index = c->i_base;
-+ pfd->offset = c->s_addr + c->x_addrs * (bits / c->sz_reg);
-+ pfd->bitpos = bits % c->sz_reg;
-+ pfd->mask = (1 << c->x_bits) - 1;
-+
-+ /* pfd->next is used for indicating that bit wrapping-around happens
-+ * which requires the manipulation for bit 0 starting in the next
-+ * register to form the complete field read/write.
-+ */
-+ pfd->next = pfd->bitpos + c->x_bits > c->sz_reg ? c->x_addrs : 0;
-+
-+ return 0;
-+}
-+
-+static int mtk_hw_pin_field_get(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc,
-+ int field, struct mtk_pin_field *pfd)
-+{
-+ if (field < 0 || field >= PINCTRL_PIN_REG_MAX) {
-+ dev_err(hw->dev, "Invalid Field %d\n", field);
-+ return -EINVAL;
-+ }
-+
-+ return mtk_hw_pin_field_lookup(hw, desc, field, pfd);
-+}
-+
-+static void mtk_hw_bits_part(struct mtk_pin_field *pf, int *h, int *l)
-+{
-+ *l = 32 - pf->bitpos;
-+ *h = get_count_order(pf->mask) - *l;
-+}
-+
-+static void mtk_hw_write_cross_field(struct mtk_pinctrl *hw,
-+ struct mtk_pin_field *pf, int value)
-+{
-+ int nbits_l, nbits_h;
-+
-+ mtk_hw_bits_part(pf, &nbits_h, &nbits_l);
-+
-+ mtk_rmw(hw, pf->index, pf->offset, pf->mask << pf->bitpos,
-+ (value & pf->mask) << pf->bitpos);
-+
-+ mtk_rmw(hw, pf->index, pf->offset + pf->next, BIT(nbits_h) - 1,
-+ (value & pf->mask) >> nbits_l);
-+}
-+
-+static void mtk_hw_read_cross_field(struct mtk_pinctrl *hw,
-+ struct mtk_pin_field *pf, int *value)
-+{
-+ int nbits_l, nbits_h, h, l;
-+
-+ mtk_hw_bits_part(pf, &nbits_h, &nbits_l);
-+
-+ l = (mtk_r32(hw, pf->index, pf->offset)
-+ >> pf->bitpos) & (BIT(nbits_l) - 1);
-+ h = (mtk_r32(hw, pf->index, pf->offset + pf->next))
-+ & (BIT(nbits_h) - 1);
-+
-+ *value = (h << nbits_l) | l;
-+}
-+
-+int mtk_hw_set_value(struct mtk_pinctrl *hw, const struct mtk_pin_desc *desc,
-+ int field, int value)
-+{
-+ struct mtk_pin_field pf;
-+ int err;
-+
-+ err = mtk_hw_pin_field_get(hw, desc, field, &pf);
-+ if (err)
-+ return err;
-+
-+ if (!pf.next)
-+ mtk_rmw(hw, pf.index, pf.offset, pf.mask << pf.bitpos,
-+ (value & pf.mask) << pf.bitpos);
-+ else
-+ mtk_hw_write_cross_field(hw, &pf, value);
-+
-+ return 0;
-+}
-+
-+int mtk_hw_get_value(struct mtk_pinctrl *hw, const struct mtk_pin_desc *desc,
-+ int field, int *value)
-+{
-+ struct mtk_pin_field pf;
-+ int err;
-+
-+ err = mtk_hw_pin_field_get(hw, desc, field, &pf);
-+ if (err)
-+ return err;
-+
-+ if (!pf.next)
-+ *value = (mtk_r32(hw, pf.index, pf.offset)
-+ >> pf.bitpos) & pf.mask;
-+ else
-+ mtk_hw_read_cross_field(hw, &pf, value);
-+
-+ return 0;
-+}
-+
-+static int mtk_xt_find_eint_num(struct mtk_pinctrl *hw, unsigned long eint_n)
-+{
-+ const struct mtk_pin_desc *desc;
-+ int i = 0;
-+
-+ desc = (const struct mtk_pin_desc *)hw->soc->pins;
-+
-+ while (i < hw->soc->npins) {
-+ if (desc[i].eint.eint_n == eint_n)
-+ return desc[i].number;
-+ i++;
-+ }
-+
-+ return EINT_NA;
-+}
-+
-+static int mtk_xt_get_gpio_n(void *data, unsigned long eint_n,
-+ unsigned int *gpio_n,
-+ struct gpio_chip **gpio_chip)
-+{
-+ struct mtk_pinctrl *hw = (struct mtk_pinctrl *)data;
-+ const struct mtk_pin_desc *desc;
-+
-+ desc = (const struct mtk_pin_desc *)hw->soc->pins;
-+ *gpio_chip = &hw->chip;
-+
-+ /* Be greedy to guess first gpio_n is equal to eint_n */
-+ if (desc[eint_n].eint.eint_n == eint_n)
-+ *gpio_n = eint_n;
-+ else
-+ *gpio_n = mtk_xt_find_eint_num(hw, eint_n);
-+
-+ return *gpio_n == EINT_NA ? -EINVAL : 0;
-+}
-+
-+static int mtk_xt_get_gpio_state(void *data, unsigned long eint_n)
-+{
-+ struct mtk_pinctrl *hw = (struct mtk_pinctrl *)data;
-+ const struct mtk_pin_desc *desc;
-+ struct gpio_chip *gpio_chip;
-+ unsigned int gpio_n;
-+ int value, err;
-+
-+ err = mtk_xt_get_gpio_n(hw, eint_n, &gpio_n, &gpio_chip);
-+ if (err)
-+ return err;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[gpio_n];
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DI, &value);
-+ if (err)
-+ return err;
-+
-+ return !!value;
-+}
-+
-+static int mtk_xt_set_gpio_as_eint(void *data, unsigned long eint_n)
-+{
-+ struct mtk_pinctrl *hw = (struct mtk_pinctrl *)data;
-+ const struct mtk_pin_desc *desc;
-+ struct gpio_chip *gpio_chip;
-+ unsigned int gpio_n;
-+ int err;
-+
-+ err = mtk_xt_get_gpio_n(hw, eint_n, &gpio_n, &gpio_chip);
-+ if (err)
-+ return err;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[gpio_n];
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_MODE,
-+ desc->eint.eint_m);
-+ if (err)
-+ return err;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DIR, MTK_INPUT);
-+ if (err)
-+ return err;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_SMT, MTK_ENABLE);
-+ /* SMT is supposed to be supported by every real GPIO and doesn't
-+ * support virtual GPIOs, so the extra condition err != -ENOTSUPP
-+ * is just for adding EINT support to these virtual GPIOs. It should
-+ * add an extra flag in the pin descriptor when more pins with
-+ * distinctive characteristic come out.
-+ */
-+ if (err && err != -ENOTSUPP)
-+ return err;
-+
-+ return 0;
-+}
-+
-+static const struct mtk_eint_xt mtk_eint_xt = {
-+ .get_gpio_n = mtk_xt_get_gpio_n,
-+ .get_gpio_state = mtk_xt_get_gpio_state,
-+ .set_gpio_as_eint = mtk_xt_set_gpio_as_eint,
-+};
-+
-+int mtk_build_eint(struct mtk_pinctrl *hw, struct platform_device *pdev)
-+{
-+ struct device_node *np = pdev->dev.of_node;
-+ struct resource *res;
-+
-+ if (!IS_ENABLED(CONFIG_EINT_MTK))
-+ return 0;
-+
-+ if (!of_property_read_bool(np, "interrupt-controller"))
-+ return -ENODEV;
-+
-+ hw->eint = devm_kzalloc(hw->dev, sizeof(*hw->eint), GFP_KERNEL);
-+ if (!hw->eint)
-+ return -ENOMEM;
-+
-+ res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "eint");
-+ if (!res) {
-+ dev_err(&pdev->dev, "Unable to get eint resource\n");
-+ return -ENODEV;
-+ }
-+
-+ hw->eint->base = devm_ioremap_resource(&pdev->dev, res);
-+ if (IS_ERR(hw->eint->base))
-+ return PTR_ERR(hw->eint->base);
-+
-+ hw->eint->irq = irq_of_parse_and_map(np, 0);
-+ if (!hw->eint->irq)
-+ return -EINVAL;
-+
-+ if (!hw->soc->eint_hw)
-+ return -ENODEV;
-+
-+ hw->eint->dev = &pdev->dev;
-+ hw->eint->hw = hw->soc->eint_hw;
-+ hw->eint->pctl = hw;
-+ hw->eint->gpio_xlate = &mtk_eint_xt;
-+
-+ return mtk_eint_do_init(hw->eint);
-+}
-+
-+/* Revision 0 */
-+int mtk_pinconf_bias_disable_set(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc)
-+{
-+ int err;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PU,
-+ MTK_DISABLE);
-+ if (err)
-+ return err;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PD,
-+ MTK_DISABLE);
-+ if (err)
-+ return err;
-+
-+ return 0;
-+}
-+
-+int mtk_pinconf_bias_disable_get(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, int *res)
-+{
-+ int v, v2;
-+ int err;
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PU, &v);
-+ if (err)
-+ return err;
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PD, &v2);
-+ if (err)
-+ return err;
-+
-+ if (v == MTK_ENABLE || v2 == MTK_ENABLE)
-+ return -EINVAL;
-+
-+ *res = 1;
-+
-+ return 0;
-+}
-+
-+int mtk_pinconf_bias_set(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, bool pullup)
-+{
-+ int err, arg;
-+
-+ arg = pullup ? 1 : 2;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PU, arg & 1);
-+ if (err)
-+ return err;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PD,
-+ !!(arg & 2));
-+ if (err)
-+ return err;
-+
-+ return 0;
-+}
-+
-+int mtk_pinconf_bias_get(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, bool pullup, int *res)
-+{
-+ int reg, err, v;
-+
-+ reg = pullup ? PINCTRL_PIN_REG_PU : PINCTRL_PIN_REG_PD;
-+
-+ err = mtk_hw_get_value(hw, desc, reg, &v);
-+ if (err)
-+ return err;
-+
-+ if (!v)
-+ return -EINVAL;
-+
-+ *res = 1;
-+
-+ return 0;
-+}
-+
-+/* Revision 1 */
-+int mtk_pinconf_bias_disable_set_rev1(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc)
-+{
-+ int err;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PULLEN,
-+ MTK_DISABLE);
-+ if (err)
-+ return err;
-+
-+ return 0;
-+}
-+
-+int mtk_pinconf_bias_disable_get_rev1(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, int *res)
-+{
-+ int v, err;
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PULLEN, &v);
-+ if (err)
-+ return err;
-+
-+ if (v == MTK_ENABLE)
-+ return -EINVAL;
-+
-+ *res = 1;
-+
-+ return 0;
-+}
-+
-+int mtk_pinconf_bias_set_rev1(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, bool pullup)
-+{
-+ int err, arg;
-+
-+ arg = pullup ? MTK_PULLUP : MTK_PULLDOWN;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PULLEN,
-+ MTK_ENABLE);
-+ if (err)
-+ return err;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PULLSEL, arg);
-+ if (err)
-+ return err;
-+
-+ return 0;
-+}
-+
-+int mtk_pinconf_bias_get_rev1(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, bool pullup,
-+ int *res)
-+{
-+ int err, v;
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PULLEN, &v);
-+ if (err)
-+ return err;
-+
-+ if (v == MTK_DISABLE)
-+ return -EINVAL;
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PULLSEL, &v);
-+ if (err)
-+ return err;
-+
-+ if (pullup ^ (v == MTK_PULLUP))
-+ return -EINVAL;
-+
-+ *res = 1;
-+
-+ return 0;
-+}
-+
-+/* Revision 0 */
-+int mtk_pinconf_drive_set(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, u32 arg)
-+{
-+ const struct mtk_drive_desc *tb;
-+ int err = -ENOTSUPP;
-+
-+ tb = &mtk_drive[desc->drv_n];
-+ /* 4mA when (e8, e4) = (0, 0)
-+ * 8mA when (e8, e4) = (0, 1)
-+ * 12mA when (e8, e4) = (1, 0)
-+ * 16mA when (e8, e4) = (1, 1)
-+ */
-+ if ((arg >= tb->min && arg <= tb->max) && !(arg % tb->step)) {
-+ arg = (arg / tb->step - 1) * tb->scal;
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_E4,
-+ arg & 0x1);
-+ if (err)
-+ return err;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_E8,
-+ (arg & 0x2) >> 1);
-+ if (err)
-+ return err;
-+ }
-+
-+ return err;
-+}
-+
-+int mtk_pinconf_drive_get(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, int *val)
-+{
-+ const struct mtk_drive_desc *tb;
-+ int err, val1, val2;
-+
-+ tb = &mtk_drive[desc->drv_n];
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_E4, &val1);
-+ if (err)
-+ return err;
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_E8, &val2);
-+ if (err)
-+ return err;
-+
-+ /* 4mA when (e8, e4) = (0, 0); 8mA when (e8, e4) = (0, 1)
-+ * 12mA when (e8, e4) = (1, 0); 16mA when (e8, e4) = (1, 1)
-+ */
-+ *val = (((val2 << 1) + val1) / tb->scal + 1) * tb->step;
-+
-+ return 0;
-+}
-+
-+/* Revision 1 */
-+int mtk_pinconf_drive_set_rev1(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, u32 arg)
-+{
-+ const struct mtk_drive_desc *tb;
-+ int err = -ENOTSUPP;
-+
-+ tb = &mtk_drive[desc->drv_n];
-+
-+ if ((arg >= tb->min && arg <= tb->max) && !(arg % tb->step)) {
-+ arg = (arg / tb->step - 1) * tb->scal;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DRV,
-+ arg);
-+ if (err)
-+ return err;
-+ }
-+
-+ return err;
-+}
-+
-+int mtk_pinconf_drive_get_rev1(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, int *val)
-+{
-+ const struct mtk_drive_desc *tb;
-+ int err, val1;
-+
-+ tb = &mtk_drive[desc->drv_n];
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DRV, &val1);
-+ if (err)
-+ return err;
-+
-+ *val = ((val1 & 0x7) / tb->scal + 1) * tb->step;
-+
-+ return 0;
-+}
-+
-+int mtk_pinconf_adv_pull_set(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, bool pullup,
-+ u32 arg)
-+{
-+ int err;
-+
-+ /* 10K off & 50K (75K) off, when (R0, R1) = (0, 0);
-+ * 10K off & 50K (75K) on, when (R0, R1) = (0, 1);
-+ * 10K on & 50K (75K) off, when (R0, R1) = (1, 0);
-+ * 10K on & 50K (75K) on, when (R0, R1) = (1, 1)
-+ */
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_R0, arg & 1);
-+ if (err)
-+ return 0;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_R1,
-+ !!(arg & 2));
-+ if (err)
-+ return 0;
-+
-+ arg = pullup ? 0 : 1;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PUPD, arg);
-+
-+ /* If PUPD register is not supported for that pin, let's fallback to
-+ * general bias control.
-+ */
-+ if (err == -ENOTSUPP) {
-+ if (hw->soc->bias_set) {
-+ err = hw->soc->bias_set(hw, desc, pullup);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ }
-+
-+ return err;
-+}
-+
-+int mtk_pinconf_adv_pull_get(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, bool pullup,
-+ u32 *val)
-+{
-+ u32 t, t2;
-+ int err;
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PUPD, &t);
-+
-+ /* If PUPD register is not supported for that pin, let's fallback to
-+ * general bias control.
-+ */
-+ if (err == -ENOTSUPP) {
-+ if (hw->soc->bias_get) {
-+ err = hw->soc->bias_get(hw, desc, pullup, val);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ } else {
-+ /* t == 0 supposes PULLUP for the customized PULL setup */
-+ if (err)
-+ return err;
-+
-+ if (pullup ^ !t)
-+ return -EINVAL;
-+ }
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_R0, &t);
-+ if (err)
-+ return err;
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_R1, &t2);
-+ if (err)
-+ return err;
-+
-+ *val = (t | t2 << 1) & 0x7;
-+
-+ return 0;
-+}
-+
-+int mtk_pinconf_adv_drive_set(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, u32 arg)
-+{
-+ int err;
-+ int en = arg & 1;
-+ int e0 = !!(arg & 2);
-+ int e1 = !!(arg & 4);
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DRV_EN, en);
-+ if (err)
-+ return err;
-+
-+ if (!en)
-+ return err;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DRV_E0, e0);
-+ if (err)
-+ return err;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DRV_E1, e1);
-+ if (err)
-+ return err;
-+
-+ return err;
-+}
-+
-+int mtk_pinconf_adv_drive_get(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, u32 *val)
-+{
-+ u32 en, e0, e1;
-+ int err;
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DRV_EN, &en);
-+ if (err)
-+ return err;
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DRV_E0, &e0);
-+ if (err)
-+ return err;
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DRV_E1, &e1);
-+ if (err)
-+ return err;
-+
-+ *val = (en | e0 << 1 | e1 << 2) & 0x7;
-+
-+ return 0;
-+}
---- /dev/null
-+++ b/drivers/pinctrl/mediatek/pinctrl-mtk-common-v2.h
-@@ -0,0 +1,302 @@
-+/* SPDX-License-Identifier: GPL-2.0 */
-+/*
-+ * Copyright (C) 2018 MediaTek Inc.
-+ *
-+ * Author: Sean Wang <sean.wang@mediatek.com>
-+ *
-+ */
-+
-+#ifndef __PINCTRL_MTK_COMMON_V2_H
-+#define __PINCTRL_MTK_COMMON_V2_H
-+
-+#include <linux/gpio/driver.h>
-+
-+#define MTK_INPUT 0
-+#define MTK_OUTPUT 1
-+#define MTK_DISABLE 0
-+#define MTK_ENABLE 1
-+#define MTK_PULLDOWN 0
-+#define MTK_PULLUP 1
-+
-+#define EINT_NA U16_MAX
-+#define NO_EINT_SUPPORT EINT_NA
-+
-+#define PIN_FIELD_CALC(_s_pin, _e_pin, _i_base, _s_addr, _x_addrs, \
-+ _s_bit, _x_bits, _sz_reg, _fixed) { \
-+ .s_pin = _s_pin, \
-+ .e_pin = _e_pin, \
-+ .i_base = _i_base, \
-+ .s_addr = _s_addr, \
-+ .x_addrs = _x_addrs, \
-+ .s_bit = _s_bit, \
-+ .x_bits = _x_bits, \
-+ .sz_reg = _sz_reg, \
-+ .fixed = _fixed, \
-+ }
-+
-+#define PIN_FIELD(_s_pin, _e_pin, _s_addr, _x_addrs, _s_bit, _x_bits) \
-+ PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \
-+ _x_bits, 32, 0)
-+
-+#define PINS_FIELD(_s_pin, _e_pin, _s_addr, _x_addrs, _s_bit, _x_bits) \
-+ PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \
-+ _x_bits, 32, 1)
-+
-+/* List these attributes which could be modified for the pin */
-+enum {
-+ PINCTRL_PIN_REG_MODE,
-+ PINCTRL_PIN_REG_DIR,
-+ PINCTRL_PIN_REG_DI,
-+ PINCTRL_PIN_REG_DO,
-+ PINCTRL_PIN_REG_SR,
-+ PINCTRL_PIN_REG_SMT,
-+ PINCTRL_PIN_REG_PD,
-+ PINCTRL_PIN_REG_PU,
-+ PINCTRL_PIN_REG_E4,
-+ PINCTRL_PIN_REG_E8,
-+ PINCTRL_PIN_REG_TDSEL,
-+ PINCTRL_PIN_REG_RDSEL,
-+ PINCTRL_PIN_REG_DRV,
-+ PINCTRL_PIN_REG_PUPD,
-+ PINCTRL_PIN_REG_R0,
-+ PINCTRL_PIN_REG_R1,
-+ PINCTRL_PIN_REG_IES,
-+ PINCTRL_PIN_REG_PULLEN,
-+ PINCTRL_PIN_REG_PULLSEL,
-+ PINCTRL_PIN_REG_DRV_EN,
-+ PINCTRL_PIN_REG_DRV_E0,
-+ PINCTRL_PIN_REG_DRV_E1,
-+ PINCTRL_PIN_REG_MAX,
-+};
-+
-+/* Group the pins by the driving current */
-+enum {
-+ DRV_FIXED,
-+ DRV_GRP0,
-+ DRV_GRP1,
-+ DRV_GRP2,
-+ DRV_GRP3,
-+ DRV_GRP4,
-+ DRV_GRP_MAX,
-+};
-+
-+static const char * const mtk_default_register_base_names[] = {
-+ "base",
-+};
-+
-+/* struct mtk_pin_field - the structure that holds the information of the field
-+ * used to describe the attribute for the pin
-+ * @base: the index pointing to the entry in base address list
-+ * @offset: the register offset relative to the base address
-+ * @mask: the mask used to filter out the field from the register
-+ * @bitpos: the start bit relative to the register
-+ * @next: the indication that the field would be extended to the
-+ next register
-+ */
-+struct mtk_pin_field {
-+ u8 index;
-+ u32 offset;
-+ u32 mask;
-+ u8 bitpos;
-+ u8 next;
-+};
-+
-+/* struct mtk_pin_field_calc - the structure that holds the range providing
-+ * the guide used to look up the relevant field
-+ * @s_pin: the start pin within the range
-+ * @e_pin: the end pin within the range
-+ * @i_base: the index pointing to the entry in base address list
-+ * @s_addr: the start address for the range
-+ * @x_addrs: the address distance between two consecutive registers
-+ * within the range
-+ * @s_bit: the start bit for the first register within the range
-+ * @x_bits: the bit distance between two consecutive pins within
-+ * the range
-+ * @sz_reg: the size of bits in a register
-+ * @fixed: the consecutive pins share the same bits with the 1st
-+ * pin
-+ */
-+struct mtk_pin_field_calc {
-+ u16 s_pin;
-+ u16 e_pin;
-+ u8 i_base;
-+ u32 s_addr;
-+ u8 x_addrs;
-+ u8 s_bit;
-+ u8 x_bits;
-+ u8 sz_reg;
-+ u8 fixed;
-+};
-+
-+/* struct mtk_pin_reg_calc - the structure that holds all ranges used to
-+ * determine which register the pin would make use of
-+ * for certain pin attribute.
-+ * @range: the start address for the range
-+ * @nranges: the number of items in the range
-+ */
-+struct mtk_pin_reg_calc {
-+ const struct mtk_pin_field_calc *range;
-+ unsigned int nranges;
-+};
-+
-+/**
-+ * struct mtk_func_desc - the structure that providing information
-+ * all the funcs for this pin
-+ * @name: the name of function
-+ * @muxval: the mux to the function
-+ */
-+struct mtk_func_desc {
-+ const char *name;
-+ u8 muxval;
-+};
-+
-+/**
-+ * struct mtk_eint_desc - the structure that providing information
-+ * for eint data per pin
-+ * @eint_m: the eint mux for this pin
-+ * @eitn_n: the eint number for this pin
-+ */
-+struct mtk_eint_desc {
-+ u16 eint_m;
-+ u16 eint_n;
-+};
-+
-+/**
-+ * struct mtk_pin_desc - the structure that providing information
-+ * for each pin of chips
-+ * @number: unique pin number from the global pin number space
-+ * @name: name for this pin
-+ * @eint: the eint data for this pin
-+ * @drv_n: the index with the driving group
-+ * @funcs: all available functions for this pins (only used in
-+ * those drivers compatible to pinctrl-mtk-common.c-like
-+ * ones)
-+ */
-+struct mtk_pin_desc {
-+ unsigned int number;
-+ const char *name;
-+ struct mtk_eint_desc eint;
-+ u8 drv_n;
-+ struct mtk_func_desc *funcs;
-+};
-+
-+struct mtk_pinctrl_group {
-+ const char *name;
-+ unsigned long config;
-+ unsigned pin;
-+};
-+
-+struct mtk_pinctrl;
-+
-+/* struct mtk_pin_soc - the structure that holds SoC-specific data */
-+struct mtk_pin_soc {
-+ const struct mtk_pin_reg_calc *reg_cal;
-+ const struct mtk_pin_desc *pins;
-+ unsigned int npins;
-+ const struct group_desc *grps;
-+ unsigned int ngrps;
-+ const struct function_desc *funcs;
-+ unsigned int nfuncs;
-+ const struct mtk_eint_regs *eint_regs;
-+ const struct mtk_eint_hw *eint_hw;
-+
-+ /* Specific parameters per SoC */
-+ u8 gpio_m;
-+ bool ies_present;
-+ const char * const *base_names;
-+ unsigned int nbase_names;
-+
-+ /* Specific pinconfig operations */
-+ int (*bias_disable_set)(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc);
-+ int (*bias_disable_get)(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, int *res);
-+ int (*bias_set)(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, bool pullup);
-+ int (*bias_get)(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, bool pullup, int *res);
-+
-+ int (*drive_set)(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, u32 arg);
-+ int (*drive_get)(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, int *val);
-+
-+ int (*adv_pull_set)(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, bool pullup,
-+ u32 arg);
-+ int (*adv_pull_get)(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, bool pullup,
-+ u32 *val);
-+ int (*adv_drive_set)(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, u32 arg);
-+ int (*adv_drive_get)(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, u32 *val);
-+
-+ /* Specific driver data */
-+ void *driver_data;
-+};
-+
-+struct mtk_pinctrl {
-+ struct pinctrl_dev *pctrl;
-+ void __iomem **base;
-+ u8 nbase;
-+ struct device *dev;
-+ struct gpio_chip chip;
-+ const struct mtk_pin_soc *soc;
-+ struct mtk_eint *eint;
-+ struct mtk_pinctrl_group *groups;
-+ const char **grp_names;
-+};
-+
-+void mtk_rmw(struct mtk_pinctrl *pctl, u8 i, u32 reg, u32 mask, u32 set);
-+
-+int mtk_hw_set_value(struct mtk_pinctrl *hw, const struct mtk_pin_desc *desc,
-+ int field, int value);
-+int mtk_hw_get_value(struct mtk_pinctrl *hw, const struct mtk_pin_desc *desc,
-+ int field, int *value);
-+
-+int mtk_build_eint(struct mtk_pinctrl *hw, struct platform_device *pdev);
-+
-+int mtk_pinconf_bias_disable_set(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc);
-+int mtk_pinconf_bias_disable_get(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, int *res);
-+int mtk_pinconf_bias_set(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, bool pullup);
-+int mtk_pinconf_bias_get(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, bool pullup,
-+ int *res);
-+
-+int mtk_pinconf_bias_disable_set_rev1(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc);
-+int mtk_pinconf_bias_disable_get_rev1(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc,
-+ int *res);
-+int mtk_pinconf_bias_set_rev1(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, bool pullup);
-+int mtk_pinconf_bias_get_rev1(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, bool pullup,
-+ int *res);
-+
-+int mtk_pinconf_drive_set(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, u32 arg);
-+int mtk_pinconf_drive_get(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, int *val);
-+
-+int mtk_pinconf_drive_set_rev1(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, u32 arg);
-+int mtk_pinconf_drive_get_rev1(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, int *val);
-+
-+int mtk_pinconf_adv_pull_set(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, bool pullup,
-+ u32 arg);
-+int mtk_pinconf_adv_pull_get(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, bool pullup,
-+ u32 *val);
-+int mtk_pinconf_adv_drive_set(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, u32 arg);
-+int mtk_pinconf_adv_drive_get(struct mtk_pinctrl *hw,
-+ const struct mtk_pin_desc *desc, u32 *val);
-+
-+#endif /* __PINCTRL_MTK_COMMON_V2_H */
---- a/drivers/pinctrl/mediatek/pinctrl-mtk-common.c
-+++ b/drivers/pinctrl/mediatek/pinctrl-mtk-common.c
-@@ -514,8 +514,8 @@ static int mtk_pctrl_dt_subnode_to_map(s
-
- pins = of_find_property(node, "pinmux", NULL);
- if (!pins) {
-- dev_err(pctl->dev, "missing pins property in node %s .\n",
-- node->name);
-+ dev_err(pctl->dev, "missing pins property in node %pOFn .\n",
-+ node);
- return -EINVAL;
- }
-
---- /dev/null
-+++ b/drivers/pinctrl/mediatek/pinctrl-mtk-mt6765.h
-@@ -0,0 +1,1754 @@
-+/* SPDX-License-Identifier: GPL-2.0 */
-+/*
-+ * Copyright (C) 2018 MediaTek Inc.
-+ *
-+ * Author: ZH Chen <zh.chen@mediatek.com>
-+ *
-+ */
-+
-+#ifndef __PINCTRL_MTK_MT6765_H
-+#define __PINCTRL_MTK_MT6765_H
-+
-+#include "pinctrl-paris.h"
-+
-+static struct mtk_pin_desc mtk_pins_mt6765[] = {
-+ MTK_PIN(
-+ 0, "GPIO0",
-+ MTK_EINT_FUNCTION(0, 0),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO0"),
-+ MTK_FUNCTION(1, "UTXD1"),
-+ MTK_FUNCTION(2, "CLKM0"),
-+ MTK_FUNCTION(3, "MD_INT0"),
-+ MTK_FUNCTION(4, "I2S0_MCK"),
-+ MTK_FUNCTION(5, "MD_UTXD1"),
-+ MTK_FUNCTION(6, "TP_GPIO0_AO"),
-+ MTK_FUNCTION(7, "DBG_MON_B9")
-+ ),
-+ MTK_PIN(
-+ 1, "GPIO1",
-+ MTK_EINT_FUNCTION(0, 1),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO1"),
-+ MTK_FUNCTION(1, "URXD1"),
-+ MTK_FUNCTION(2, "CLKM1"),
-+ MTK_FUNCTION(4, "I2S0_BCK"),
-+ MTK_FUNCTION(5, "MD_URXD1"),
-+ MTK_FUNCTION(6, "TP_GPIO1_AO"),
-+ MTK_FUNCTION(7, "DBG_MON_B10")
-+ ),
-+ MTK_PIN(
-+ 2, "GPIO2",
-+ MTK_EINT_FUNCTION(0, 2),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO2"),
-+ MTK_FUNCTION(1, "UCTS0"),
-+ MTK_FUNCTION(2, "CLKM2"),
-+ MTK_FUNCTION(3, "UTXD1"),
-+ MTK_FUNCTION(4, "I2S0_LRCK"),
-+ MTK_FUNCTION(5, "ANT_SEL6"),
-+ MTK_FUNCTION(6, "TP_GPIO2_AO"),
-+ MTK_FUNCTION(7, "DBG_MON_B11")
-+ ),
-+ MTK_PIN(
-+ 3, "GPIO3",
-+ MTK_EINT_FUNCTION(0, 3),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO3"),
-+ MTK_FUNCTION(1, "URTS0"),
-+ MTK_FUNCTION(2, "CLKM3"),
-+ MTK_FUNCTION(3, "URXD1"),
-+ MTK_FUNCTION(4, "I2S0_DI"),
-+ MTK_FUNCTION(5, "ANT_SEL7"),
-+ MTK_FUNCTION(6, "TP_GPIO3_AO"),
-+ MTK_FUNCTION(7, "DBG_MON_B12")
-+ ),
-+ MTK_PIN(
-+ 4, "GPIO4",
-+ MTK_EINT_FUNCTION(0, 4),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO4"),
-+ MTK_FUNCTION(1, "SPI1_B_MI"),
-+ MTK_FUNCTION(2, "SCP_SPI1_MI"),
-+ MTK_FUNCTION(3, "UCTS0"),
-+ MTK_FUNCTION(4, "I2S3_MCK"),
-+ MTK_FUNCTION(5, "SSPM_URXD_AO"),
-+ MTK_FUNCTION(6, "TP_GPIO4_AO")
-+ ),
-+ MTK_PIN(
-+ 5, "GPIO5",
-+ MTK_EINT_FUNCTION(0, 5),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO5"),
-+ MTK_FUNCTION(1, "SPI1_B_CSB"),
-+ MTK_FUNCTION(2, "SCP_SPI1_CS"),
-+ MTK_FUNCTION(3, "URTS0"),
-+ MTK_FUNCTION(4, "I2S3_BCK"),
-+ MTK_FUNCTION(5, "SSPM_UTXD_AO"),
-+ MTK_FUNCTION(6, "TP_GPIO5_AO")
-+ ),
-+ MTK_PIN(
-+ 6, "GPIO6",
-+ MTK_EINT_FUNCTION(0, 6),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO6"),
-+ MTK_FUNCTION(1, "SPI1_B_MO"),
-+ MTK_FUNCTION(2, "SCP_SPI1_MO"),
-+ MTK_FUNCTION(3, "PWM0"),
-+ MTK_FUNCTION(4, "I2S3_LRCK"),
-+ MTK_FUNCTION(5, "MD_UTXD0"),
-+ MTK_FUNCTION(6, "TP_GPIO6_AO")
-+ ),
-+ MTK_PIN(
-+ 7, "GPIO7",
-+ MTK_EINT_FUNCTION(0, 7),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO7"),
-+ MTK_FUNCTION(1, "SPI1_B_CLK"),
-+ MTK_FUNCTION(2, "SCP_SPI1_CK"),
-+ MTK_FUNCTION(3, "PWM1"),
-+ MTK_FUNCTION(4, "I2S3_DO"),
-+ MTK_FUNCTION(5, "MD_URXD0"),
-+ MTK_FUNCTION(6, "TP_GPIO7_AO")
-+ ),
-+ MTK_PIN(
-+ 8, "GPIO8",
-+ MTK_EINT_FUNCTION(0, 8),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO8"),
-+ MTK_FUNCTION(1, "UTXD1"),
-+ MTK_FUNCTION(2, "SRCLKENAI0"),
-+ MTK_FUNCTION(3, "MD_INT1_C2K_UIM0_HOT_PLUG"),
-+ MTK_FUNCTION(4, "ANT_SEL3"),
-+ MTK_FUNCTION(5, "MFG_JTAG_TRSTN"),
-+ MTK_FUNCTION(6, "I2S2_MCK"),
-+ MTK_FUNCTION(7, "JTRSTN_SEL1")
-+ ),
-+ MTK_PIN(
-+ 9, "GPIO9",
-+ MTK_EINT_FUNCTION(0, 9),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO9"),
-+ MTK_FUNCTION(1, "MD_INT0"),
-+ MTK_FUNCTION(2, "CMMCLK2"),
-+ MTK_FUNCTION(3, "CONN_MCU_TRST_B"),
-+ MTK_FUNCTION(4, "IDDIG"),
-+ MTK_FUNCTION(5, "SDA_6306"),
-+ MTK_FUNCTION(6, "MCUPM_JTAG_TRSTN"),
-+ MTK_FUNCTION(7, "DBG_MON_B22")
-+ ),
-+ MTK_PIN(
-+ 10, "GPIO10",
-+ MTK_EINT_FUNCTION(0, 10),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO10"),
-+ MTK_FUNCTION(1, "MD_INT1_C2K_UIM0_HOT_PLUG"),
-+ MTK_FUNCTION(3, "CONN_MCU_DBGI_N"),
-+ MTK_FUNCTION(4, "SRCLKENAI1"),
-+ MTK_FUNCTION(5, "EXT_FRAME_SYNC"),
-+ MTK_FUNCTION(6, "CMVREF1"),
-+ MTK_FUNCTION(7, "DBG_MON_B23")
-+ ),
-+ MTK_PIN(
-+ 11, "GPIO11",
-+ MTK_EINT_FUNCTION(0, 11),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO11"),
-+ MTK_FUNCTION(1, "MD_INT2_C2K_UIM1_HOT_PLUG"),
-+ MTK_FUNCTION(2, "CLKM3"),
-+ MTK_FUNCTION(3, "ANT_SEL6"),
-+ MTK_FUNCTION(4, "SRCLKENAI0"),
-+ MTK_FUNCTION(5, "EXT_FRAME_SYNC"),
-+ MTK_FUNCTION(6, "UCTS1"),
-+ MTK_FUNCTION(7, "DBG_MON_B24")
-+ ),
-+ MTK_PIN(
-+ 12, "GPIO12",
-+ MTK_EINT_FUNCTION(0, 12),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO12"),
-+ MTK_FUNCTION(1, "PWM0"),
-+ MTK_FUNCTION(2, "SRCLKENAI1"),
-+ MTK_FUNCTION(3, "EXT_FRAME_SYNC"),
-+ MTK_FUNCTION(4, "MD_INT0"),
-+ MTK_FUNCTION(5, "DVFSRC_EXT_REQ"),
-+ MTK_FUNCTION(6, "URTS1")
-+ ),
-+ MTK_PIN(
-+ 13, "GPIO13",
-+ MTK_EINT_FUNCTION(0, 13),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO13"),
-+ MTK_FUNCTION(1, "ANT_SEL0"),
-+ MTK_FUNCTION(2, "SPI4_MI"),
-+ MTK_FUNCTION(3, "SCP_SPI0_MI"),
-+ MTK_FUNCTION(4, "MD_URXD0"),
-+ MTK_FUNCTION(5, "CLKM0"),
-+ MTK_FUNCTION(6, "I2S0_MCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A0")
-+ ),
-+ MTK_PIN(
-+ 14, "GPIO14",
-+ MTK_EINT_FUNCTION(0, 14),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO14"),
-+ MTK_FUNCTION(1, "ANT_SEL1"),
-+ MTK_FUNCTION(2, "SPI4_CSB"),
-+ MTK_FUNCTION(3, "SCP_SPI0_CS"),
-+ MTK_FUNCTION(4, "MD_UTXD0"),
-+ MTK_FUNCTION(5, "CLKM1"),
-+ MTK_FUNCTION(6, "I2S0_BCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A1")
-+ ),
-+ MTK_PIN(
-+ 15, "GPIO15",
-+ MTK_EINT_FUNCTION(0, 15),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO15"),
-+ MTK_FUNCTION(1, "ANT_SEL2"),
-+ MTK_FUNCTION(2, "SPI4_MO"),
-+ MTK_FUNCTION(3, "SCP_SPI0_MO"),
-+ MTK_FUNCTION(4, "MD_URXD1"),
-+ MTK_FUNCTION(5, "CLKM2"),
-+ MTK_FUNCTION(6, "I2S0_LRCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A2")
-+ ),
-+ MTK_PIN(
-+ 16, "GPIO16",
-+ MTK_EINT_FUNCTION(0, 16),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO16"),
-+ MTK_FUNCTION(1, "ANT_SEL3"),
-+ MTK_FUNCTION(2, "SPI4_CLK"),
-+ MTK_FUNCTION(3, "SCP_SPI0_CK"),
-+ MTK_FUNCTION(4, "MD_UTXD1"),
-+ MTK_FUNCTION(5, "CLKM3"),
-+ MTK_FUNCTION(6, "I2S3_MCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A3")
-+ ),
-+ MTK_PIN(
-+ 17, "GPIO17",
-+ MTK_EINT_FUNCTION(0, 17),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO17"),
-+ MTK_FUNCTION(1, "ANT_SEL4"),
-+ MTK_FUNCTION(2, "SPI2_MO"),
-+ MTK_FUNCTION(3, "SCP_SPI0_MO"),
-+ MTK_FUNCTION(4, "PWM1"),
-+ MTK_FUNCTION(5, "IDDIG"),
-+ MTK_FUNCTION(6, "I2S0_DI"),
-+ MTK_FUNCTION(7, "DBG_MON_A4")
-+ ),
-+ MTK_PIN(
-+ 18, "GPIO18",
-+ MTK_EINT_FUNCTION(0, 18),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO18"),
-+ MTK_FUNCTION(1, "ANT_SEL5"),
-+ MTK_FUNCTION(2, "SPI2_CLK"),
-+ MTK_FUNCTION(3, "SCP_SPI0_CK"),
-+ MTK_FUNCTION(4, "MD_INT0"),
-+ MTK_FUNCTION(5, "USB_DRVVBUS"),
-+ MTK_FUNCTION(6, "I2S3_BCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A5")
-+ ),
-+ MTK_PIN(
-+ 19, "GPIO19",
-+ MTK_EINT_FUNCTION(0, 19),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO19"),
-+ MTK_FUNCTION(1, "ANT_SEL6"),
-+ MTK_FUNCTION(2, "SPI2_MI"),
-+ MTK_FUNCTION(3, "SCP_SPI0_MI"),
-+ MTK_FUNCTION(4, "MD_INT2_C2K_UIM1_HOT_PLUG"),
-+ MTK_FUNCTION(6, "I2S3_LRCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A6")
-+ ),
-+ MTK_PIN(
-+ 20, "GPIO20",
-+ MTK_EINT_FUNCTION(0, 20),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO20"),
-+ MTK_FUNCTION(1, "ANT_SEL7"),
-+ MTK_FUNCTION(2, "SPI2_CSB"),
-+ MTK_FUNCTION(3, "SCP_SPI0_CS"),
-+ MTK_FUNCTION(4, "MD_INT1_C2K_UIM0_HOT_PLUG"),
-+ MTK_FUNCTION(5, "CMMCLK3"),
-+ MTK_FUNCTION(6, "I2S3_DO"),
-+ MTK_FUNCTION(7, "DBG_MON_A7")
-+ ),
-+ MTK_PIN(
-+ 21, "GPIO21",
-+ MTK_EINT_FUNCTION(0, 21),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO21"),
-+ MTK_FUNCTION(1, "SPI3_MI"),
-+ MTK_FUNCTION(2, "SRCLKENAI1"),
-+ MTK_FUNCTION(3, "DAP_MD32_SWD"),
-+ MTK_FUNCTION(4, "CMVREF0"),
-+ MTK_FUNCTION(5, "SCP_SPI0_MI"),
-+ MTK_FUNCTION(6, "I2S2_MCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A8")
-+ ),
-+ MTK_PIN(
-+ 22, "GPIO22",
-+ MTK_EINT_FUNCTION(0, 22),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO22"),
-+ MTK_FUNCTION(1, "SPI3_CSB"),
-+ MTK_FUNCTION(2, "SRCLKENAI0"),
-+ MTK_FUNCTION(3, "DAP_MD32_SWCK"),
-+ MTK_FUNCTION(4, "CMVREF1"),
-+ MTK_FUNCTION(5, "SCP_SPI0_CS"),
-+ MTK_FUNCTION(6, "I2S2_BCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A9")
-+ ),
-+ MTK_PIN(
-+ 23, "GPIO23",
-+ MTK_EINT_FUNCTION(0, 23),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO23"),
-+ MTK_FUNCTION(1, "SPI3_MO"),
-+ MTK_FUNCTION(2, "PWM0"),
-+ MTK_FUNCTION(3, "KPROW7"),
-+ MTK_FUNCTION(4, "ANT_SEL3"),
-+ MTK_FUNCTION(5, "SCP_SPI0_MO"),
-+ MTK_FUNCTION(6, "I2S2_LRCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A10")
-+ ),
-+ MTK_PIN(
-+ 24, "GPIO24",
-+ MTK_EINT_FUNCTION(0, 24),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO24"),
-+ MTK_FUNCTION(1, "SPI3_CLK"),
-+ MTK_FUNCTION(2, "UDI_TCK"),
-+ MTK_FUNCTION(3, "IO_JTAG_TCK"),
-+ MTK_FUNCTION(4, "SSPM_JTAG_TCK"),
-+ MTK_FUNCTION(5, "SCP_SPI0_CK"),
-+ MTK_FUNCTION(6, "I2S2_DI"),
-+ MTK_FUNCTION(7, "DBG_MON_A11")
-+ ),
-+ MTK_PIN(
-+ 25, "GPIO25",
-+ MTK_EINT_FUNCTION(0, 25),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO25"),
-+ MTK_FUNCTION(1, "SPI1_A_MI"),
-+ MTK_FUNCTION(2, "UDI_TMS"),
-+ MTK_FUNCTION(3, "IO_JTAG_TMS"),
-+ MTK_FUNCTION(4, "SSPM_JTAG_TMS"),
-+ MTK_FUNCTION(5, "KPROW3"),
-+ MTK_FUNCTION(6, "I2S1_MCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A12")
-+ ),
-+ MTK_PIN(
-+ 26, "GPIO26",
-+ MTK_EINT_FUNCTION(0, 26),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO26"),
-+ MTK_FUNCTION(1, "SPI1_A_CSB"),
-+ MTK_FUNCTION(2, "UDI_TDI"),
-+ MTK_FUNCTION(3, "IO_JTAG_TDI"),
-+ MTK_FUNCTION(4, "SSPM_JTAG_TDI"),
-+ MTK_FUNCTION(5, "KPROW4"),
-+ MTK_FUNCTION(6, "I2S1_BCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A13")
-+ ),
-+ MTK_PIN(
-+ 27, "GPIO27",
-+ MTK_EINT_FUNCTION(0, 27),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO27"),
-+ MTK_FUNCTION(1, "SPI1_A_MO"),
-+ MTK_FUNCTION(2, "UDI_TDO"),
-+ MTK_FUNCTION(3, "IO_JTAG_TDO"),
-+ MTK_FUNCTION(4, "SSPM_JTAG_TDO"),
-+ MTK_FUNCTION(5, "KPROW5"),
-+ MTK_FUNCTION(6, "I2S1_LRCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A14")
-+ ),
-+ MTK_PIN(
-+ 28, "GPIO28",
-+ MTK_EINT_FUNCTION(0, 28),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO28"),
-+ MTK_FUNCTION(1, "SPI1_A_CLK"),
-+ MTK_FUNCTION(2, "UDI_NTRST"),
-+ MTK_FUNCTION(3, "IO_JTAG_TRSTN"),
-+ MTK_FUNCTION(4, "SSPM_JTAG_TRSTN"),
-+ MTK_FUNCTION(5, "KPROW6"),
-+ MTK_FUNCTION(6, "I2S1_DO"),
-+ MTK_FUNCTION(7, "DBG_MON_A15")
-+ ),
-+ MTK_PIN(
-+ 29, "GPIO29",
-+ MTK_EINT_FUNCTION(0, 29),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO29"),
-+ MTK_FUNCTION(1, "MSDC1_CLK"),
-+ MTK_FUNCTION(2, "IO_JTAG_TCK"),
-+ MTK_FUNCTION(3, "UDI_TCK"),
-+ MTK_FUNCTION(4, "CONN_DSP_JCK"),
-+ MTK_FUNCTION(5, "SSPM_JTAG_TCK"),
-+ MTK_FUNCTION(6, "CONN_MCU_AICE_TCKC"),
-+ MTK_FUNCTION(7, "DAP_MD32_SWCK")
-+ ),
-+ MTK_PIN(
-+ 30, "GPIO30",
-+ MTK_EINT_FUNCTION(0, 30),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO30"),
-+ MTK_FUNCTION(1, "MSDC1_CMD"),
-+ MTK_FUNCTION(2, "IO_JTAG_TMS"),
-+ MTK_FUNCTION(3, "UDI_TMS"),
-+ MTK_FUNCTION(4, "CONN_DSP_JMS"),
-+ MTK_FUNCTION(5, "SSPM_JTAG_TMS"),
-+ MTK_FUNCTION(6, "CONN_MCU_AICE_TMSC"),
-+ MTK_FUNCTION(7, "DAP_MD32_SWD")
-+ ),
-+ MTK_PIN(
-+ 31, "GPIO31",
-+ MTK_EINT_FUNCTION(0, 31),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO31"),
-+ MTK_FUNCTION(1, "MSDC1_DAT3")
-+ ),
-+ MTK_PIN(
-+ 32, "GPIO32",
-+ MTK_EINT_FUNCTION(0, 32),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO32"),
-+ MTK_FUNCTION(1, "MSDC1_DAT0"),
-+ MTK_FUNCTION(2, "IO_JTAG_TDI"),
-+ MTK_FUNCTION(3, "UDI_TDI"),
-+ MTK_FUNCTION(4, "CONN_DSP_JDI"),
-+ MTK_FUNCTION(5, "SSPM_JTAG_TDI")
-+ ),
-+ MTK_PIN(
-+ 33, "GPIO33",
-+ MTK_EINT_FUNCTION(0, 33),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO33"),
-+ MTK_FUNCTION(1, "MSDC1_DAT2"),
-+ MTK_FUNCTION(2, "IO_JTAG_TRSTN"),
-+ MTK_FUNCTION(3, "UDI_NTRST"),
-+ MTK_FUNCTION(4, "CONN_DSP_JINTP"),
-+ MTK_FUNCTION(5, "SSPM_JTAG_TRSTN")
-+ ),
-+ MTK_PIN(
-+ 34, "GPIO34",
-+ MTK_EINT_FUNCTION(0, 34),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO34"),
-+ MTK_FUNCTION(1, "MSDC1_DAT1"),
-+ MTK_FUNCTION(2, "IO_JTAG_TDO"),
-+ MTK_FUNCTION(3, "UDI_TDO"),
-+ MTK_FUNCTION(4, "CONN_DSP_JDO"),
-+ MTK_FUNCTION(5, "SSPM_JTAG_TDO")
-+ ),
-+ MTK_PIN(
-+ 35, "GPIO35",
-+ MTK_EINT_FUNCTION(0, 35),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO35"),
-+ MTK_FUNCTION(1, "MD1_SIM2_SIO"),
-+ MTK_FUNCTION(2, "CCU_JTAG_TDO"),
-+ MTK_FUNCTION(3, "MD1_SIM1_SIO"),
-+ MTK_FUNCTION(5, "SCP_JTAG_TDO"),
-+ MTK_FUNCTION(6, "CONN_DSP_JDO"),
-+ MTK_FUNCTION(7, "DBG_MON_A16")
-+ ),
-+ MTK_PIN(
-+ 36, "GPIO36",
-+ MTK_EINT_FUNCTION(0, 36),
-+ DRV_GRP0,
-+ MTK_FUNCTION(0, "GPIO36"),
-+ MTK_FUNCTION(1, "MD1_SIM2_SRST"),
-+ MTK_FUNCTION(2, "CCU_JTAG_TMS"),
-+ MTK_FUNCTION(3, "MD1_SIM1_SRST"),
-+ MTK_FUNCTION(4, "CONN_MCU_AICE_TMSC"),
-+ MTK_FUNCTION(5, "SCP_JTAG_TMS"),
-+ MTK_FUNCTION(6, "CONN_DSP_JMS"),
-+ MTK_FUNCTION(7, "DBG_MON_A17")
-+ ),
-+ MTK_PIN(
-+ 37, "GPIO37",
-+ MTK_EINT_FUNCTION(0, 37),
-+ DRV_GRP0,
-+ MTK_FUNCTION(0, "GPIO37"),
-+ MTK_FUNCTION(1, "MD1_SIM2_SCLK"),
-+ MTK_FUNCTION(2, "CCU_JTAG_TDI"),
-+ MTK_FUNCTION(3, "MD1_SIM1_SCLK"),
-+ MTK_FUNCTION(5, "SCP_JTAG_TDI"),
-+ MTK_FUNCTION(6, "CONN_DSP_JDI"),
-+ MTK_FUNCTION(7, "DBG_MON_A18")
-+ ),
-+ MTK_PIN(
-+ 38, "GPIO38",
-+ MTK_EINT_FUNCTION(0, 38),
-+ DRV_GRP0,
-+ MTK_FUNCTION(0, "GPIO38"),
-+ MTK_FUNCTION(1, "MD1_SIM1_SCLK"),
-+ MTK_FUNCTION(3, "MD1_SIM2_SCLK"),
-+ MTK_FUNCTION(7, "DBG_MON_A19")
-+ ),
-+ MTK_PIN(
-+ 39, "GPIO39",
-+ MTK_EINT_FUNCTION(0, 39),
-+ DRV_GRP0,
-+ MTK_FUNCTION(0, "GPIO39"),
-+ MTK_FUNCTION(1, "MD1_SIM1_SRST"),
-+ MTK_FUNCTION(2, "CCU_JTAG_TCK"),
-+ MTK_FUNCTION(3, "MD1_SIM2_SRST"),
-+ MTK_FUNCTION(4, "CONN_MCU_AICE_TCKC"),
-+ MTK_FUNCTION(5, "SCP_JTAG_TCK"),
-+ MTK_FUNCTION(6, "CONN_DSP_JCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A20")
-+ ),
-+ MTK_PIN(
-+ 40, "GPIO40",
-+ MTK_EINT_FUNCTION(0, 40),
-+ DRV_GRP0,
-+ MTK_FUNCTION(0, "GPIO40"),
-+ MTK_FUNCTION(1, "MD1_SIM1_SIO"),
-+ MTK_FUNCTION(2, "CCU_JTAG_TRST"),
-+ MTK_FUNCTION(3, "MD1_SIM2_SIO"),
-+ MTK_FUNCTION(5, "SCP_JTAG_TRSTN"),
-+ MTK_FUNCTION(6, "CONN_DSP_JINTP"),
-+ MTK_FUNCTION(7, "DBG_MON_A21")
-+ ),
-+ MTK_PIN(
-+ 41, "GPIO41",
-+ MTK_EINT_FUNCTION(0, 41),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO41"),
-+ MTK_FUNCTION(1, "IDDIG"),
-+ MTK_FUNCTION(2, "URXD1"),
-+ MTK_FUNCTION(3, "UCTS0"),
-+ MTK_FUNCTION(4, "KPCOL2"),
-+ MTK_FUNCTION(5, "SSPM_UTXD_AO"),
-+ MTK_FUNCTION(6, "MD_INT0"),
-+ MTK_FUNCTION(7, "DBG_MON_A22")
-+ ),
-+ MTK_PIN(
-+ 42, "GPIO42",
-+ MTK_EINT_FUNCTION(0, 42),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO42"),
-+ MTK_FUNCTION(1, "USB_DRVVBUS"),
-+ MTK_FUNCTION(2, "UTXD1"),
-+ MTK_FUNCTION(3, "URTS0"),
-+ MTK_FUNCTION(4, "KPROW2"),
-+ MTK_FUNCTION(5, "SSPM_URXD_AO"),
-+ MTK_FUNCTION(6, "MD_INT1_C2K_UIM0_HOT_PLUG"),
-+ MTK_FUNCTION(7, "DBG_MON_A23")
-+ ),
-+ MTK_PIN(
-+ 43, "GPIO43",
-+ MTK_EINT_FUNCTION(0, 43),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO43"),
-+ MTK_FUNCTION(1, "DISP_PWM"),
-+ MTK_FUNCTION(7, "DBG_MON_A24")
-+ ),
-+ MTK_PIN(
-+ 44, "GPIO44",
-+ MTK_EINT_FUNCTION(0, 44),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO44"),
-+ MTK_FUNCTION(1, "DSI_TE"),
-+ MTK_FUNCTION(7, "DBG_MON_A25")
-+ ),
-+ MTK_PIN(
-+ 45, "GPIO45",
-+ MTK_EINT_FUNCTION(0, 45),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO45"),
-+ MTK_FUNCTION(1, "LCM_RST"),
-+ MTK_FUNCTION(7, "DBG_MON_A26")
-+ ),
-+ MTK_PIN(
-+ 46, "GPIO46",
-+ MTK_EINT_FUNCTION(0, 46),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO46"),
-+ MTK_FUNCTION(1, "MD_INT2_C2K_UIM1_HOT_PLUG"),
-+ MTK_FUNCTION(2, "UCTS0"),
-+ MTK_FUNCTION(3, "UCTS1"),
-+ MTK_FUNCTION(4, "IDDIG"),
-+ MTK_FUNCTION(5, "SCL_6306"),
-+ MTK_FUNCTION(6, "TP_UCTS1_AO"),
-+ MTK_FUNCTION(7, "DBG_MON_A27")
-+ ),
-+ MTK_PIN(
-+ 47, "GPIO47",
-+ MTK_EINT_FUNCTION(0, 47),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO47"),
-+ MTK_FUNCTION(1, "MD_INT1_C2K_UIM0_HOT_PLUG"),
-+ MTK_FUNCTION(2, "URTS0"),
-+ MTK_FUNCTION(3, "URTS1"),
-+ MTK_FUNCTION(4, "USB_DRVVBUS"),
-+ MTK_FUNCTION(5, "SDA_6306"),
-+ MTK_FUNCTION(6, "TP_URTS1_AO"),
-+ MTK_FUNCTION(7, "DBG_MON_A28")
-+ ),
-+ MTK_PIN(
-+ 48, "GPIO48",
-+ MTK_EINT_FUNCTION(0, 48),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO48"),
-+ MTK_FUNCTION(1, "SCL5"),
-+ MTK_FUNCTION(7, "DBG_MON_A29")
-+ ),
-+ MTK_PIN(
-+ 49, "GPIO49",
-+ MTK_EINT_FUNCTION(0, 49),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO49"),
-+ MTK_FUNCTION(1, "SDA5"),
-+ MTK_FUNCTION(7, "DBG_MON_A30")
-+ ),
-+ MTK_PIN(
-+ 50, "GPIO50",
-+ MTK_EINT_FUNCTION(0, 50),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO50"),
-+ MTK_FUNCTION(1, "SCL3"),
-+ MTK_FUNCTION(2, "URXD1"),
-+ MTK_FUNCTION(3, "MD_URXD1"),
-+ MTK_FUNCTION(4, "SSPM_URXD_AO"),
-+ MTK_FUNCTION(5, "IDDIG"),
-+ MTK_FUNCTION(6, "TP_URXD1_AO"),
-+ MTK_FUNCTION(7, "DBG_MON_A31")
-+ ),
-+ MTK_PIN(
-+ 51, "GPIO51",
-+ MTK_EINT_FUNCTION(0, 51),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO51"),
-+ MTK_FUNCTION(1, "SDA3"),
-+ MTK_FUNCTION(2, "UTXD1"),
-+ MTK_FUNCTION(3, "MD_UTXD1"),
-+ MTK_FUNCTION(4, "SSPM_UTXD_AO"),
-+ MTK_FUNCTION(5, "USB_DRVVBUS"),
-+ MTK_FUNCTION(6, "TP_UTXD1_AO"),
-+ MTK_FUNCTION(7, "DBG_MON_A32")
-+ ),
-+ MTK_PIN(
-+ 52, "GPIO52",
-+ MTK_EINT_FUNCTION(0, 52),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO52"),
-+ MTK_FUNCTION(1, "BPI_BUS15")
-+ ),
-+ MTK_PIN(
-+ 53, "GPIO53",
-+ MTK_EINT_FUNCTION(0, 53),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO53"),
-+ MTK_FUNCTION(1, "BPI_BUS13")
-+ ),
-+ MTK_PIN(
-+ 54, "GPIO54",
-+ MTK_EINT_FUNCTION(0, 54),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO54"),
-+ MTK_FUNCTION(1, "BPI_BUS12")
-+ ),
-+ MTK_PIN(
-+ 55, "GPIO55",
-+ MTK_EINT_FUNCTION(0, 55),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO55"),
-+ MTK_FUNCTION(1, "BPI_BUS8")
-+ ),
-+ MTK_PIN(
-+ 56, "GPIO56",
-+ MTK_EINT_FUNCTION(0, 56),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO56"),
-+ MTK_FUNCTION(1, "BPI_BUS9"),
-+ MTK_FUNCTION(2, "SCL_6306")
-+ ),
-+ MTK_PIN(
-+ 57, "GPIO57",
-+ MTK_EINT_FUNCTION(0, 57),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO57"),
-+ MTK_FUNCTION(1, "BPI_BUS10"),
-+ MTK_FUNCTION(2, "SDA_6306")
-+ ),
-+ MTK_PIN(
-+ 58, "GPIO58",
-+ MTK_EINT_FUNCTION(0, 58),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO58"),
-+ MTK_FUNCTION(1, "RFIC0_BSI_D2")
-+ ),
-+ MTK_PIN(
-+ 59, "GPIO59",
-+ MTK_EINT_FUNCTION(0, 59),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO59"),
-+ MTK_FUNCTION(1, "RFIC0_BSI_D1")
-+ ),
-+ MTK_PIN(
-+ 60, "GPIO60",
-+ MTK_EINT_FUNCTION(0, 60),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO60"),
-+ MTK_FUNCTION(1, "RFIC0_BSI_D0")
-+ ),
-+ MTK_PIN(
-+ 61, "GPIO61",
-+ MTK_EINT_FUNCTION(0, 61),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO61"),
-+ MTK_FUNCTION(1, "MIPI1_SDATA")
-+ ),
-+ MTK_PIN(
-+ 62, "GPIO62",
-+ MTK_EINT_FUNCTION(0, 62),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO62"),
-+ MTK_FUNCTION(1, "MIPI1_SCLK")
-+ ),
-+ MTK_PIN(
-+ 63, "GPIO63",
-+ MTK_EINT_FUNCTION(0, 63),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO63"),
-+ MTK_FUNCTION(1, "MIPI0_SDATA")
-+ ),
-+ MTK_PIN(
-+ 64, "GPIO64",
-+ MTK_EINT_FUNCTION(0, 64),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO64"),
-+ MTK_FUNCTION(1, "MIPI0_SCLK")
-+ ),
-+ MTK_PIN(
-+ 65, "GPIO65",
-+ MTK_EINT_FUNCTION(0, 65),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO65"),
-+ MTK_FUNCTION(1, "MIPI3_SDATA"),
-+ MTK_FUNCTION(2, "BPI_BUS16")
-+ ),
-+ MTK_PIN(
-+ 66, "GPIO66",
-+ MTK_EINT_FUNCTION(0, 66),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO66"),
-+ MTK_FUNCTION(1, "MIPI3_SCLK"),
-+ MTK_FUNCTION(2, "BPI_BUS17")
-+ ),
-+ MTK_PIN(
-+ 67, "GPIO67",
-+ MTK_EINT_FUNCTION(0, 67),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO67"),
-+ MTK_FUNCTION(1, "MIPI2_SDATA")
-+ ),
-+ MTK_PIN(
-+ 68, "GPIO68",
-+ MTK_EINT_FUNCTION(0, 68),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO68"),
-+ MTK_FUNCTION(1, "MIPI2_SCLK")
-+ ),
-+ MTK_PIN(
-+ 69, "GPIO69",
-+ MTK_EINT_FUNCTION(0, 69),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO69"),
-+ MTK_FUNCTION(1, "BPI_BUS7")
-+ ),
-+ MTK_PIN(
-+ 70, "GPIO70",
-+ MTK_EINT_FUNCTION(0, 70),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO70"),
-+ MTK_FUNCTION(1, "BPI_BUS6")
-+ ),
-+ MTK_PIN(
-+ 71, "GPIO71",
-+ MTK_EINT_FUNCTION(0, 71),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO71"),
-+ MTK_FUNCTION(1, "BPI_BUS5")
-+ ),
-+ MTK_PIN(
-+ 72, "GPIO72",
-+ MTK_EINT_FUNCTION(0, 72),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO72"),
-+ MTK_FUNCTION(1, "BPI_BUS4")
-+ ),
-+ MTK_PIN(
-+ 73, "GPIO73",
-+ MTK_EINT_FUNCTION(0, 73),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO73"),
-+ MTK_FUNCTION(1, "BPI_BUS3")
-+ ),
-+ MTK_PIN(
-+ 74, "GPIO74",
-+ MTK_EINT_FUNCTION(0, 74),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO74"),
-+ MTK_FUNCTION(1, "BPI_BUS2")
-+ ),
-+ MTK_PIN(
-+ 75, "GPIO75",
-+ MTK_EINT_FUNCTION(0, 75),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO75"),
-+ MTK_FUNCTION(1, "BPI_BUS1")
-+ ),
-+ MTK_PIN(
-+ 76, "GPIO76",
-+ MTK_EINT_FUNCTION(0, 76),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO76"),
-+ MTK_FUNCTION(1, "BPI_BUS0")
-+ ),
-+ MTK_PIN(
-+ 77, "GPIO77",
-+ MTK_EINT_FUNCTION(0, 77),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO77"),
-+ MTK_FUNCTION(1, "BPI_BUS14")
-+ ),
-+ MTK_PIN(
-+ 78, "GPIO78",
-+ MTK_EINT_FUNCTION(0, 78),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO78"),
-+ MTK_FUNCTION(1, "BPI_BUS11")
-+ ),
-+ MTK_PIN(
-+ 79, "GPIO79",
-+ MTK_EINT_FUNCTION(0, 79),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO79"),
-+ MTK_FUNCTION(1, "BPI_PA_VM1"),
-+ MTK_FUNCTION(2, "MIPI4_SDATA")
-+ ),
-+ MTK_PIN(
-+ 80, "GPIO80",
-+ MTK_EINT_FUNCTION(0, 80),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO80"),
-+ MTK_FUNCTION(1, "BPI_PA_VM0"),
-+ MTK_FUNCTION(2, "MIPI4_SCLK")
-+ ),
-+ MTK_PIN(
-+ 81, "GPIO81",
-+ MTK_EINT_FUNCTION(0, 81),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO81"),
-+ MTK_FUNCTION(1, "SDA1"),
-+ MTK_FUNCTION(7, "DBG_MON_B0")
-+ ),
-+ MTK_PIN(
-+ 82, "GPIO82",
-+ MTK_EINT_FUNCTION(0, 82),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO82"),
-+ MTK_FUNCTION(1, "SDA0"),
-+ MTK_FUNCTION(7, "DBG_MON_B1")
-+ ),
-+ MTK_PIN(
-+ 83, "GPIO83",
-+ MTK_EINT_FUNCTION(0, 83),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO83"),
-+ MTK_FUNCTION(1, "SCL0"),
-+ MTK_FUNCTION(7, "DBG_MON_B2")
-+ ),
-+ MTK_PIN(
-+ 84, "GPIO84",
-+ MTK_EINT_FUNCTION(0, 84),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO84"),
-+ MTK_FUNCTION(1, "SCL1"),
-+ MTK_FUNCTION(7, "DBG_MON_B3")
-+ ),
-+ MTK_PIN(
-+ 85, "GPIO85",
-+ MTK_EINT_FUNCTION(0, 85),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO85"),
-+ MTK_FUNCTION(1, "RFIC0_BSI_EN")
-+ ),
-+ MTK_PIN(
-+ 86, "GPIO86",
-+ MTK_EINT_FUNCTION(0, 86),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO86"),
-+ MTK_FUNCTION(1, "RFIC0_BSI_CK")
-+ ),
-+ MTK_PIN(
-+ 87, "GPIO87",
-+ MTK_EINT_FUNCTION(0, 87),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO87"),
-+ MTK_FUNCTION(2, "MD_INT1_C2K_UIM0_HOT_PLUG"),
-+ MTK_FUNCTION(3, "CMVREF0"),
-+ MTK_FUNCTION(4, "MD_URXD0"),
-+ MTK_FUNCTION(5, "AGPS_SYNC"),
-+ MTK_FUNCTION(6, "EXT_FRAME_SYNC")
-+ ),
-+ MTK_PIN(
-+ 88, "GPIO88",
-+ MTK_EINT_FUNCTION(0, 88),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO88"),
-+ MTK_FUNCTION(1, "CMMCLK3"),
-+ MTK_FUNCTION(2, "MD_INT2_C2K_UIM1_HOT_PLUG"),
-+ MTK_FUNCTION(3, "CMVREF1"),
-+ MTK_FUNCTION(4, "MD_UTXD0"),
-+ MTK_FUNCTION(5, "AGPS_SYNC"),
-+ MTK_FUNCTION(6, "DVFSRC_EXT_REQ")
-+ ),
-+ MTK_PIN(
-+ 89, "GPIO89",
-+ MTK_EINT_FUNCTION(0, 89),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO89"),
-+ MTK_FUNCTION(1, "SRCLKENAI0"),
-+ MTK_FUNCTION(2, "PWM2"),
-+ MTK_FUNCTION(3, "MD_INT0"),
-+ MTK_FUNCTION(4, "USB_DRVVBUS"),
-+ MTK_FUNCTION(5, "SCL_6306"),
-+ MTK_FUNCTION(6, "TP_GPIO4_AO"),
-+ MTK_FUNCTION(7, "DBG_MON_B21")
-+ ),
-+ MTK_PIN(
-+ 90, "GPIO90",
-+ MTK_EINT_FUNCTION(0, 90),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO90"),
-+ MTK_FUNCTION(1, "URXD1"),
-+ MTK_FUNCTION(2, "PWM0"),
-+ MTK_FUNCTION(3, "MD_INT2_C2K_UIM1_HOT_PLUG"),
-+ MTK_FUNCTION(4, "ANT_SEL4"),
-+ MTK_FUNCTION(5, "USB_DRVVBUS"),
-+ MTK_FUNCTION(6, "I2S2_BCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B4")
-+ ),
-+ MTK_PIN(
-+ 91, "GPIO91",
-+ MTK_EINT_FUNCTION(0, 91),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO91"),
-+ MTK_FUNCTION(1, "KPROW1"),
-+ MTK_FUNCTION(2, "PWM2"),
-+ MTK_FUNCTION(3, "MD_INT0"),
-+ MTK_FUNCTION(4, "ANT_SEL5"),
-+ MTK_FUNCTION(5, "IDDIG"),
-+ MTK_FUNCTION(6, "I2S2_LRCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B5")
-+ ),
-+ MTK_PIN(
-+ 92, "GPIO92",
-+ MTK_EINT_FUNCTION(0, 92),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO92"),
-+ MTK_FUNCTION(1, "KPROW0"),
-+ MTK_FUNCTION(5, "DVFSRC_EXT_REQ"),
-+ MTK_FUNCTION(6, "I2S2_DI"),
-+ MTK_FUNCTION(7, "DBG_MON_B6")
-+ ),
-+ MTK_PIN(
-+ 93, "GPIO93",
-+ MTK_EINT_FUNCTION(0, 93),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO93"),
-+ MTK_FUNCTION(1, "KPCOL0"),
-+ MTK_FUNCTION(7, "DBG_MON_B7")
-+ ),
-+ MTK_PIN(
-+ 94, "GPIO94",
-+ MTK_EINT_FUNCTION(0, 94),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO94"),
-+ MTK_FUNCTION(1, "KPCOL1"),
-+ MTK_FUNCTION(5, "CMFLASH"),
-+ MTK_FUNCTION(6, "CMVREF0"),
-+ MTK_FUNCTION(7, "DBG_MON_B8")
-+ ),
-+ MTK_PIN(
-+ 95, "GPIO95",
-+ MTK_EINT_FUNCTION(0, 95),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO95"),
-+ MTK_FUNCTION(1, "URXD0"),
-+ MTK_FUNCTION(2, "UTXD0"),
-+ MTK_FUNCTION(3, "MD_URXD0"),
-+ MTK_FUNCTION(4, "PTA_RXD"),
-+ MTK_FUNCTION(5, "SSPM_URXD_AO"),
-+ MTK_FUNCTION(6, "WIFI_RXD")
-+ ),
-+ MTK_PIN(
-+ 96, "GPIO96",
-+ MTK_EINT_FUNCTION(0, 96),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO96"),
-+ MTK_FUNCTION(1, "UTXD0"),
-+ MTK_FUNCTION(2, "URXD0"),
-+ MTK_FUNCTION(3, "MD_UTXD0"),
-+ MTK_FUNCTION(4, "PTA_TXD"),
-+ MTK_FUNCTION(5, "SSPM_UTXD_AO"),
-+ MTK_FUNCTION(6, "WIFI_TXD")
-+ ),
-+ MTK_PIN(
-+ 97, "GPIO97",
-+ MTK_EINT_FUNCTION(0, 97),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO97"),
-+ MTK_FUNCTION(1, "UCTS0"),
-+ MTK_FUNCTION(2, "I2S1_MCK"),
-+ MTK_FUNCTION(3, "CONN_MCU_TDO"),
-+ MTK_FUNCTION(4, "SPI5_MI"),
-+ MTK_FUNCTION(5, "SCL_6306"),
-+ MTK_FUNCTION(6, "MCUPM_JTAG_TDO"),
-+ MTK_FUNCTION(7, "DBG_MON_B15")
-+ ),
-+ MTK_PIN(
-+ 98, "GPIO98",
-+ MTK_EINT_FUNCTION(0, 98),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO98"),
-+ MTK_FUNCTION(1, "URTS0"),
-+ MTK_FUNCTION(2, "I2S1_BCK"),
-+ MTK_FUNCTION(3, "CONN_MCU_TMS"),
-+ MTK_FUNCTION(4, "SPI5_CSB"),
-+ MTK_FUNCTION(6, "MCUPM_JTAG_TMS"),
-+ MTK_FUNCTION(7, "DBG_MON_B16")
-+ ),
-+ MTK_PIN(
-+ 99, "GPIO99",
-+ MTK_EINT_FUNCTION(0, 99),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO99"),
-+ MTK_FUNCTION(1, "CMMCLK0"),
-+ MTK_FUNCTION(4, "AUXIF_CLK"),
-+ MTK_FUNCTION(5, "PTA_RXD"),
-+ MTK_FUNCTION(6, "CONN_UART0_RXD"),
-+ MTK_FUNCTION(7, "DBG_MON_B17")
-+ ),
-+
-+ MTK_PIN(
-+ 100, "GPIO100",
-+ MTK_EINT_FUNCTION(0, 100),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO100"),
-+ MTK_FUNCTION(1, "CMMCLK1"),
-+ MTK_FUNCTION(4, "AUXIF_ST"),
-+ MTK_FUNCTION(5, "PTA_TXD"),
-+ MTK_FUNCTION(6, "CONN_UART0_TXD"),
-+ MTK_FUNCTION(7, "DBG_MON_B18")
-+ ),
-+ MTK_PIN(
-+ 101, "GPIO101",
-+ MTK_EINT_FUNCTION(0, 101),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO101"),
-+ MTK_FUNCTION(1, "CMFLASH"),
-+ MTK_FUNCTION(2, "I2S1_LRCK"),
-+ MTK_FUNCTION(3, "CONN_MCU_TCK"),
-+ MTK_FUNCTION(4, "SPI5_MO"),
-+ MTK_FUNCTION(6, "MCUPM_JTAG_TCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B19")
-+ ),
-+ MTK_PIN(
-+ 102, "GPIO102",
-+ MTK_EINT_FUNCTION(0, 102),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO102"),
-+ MTK_FUNCTION(1, "CMVREF0"),
-+ MTK_FUNCTION(2, "I2S1_DO"),
-+ MTK_FUNCTION(3, "CONN_MCU_TDI"),
-+ MTK_FUNCTION(4, "SPI5_CLK"),
-+ MTK_FUNCTION(5, "AGPS_SYNC"),
-+ MTK_FUNCTION(6, "MCUPM_JTAG_TDI"),
-+ MTK_FUNCTION(7, "DBG_MON_B20")
-+ ),
-+ MTK_PIN(
-+ 103, "GPIO103",
-+ MTK_EINT_FUNCTION(0, 103),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO103"),
-+ MTK_FUNCTION(1, "SCL2"),
-+ MTK_FUNCTION(2, "TP_UTXD1_AO"),
-+ MTK_FUNCTION(3, "MD_UTXD0"),
-+ MTK_FUNCTION(4, "MD_UTXD1"),
-+ MTK_FUNCTION(5, "TP_URTS2_AO"),
-+ MTK_FUNCTION(6, "WIFI_TXD"),
-+ MTK_FUNCTION(7, "DBG_MON_B25")
-+ ),
-+ MTK_PIN(
-+ 104, "GPIO104",
-+ MTK_EINT_FUNCTION(0, 104),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO104"),
-+ MTK_FUNCTION(1, "SDA2"),
-+ MTK_FUNCTION(2, "TP_URXD1_AO"),
-+ MTK_FUNCTION(3, "MD_URXD0"),
-+ MTK_FUNCTION(4, "MD_URXD1"),
-+ MTK_FUNCTION(5, "TP_UCTS2_AO"),
-+ MTK_FUNCTION(6, "WIFI_RXD"),
-+ MTK_FUNCTION(7, "DBG_MON_B26")
-+ ),
-+ MTK_PIN(
-+ 105, "GPIO105",
-+ MTK_EINT_FUNCTION(0, 105),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO105"),
-+ MTK_FUNCTION(1, "SCL4"),
-+ MTK_FUNCTION(3, "MD_UTXD1"),
-+ MTK_FUNCTION(4, "MD_UTXD0"),
-+ MTK_FUNCTION(5, "TP_UTXD2_AO"),
-+ MTK_FUNCTION(6, "PTA_TXD"),
-+ MTK_FUNCTION(7, "DBG_MON_B27")
-+ ),
-+ MTK_PIN(
-+ 106, "GPIO106",
-+ MTK_EINT_FUNCTION(0, 106),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO106"),
-+ MTK_FUNCTION(1, "SDA4"),
-+ MTK_FUNCTION(3, "MD_URXD1"),
-+ MTK_FUNCTION(4, "MD_URXD0"),
-+ MTK_FUNCTION(5, "TP_URXD2_AO"),
-+ MTK_FUNCTION(6, "PTA_RXD"),
-+ MTK_FUNCTION(7, "DBG_MON_B28")
-+ ),
-+ MTK_PIN(
-+ 107, "GPIO107",
-+ MTK_EINT_FUNCTION(0, 107),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO107"),
-+ MTK_FUNCTION(1, "UTXD1"),
-+ MTK_FUNCTION(2, "MD_UTXD0"),
-+ MTK_FUNCTION(3, "SDA_6306"),
-+ MTK_FUNCTION(4, "KPCOL3"),
-+ MTK_FUNCTION(5, "CMVREF0"),
-+ MTK_FUNCTION(6, "URTS0"),
-+ MTK_FUNCTION(7, "DBG_MON_B29")
-+ ),
-+ MTK_PIN(
-+ 108, "GPIO108",
-+ MTK_EINT_FUNCTION(0, 108),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO108"),
-+ MTK_FUNCTION(1, "CMMCLK2"),
-+ MTK_FUNCTION(2, "MD_INT0"),
-+ MTK_FUNCTION(3, "CONN_MCU_DBGACK_N"),
-+ MTK_FUNCTION(4, "KPCOL4"),
-+ MTK_FUNCTION(6, "I2S3_MCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B30")
-+ ),
-+ MTK_PIN(
-+ 109, "GPIO109",
-+ MTK_EINT_FUNCTION(0, 109),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO109"),
-+ MTK_FUNCTION(1, "URXD1"),
-+ MTK_FUNCTION(2, "MD_URXD0"),
-+ MTK_FUNCTION(3, "ANT_SEL7"),
-+ MTK_FUNCTION(4, "KPCOL5"),
-+ MTK_FUNCTION(5, "CMVREF1"),
-+ MTK_FUNCTION(6, "UCTS0"),
-+ MTK_FUNCTION(7, "DBG_MON_B31")
-+ ),
-+ MTK_PIN(
-+ 110, "GPIO110",
-+ MTK_EINT_FUNCTION(0, 110),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO110"),
-+ MTK_FUNCTION(1, "ANT_SEL0"),
-+ MTK_FUNCTION(2, "CLKM0"),
-+ MTK_FUNCTION(3, "PWM3"),
-+ MTK_FUNCTION(4, "MD_INT0"),
-+ MTK_FUNCTION(5, "IDDIG"),
-+ MTK_FUNCTION(6, "I2S3_BCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B13")
-+ ),
-+ MTK_PIN(
-+ 111, "GPIO111",
-+ MTK_EINT_FUNCTION(0, 111),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO111"),
-+ MTK_FUNCTION(1, "ANT_SEL1"),
-+ MTK_FUNCTION(2, "CLKM1"),
-+ MTK_FUNCTION(3, "PWM4"),
-+ MTK_FUNCTION(4, "PTA_RXD"),
-+ MTK_FUNCTION(5, "CMVREF0"),
-+ MTK_FUNCTION(6, "I2S3_LRCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B14")
-+ ),
-+ MTK_PIN(
-+ 112, "GPIO112",
-+ MTK_EINT_FUNCTION(0, 112),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO112"),
-+ MTK_FUNCTION(1, "ANT_SEL2"),
-+ MTK_FUNCTION(2, "CLKM2"),
-+ MTK_FUNCTION(3, "PWM5"),
-+ MTK_FUNCTION(4, "PTA_TXD"),
-+ MTK_FUNCTION(5, "CMVREF1"),
-+ MTK_FUNCTION(6, "I2S3_DO")
-+ ),
-+ MTK_PIN(
-+ 113, "GPIO113",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO113"),
-+ MTK_FUNCTION(1, "CONN_TOP_CLK")
-+ ),
-+ MTK_PIN(
-+ 114, "GPIO114",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO114"),
-+ MTK_FUNCTION(1, "CONN_TOP_DATA")
-+ ),
-+ MTK_PIN(
-+ 115, "GPIO115",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO115"),
-+ MTK_FUNCTION(1, "CONN_BT_CLK")
-+ ),
-+ MTK_PIN(
-+ 116, "GPIO116",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO116"),
-+ MTK_FUNCTION(1, "CONN_BT_DATA")
-+ ),
-+ MTK_PIN(
-+ 117, "GPIO117",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO117"),
-+ MTK_FUNCTION(1, "CONN_WF_CTRL0")
-+ ),
-+ MTK_PIN(
-+ 118, "GPIO118",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO118"),
-+ MTK_FUNCTION(1, "CONN_WF_CTRL1")
-+ ),
-+ MTK_PIN(
-+ 119, "GPIO119",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO119"),
-+ MTK_FUNCTION(1, "CONN_WF_CTRL2")
-+ ),
-+ MTK_PIN(
-+ 120, "GPIO120",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO120"),
-+ MTK_FUNCTION(1, "CONN_WB_PTA")
-+ ),
-+ MTK_PIN(
-+ 121, "GPIO121",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO121"),
-+ MTK_FUNCTION(1, "CONN_HRST_B")
-+ ),
-+ MTK_PIN(
-+ 122, "GPIO122",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO122"),
-+ MTK_FUNCTION(1, "MSDC0_CMD"),
-+ MTK_FUNCTION(2, "MSDC0_CMD")
-+ ),
-+ MTK_PIN(
-+ 123, "GPIO123",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO123"),
-+ MTK_FUNCTION(1, "MSDC0_DAT0"),
-+ MTK_FUNCTION(2, "MSDC0_DAT4")
-+ ),
-+ MTK_PIN(
-+ 124, "GPIO124",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO124"),
-+ MTK_FUNCTION(1, "MSDC0_CLK"),
-+ MTK_FUNCTION(2, "MSDC0_CLK")
-+ ),
-+ MTK_PIN(
-+ 125, "GPIO125",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO125"),
-+ MTK_FUNCTION(1, "MSDC0_DAT2"),
-+ MTK_FUNCTION(2, "MSDC0_DAT5")
-+ ),
-+ MTK_PIN(
-+ 126, "GPIO126",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO126"),
-+ MTK_FUNCTION(1, "MSDC0_DAT4"),
-+ MTK_FUNCTION(2, "MSDC0_DAT2")
-+ ),
-+ MTK_PIN(
-+ 127, "GPIO127",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO127"),
-+ MTK_FUNCTION(1, "MSDC0_DAT6"),
-+ MTK_FUNCTION(2, "MSDC0_DAT1")
-+ ),
-+ MTK_PIN(
-+ 128, "GPIO128",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO128"),
-+ MTK_FUNCTION(1, "MSDC0_DAT1"),
-+ MTK_FUNCTION(2, "MSDC0_DAT6")
-+ ),
-+ MTK_PIN(
-+ 129, "GPIO129",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO129"),
-+ MTK_FUNCTION(1, "MSDC0_DAT5"),
-+ MTK_FUNCTION(2, "MSDC0_DAT0")
-+ ),
-+ MTK_PIN(
-+ 130, "GPIO130",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO130"),
-+ MTK_FUNCTION(1, "MSDC0_DAT7"),
-+ MTK_FUNCTION(2, "MSDC0_DAT7")
-+ ),
-+ MTK_PIN(
-+ 131, "GPIO131",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO131"),
-+ MTK_FUNCTION(1, "MSDC0_DSL"),
-+ MTK_FUNCTION(2, "MSDC0_DSL")
-+ ),
-+ MTK_PIN(
-+ 132, "GPIO132",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO132"),
-+ MTK_FUNCTION(1, "MSDC0_DAT3"),
-+ MTK_FUNCTION(2, "MSDC0_DAT3")
-+ ),
-+ MTK_PIN(
-+ 133, "GPIO133",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO133"),
-+ MTK_FUNCTION(1, "MSDC0_RSTB"),
-+ MTK_FUNCTION(2, "MSDC0_RSTB")
-+ ),
-+ MTK_PIN(
-+ 134, "GPIO134",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO134"),
-+ MTK_FUNCTION(1, "RTC32K_CK")
-+ ),
-+ MTK_PIN(
-+ 135, "GPIO135",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO135"),
-+ MTK_FUNCTION(1, "WATCHDOG")
-+ ),
-+ MTK_PIN(
-+ 136, "GPIO136",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO136"),
-+ MTK_FUNCTION(1, "AUD_CLK_MOSI"),
-+ MTK_FUNCTION(2, "AUD_CLK_MISO"),
-+ MTK_FUNCTION(3, "I2S1_MCK")
-+ ),
-+ MTK_PIN(
-+ 137, "GPIO137",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO137"),
-+ MTK_FUNCTION(1, "AUD_SYNC_MOSI"),
-+ MTK_FUNCTION(2, "AUD_SYNC_MISO"),
-+ MTK_FUNCTION(3, "I2S1_BCK")
-+ ),
-+ MTK_PIN(
-+ 138, "GPIO138",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO138"),
-+ MTK_FUNCTION(1, "AUD_DAT_MOSI0"),
-+ MTK_FUNCTION(2, "AUD_DAT_MISO0"),
-+ MTK_FUNCTION(3, "I2S1_LRCK")
-+ ),
-+ MTK_PIN(
-+ 139, "GPIO139",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO139"),
-+ MTK_FUNCTION(1, "AUD_DAT_MOSI1"),
-+ MTK_FUNCTION(2, "AUD_DAT_MISO1"),
-+ MTK_FUNCTION(3, "I2S1_DO")
-+ ),
-+ MTK_PIN(
-+ 140, "GPIO140",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO140"),
-+ MTK_FUNCTION(1, "AUD_CLK_MISO"),
-+ MTK_FUNCTION(2, "AUD_CLK_MOSI"),
-+ MTK_FUNCTION(3, "I2S2_MCK")
-+ ),
-+ MTK_PIN(
-+ 141, "GPIO141",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO141"),
-+ MTK_FUNCTION(1, "AUD_SYNC_MISO"),
-+ MTK_FUNCTION(2, "AUD_SYNC_MOSI"),
-+ MTK_FUNCTION(3, "I2S2_BCK")
-+ ),
-+ MTK_PIN(
-+ 142, "GPIO142",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO142"),
-+ MTK_FUNCTION(1, "AUD_DAT_MISO0"),
-+ MTK_FUNCTION(2, "AUD_DAT_MOSI0"),
-+ MTK_FUNCTION(3, "I2S2_LRCK")
-+ ),
-+ MTK_PIN(
-+ 143, "GPIO143",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO143"),
-+ MTK_FUNCTION(1, "AUD_DAT_MISO1"),
-+ MTK_FUNCTION(2, "AUD_DAT_MOSI1"),
-+ MTK_FUNCTION(3, "I2S2_DI")
-+ ),
-+ MTK_PIN(
-+ 144, "GPIO144",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO144"),
-+ MTK_FUNCTION(1, "PWRAP_SPI0_MI"),
-+ MTK_FUNCTION(2, "PWRAP_SPI0_MO")
-+ ),
-+ MTK_PIN(
-+ 145, "GPIO145",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO145"),
-+ MTK_FUNCTION(1, "PWRAP_SPI0_CSN")
-+ ),
-+ MTK_PIN(
-+ 146, "GPIO146",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO146"),
-+ MTK_FUNCTION(1, "PWRAP_SPI0_MO"),
-+ MTK_FUNCTION(2, "PWRAP_SPI0_MI")
-+ ),
-+ MTK_PIN(
-+ 147, "GPIO147",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO147"),
-+ MTK_FUNCTION(1, "PWRAP_SPI0_CK")
-+ ),
-+ MTK_PIN(
-+ 148, "GPIO148",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO148"),
-+ MTK_FUNCTION(1, "SRCLKENA0")
-+ ),
-+ MTK_PIN(
-+ 149, "GPIO149",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO149"),
-+ MTK_FUNCTION(1, "SRCLKENA1")
-+ ),
-+ MTK_PIN(
-+ 150, "GPIO150",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO150"),
-+ MTK_FUNCTION(1, "PWM0"),
-+ MTK_FUNCTION(2, "CMFLASH"),
-+ MTK_FUNCTION(3, "ANT_SEL3"),
-+ MTK_FUNCTION(5, "MD_URXD0"),
-+ MTK_FUNCTION(6, "TP_URXD2_AO")
-+ ),
-+ MTK_PIN(
-+ 151, "GPIO151",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO151"),
-+ MTK_FUNCTION(1, "PWM1"),
-+ MTK_FUNCTION(2, "CMVREF0"),
-+ MTK_FUNCTION(3, "ANT_SEL4"),
-+ MTK_FUNCTION(5, "MD_UTXD0"),
-+ MTK_FUNCTION(6, "TP_UTXD2_AO")
-+ ),
-+ MTK_PIN(
-+ 152, "GPIO152",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO152"),
-+ MTK_FUNCTION(1, "PWM2"),
-+ MTK_FUNCTION(2, "CMVREF1"),
-+ MTK_FUNCTION(3, "ANT_SEL5"),
-+ MTK_FUNCTION(5, "MD_URXD1"),
-+ MTK_FUNCTION(6, "TP_UCTS1_AO")
-+ ),
-+ MTK_PIN(
-+ 153, "GPIO153",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO153"),
-+ MTK_FUNCTION(1, "PWM3"),
-+ MTK_FUNCTION(2, "CLKM0"),
-+ MTK_FUNCTION(3, "ANT_SEL6"),
-+ MTK_FUNCTION(5, "MD_UTXD1"),
-+ MTK_FUNCTION(6, "TP_URTS1_AO")
-+ ),
-+ MTK_PIN(
-+ 154, "GPIO154",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO154"),
-+ MTK_FUNCTION(1, "PWM5"),
-+ MTK_FUNCTION(2, "CLKM2"),
-+ MTK_FUNCTION(3, "USB_DRVVBUS"),
-+ MTK_FUNCTION(5, "PTA_TXD"),
-+ MTK_FUNCTION(6, "CONN_UART0_TXD")
-+ ),
-+ MTK_PIN(
-+ 155, "GPIO155",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO155"),
-+ MTK_FUNCTION(1, "SPI0_MI"),
-+ MTK_FUNCTION(2, "IDDIG"),
-+ MTK_FUNCTION(3, "AGPS_SYNC"),
-+ MTK_FUNCTION(4, "TP_GPIO0_AO"),
-+ MTK_FUNCTION(5, "MFG_JTAG_TDO"),
-+ MTK_FUNCTION(6, "DFD_TDO"),
-+ MTK_FUNCTION(7, "JTDO_SEL1")
-+ ),
-+ MTK_PIN(
-+ 156, "GPIO156",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO156"),
-+ MTK_FUNCTION(1, "SPI0_CSB"),
-+ MTK_FUNCTION(2, "USB_DRVVBUS"),
-+ MTK_FUNCTION(3, "DVFSRC_EXT_REQ"),
-+ MTK_FUNCTION(4, "TP_GPIO1_AO"),
-+ MTK_FUNCTION(5, "MFG_JTAG_TMS"),
-+ MTK_FUNCTION(6, "DFD_TMS"),
-+ MTK_FUNCTION(7, "JTMS_SEL1")
-+ ),
-+ MTK_PIN(
-+ 157, "GPIO157",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO157"),
-+ MTK_FUNCTION(1, "SPI0_MO"),
-+ MTK_FUNCTION(2, "MD_INT1_C2K_UIM0_HOT_PLUG"),
-+ MTK_FUNCTION(3, "CLKM0"),
-+ MTK_FUNCTION(4, "TP_GPIO2_AO"),
-+ MTK_FUNCTION(5, "MFG_JTAG_TDI"),
-+ MTK_FUNCTION(6, "DFD_TDI"),
-+ MTK_FUNCTION(7, "JTDI_SEL1")
-+ ),
-+ MTK_PIN(
-+ 158, "GPIO158",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO158"),
-+ MTK_FUNCTION(1, "SPI0_CLK"),
-+ MTK_FUNCTION(2, "MD_INT2_C2K_UIM1_HOT_PLUG"),
-+ MTK_FUNCTION(3, "EXT_FRAME_SYNC"),
-+ MTK_FUNCTION(4, "TP_GPIO3_AO"),
-+ MTK_FUNCTION(5, "MFG_JTAG_TCK"),
-+ MTK_FUNCTION(6, "DFD_TCK_XI"),
-+ MTK_FUNCTION(7, "JTCK_SEL1")
-+ ),
-+ MTK_PIN(
-+ 159, "GPIO159",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO159"),
-+ MTK_FUNCTION(1, "PWM4"),
-+ MTK_FUNCTION(2, "CLKM1"),
-+ MTK_FUNCTION(3, "ANT_SEL7"),
-+ MTK_FUNCTION(5, "PTA_RXD"),
-+ MTK_FUNCTION(6, "CONN_UART0_RXD")
-+ ),
-+ MTK_PIN(
-+ 160, "GPIO160",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO160"),
-+ MTK_FUNCTION(1, "CLKM0"),
-+ MTK_FUNCTION(2, "PWM2"),
-+ MTK_FUNCTION(3, "EXT_FRAME_SYNC"),
-+ MTK_FUNCTION(4, "TP_GPIO5_AO"),
-+ MTK_FUNCTION(5, "AGPS_SYNC"),
-+ MTK_FUNCTION(6, "DVFSRC_EXT_REQ")
-+ ),
-+ MTK_PIN(
-+ 161, "GPIO161",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO161"),
-+ MTK_FUNCTION(1, "SCL6"),
-+ MTK_FUNCTION(2, "SCL_6306"),
-+ MTK_FUNCTION(3, "TP_GPIO6_AO"),
-+ MTK_FUNCTION(4, "KPCOL6"),
-+ MTK_FUNCTION(5, "PTA_RXD"),
-+ MTK_FUNCTION(6, "CONN_UART0_RXD")
-+ ),
-+ MTK_PIN(
-+ 162, "GPIO162",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO162"),
-+ MTK_FUNCTION(1, "SDA6"),
-+ MTK_FUNCTION(2, "SDA_6306"),
-+ MTK_FUNCTION(3, "TP_GPIO7_AO"),
-+ MTK_FUNCTION(4, "KPCOL7"),
-+ MTK_FUNCTION(5, "PTA_TXD"),
-+ MTK_FUNCTION(6, "CONN_UART0_TXD")
-+ ),
-+ MTK_PIN(
-+ 163, "GPIO163",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO163")
-+ ),
-+ MTK_PIN(
-+ 164, "GPIO164",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO164")
-+ ),
-+ MTK_PIN(
-+ 165, "GPIO165",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO165")
-+ ),
-+ MTK_PIN(
-+ 166, "GPIO166",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO166")
-+ ),
-+ MTK_PIN(
-+ 167, "GPIO167",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO167")
-+ ),
-+ MTK_PIN(
-+ 168, "GPIO168",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO168")
-+ ),
-+ MTK_PIN(
-+ 169, "GPIO169",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO169")
-+ ),
-+ MTK_PIN(
-+ 170, "GPIO170",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO170")
-+ ),
-+ MTK_PIN(
-+ 171, "GPIO171",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO171")
-+ ),
-+ MTK_PIN(
-+ 172, "GPIO172",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO172")
-+ ),
-+ MTK_PIN(
-+ 173, "GPIO173",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO173")
-+ ),
-+ MTK_PIN(
-+ 174, "GPIO174",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO174")
-+ ),
-+ MTK_PIN(
-+ 175, "GPIO175",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO175")
-+ ),
-+ MTK_PIN(
-+ 176, "GPIO176",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO176")
-+ ),
-+ MTK_PIN(
-+ 177, "GPIO177",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO177")
-+ ),
-+ MTK_PIN(
-+ 178, "GPIO178",
-+ MTK_EINT_FUNCTION(0, NO_EINT_SUPPORT),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO178")
-+ ),
-+ MTK_PIN(
-+ 179, "GPIO179",
-+ MTK_EINT_FUNCTION(0, 151),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO179")
-+ ),
-+};
-+
-+#endif /* __PINCTRL_MTK_MT6765_H */
---- /dev/null
-+++ b/drivers/pinctrl/mediatek/pinctrl-mtk-mt6797.h
-@@ -0,0 +1,2429 @@
-+/* SPDX-License-Identifier: GPL-2.0 */
-+/*
-+ * Based on pinctrl-mtk-mt6765.h
-+ *
-+ * Copyright (C) 2018 MediaTek Inc.
-+ *
-+ * Author: ZH Chen <zh.chen@mediatek.com>
-+ *
-+ * Copyright (c) 2018 Manivannan Sadhasivam
-+ */
-+
-+#ifndef __PINCTRL_MTK_MT6797_H
-+#define __PINCTRL_MTK_MT6797_H
-+
-+#include "pinctrl-paris.h"
-+
-+static const struct mtk_pin_desc mtk_pins_mt6797[] = {
-+ MTK_PIN(
-+ 0, "GPIO0",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO0"),
-+ MTK_FUNCTION(1, "CSI0A_L0P_T0A")
-+ ),
-+ MTK_PIN(
-+ 1, "GPIO1",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO1"),
-+ MTK_FUNCTION(1, "CSI0A_L0N_T0B")
-+ ),
-+ MTK_PIN(
-+ 2, "GPIO2",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO2"),
-+ MTK_FUNCTION(1, "CSI0A_L1P_T0C")
-+ ),
-+ MTK_PIN(
-+ 3, "GPIO3",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO3"),
-+ MTK_FUNCTION(1, "CSI0A_L1N_T1A")
-+ ),
-+ MTK_PIN(
-+ 4, "GPIO4",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO4"),
-+ MTK_FUNCTION(1, "CSI0A_L2P_T1B")
-+ ),
-+ MTK_PIN(
-+ 5, "GPIO5",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO5"),
-+ MTK_FUNCTION(1, "CSI0A_L2N_T1C")
-+ ),
-+ MTK_PIN(
-+ 6, "GPIO6",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO6"),
-+ MTK_FUNCTION(1, "CSI0B_L0P_T0A")
-+ ),
-+ MTK_PIN(
-+ 7, "GPIO7",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO7"),
-+ MTK_FUNCTION(1, "CSI0B_L0N_T0B")
-+ ),
-+ MTK_PIN(
-+ 8, "GPIO8",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO8"),
-+ MTK_FUNCTION(1, "CSI0B_L1P_T0C")
-+ ),
-+ MTK_PIN(
-+ 9, "GPIO9",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO9"),
-+ MTK_FUNCTION(1, "CSI0B_L1N_T1A")
-+ ),
-+ MTK_PIN(
-+ 10, "GPIO10",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO10"),
-+ MTK_FUNCTION(1, "CSI1A_L0P_T0A")
-+ ),
-+ MTK_PIN(
-+ 11, "GPIO11",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO11"),
-+ MTK_FUNCTION(1, "CSI1A_L0N_T0B")
-+ ),
-+ MTK_PIN(
-+ 12, "GPIO12",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO12"),
-+ MTK_FUNCTION(1, "CSI1A_L1P_T0C")
-+ ),
-+ MTK_PIN(
-+ 13, "GPIO13",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO13"),
-+ MTK_FUNCTION(1, "CSI1A_L1N_T1A")
-+ ),
-+ MTK_PIN(
-+ 14, "GPIO14",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO14"),
-+ MTK_FUNCTION(1, "CSI1A_L2P_T1B")
-+ ),
-+ MTK_PIN(
-+ 15, "GPIO15",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO15"),
-+ MTK_FUNCTION(1, "CSI1A_L2N_T1C")
-+ ),
-+ MTK_PIN(
-+ 16, "GPIO16",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO16"),
-+ MTK_FUNCTION(1, "CSI1B_L0P_T0A")
-+ ),
-+ MTK_PIN(
-+ 17, "GPIO17",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO17"),
-+ MTK_FUNCTION(1, "CSI1B_L0N_T0B")
-+ ),
-+ MTK_PIN(
-+ 18, "GPIO18",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO18"),
-+ MTK_FUNCTION(1, "CSI1B_L1P_T0C")
-+ ),
-+ MTK_PIN(
-+ 19, "GPIO19",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO19"),
-+ MTK_FUNCTION(1, "CSI1B_L1N_T1A")
-+ ),
-+ MTK_PIN(
-+ 20, "GPIO20",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO20"),
-+ MTK_FUNCTION(1, "CSI1B_L2P_T1B")
-+ ),
-+ MTK_PIN(
-+ 21, "GPIO21",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO21"),
-+ MTK_FUNCTION(1, "CSI1B_L2N_T1C")
-+ ),
-+ MTK_PIN(
-+ 22, "GPIO22",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO22"),
-+ MTK_FUNCTION(1, "CSI2_L0P_T0A")
-+ ),
-+ MTK_PIN(
-+ 23, "GPIO23",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO23"),
-+ MTK_FUNCTION(1, "CSI2_L0N_T0B")
-+ ),
-+ MTK_PIN(
-+ 24, "GPIO24",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO24"),
-+ MTK_FUNCTION(1, "CSI2_L1P_T0C")
-+ ),
-+ MTK_PIN(
-+ 25, "GPIO25",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO25"),
-+ MTK_FUNCTION(1, "CSI2_L1N_T1A")
-+ ),
-+ MTK_PIN(
-+ 26, "GPIO26",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO26"),
-+ MTK_FUNCTION(1, "CSI2_L2P_T1B")
-+ ),
-+ MTK_PIN(
-+ 27, "GPIO27",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO27"),
-+ MTK_FUNCTION(1, "CSI2_L2N_T1C")
-+ ),
-+ MTK_PIN(
-+ 28, "GPIO28",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO28"),
-+ MTK_FUNCTION(1, "SPI5_CLK_A"),
-+ MTK_FUNCTION(2, "IRTX_OUT"),
-+ MTK_FUNCTION(3, "UDI_TDO"),
-+ MTK_FUNCTION(4, "SCP_JTAG_TDO"),
-+ MTK_FUNCTION(5, "CONN_MCU_TDO"),
-+ MTK_FUNCTION(6, "PWM_A"),
-+ MTK_FUNCTION(7, "C2K_DM_OTDO")
-+ ),
-+ MTK_PIN(
-+ 29, "GPIO29",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO29"),
-+ MTK_FUNCTION(1, "SPI5_MI_A"),
-+ MTK_FUNCTION(2, "DAP_SIB1_SWD"),
-+ MTK_FUNCTION(3, "UDI_TMS"),
-+ MTK_FUNCTION(4, "SCP_JTAG_TMS"),
-+ MTK_FUNCTION(5, "CONN_MCU_TMS"),
-+ MTK_FUNCTION(6, "CONN_MCU_AICE_TMSC"),
-+ MTK_FUNCTION(7, "C2K_DM_OTMS")
-+ ),
-+ MTK_PIN(
-+ 30, "GPIO30",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO30"),
-+ MTK_FUNCTION(1, "CMMCLK0"),
-+ MTK_FUNCTION(7, "MD_CLKM0")
-+ ),
-+ MTK_PIN(
-+ 31, "GPIO31",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO31"),
-+ MTK_FUNCTION(1, "CMMCLK1"),
-+ MTK_FUNCTION(7, "MD_CLKM1")
-+ ),
-+ MTK_PIN(
-+ 32, "GPIO32",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO32"),
-+ MTK_FUNCTION(1, "SPI5_CS_A"),
-+ MTK_FUNCTION(2, "DAP_SIB1_SWCK"),
-+ MTK_FUNCTION(3, "UDI_TCK_XI"),
-+ MTK_FUNCTION(4, "SCP_JTAG_TCK"),
-+ MTK_FUNCTION(5, "CONN_MCU_TCK"),
-+ MTK_FUNCTION(6, "CONN_MCU_AICE_TCKC"),
-+ MTK_FUNCTION(7, "C2K_DM_OTCK")
-+ ),
-+ MTK_PIN(
-+ 33, "GPIO33",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO33"),
-+ MTK_FUNCTION(1, "SPI5_MO_A"),
-+ MTK_FUNCTION(2, "CMFLASH"),
-+ MTK_FUNCTION(3, "UDI_TDI"),
-+ MTK_FUNCTION(4, "SCP_JTAG_TDI"),
-+ MTK_FUNCTION(5, "CONN_MCU_TDI"),
-+ MTK_FUNCTION(6, "MD_URXD0"),
-+ MTK_FUNCTION(7, "C2K_DM_OTDI")
-+ ),
-+ MTK_PIN(
-+ 34, "GPIO34",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO34"),
-+ MTK_FUNCTION(1, "CMFLASH"),
-+ MTK_FUNCTION(2, "CLKM0"),
-+ MTK_FUNCTION(3, "UDI_NTRST"),
-+ MTK_FUNCTION(4, "SCP_JTAG_TRSTN"),
-+ MTK_FUNCTION(5, "CONN_MCU_TRST_B"),
-+ MTK_FUNCTION(6, "MD_UTXD0"),
-+ MTK_FUNCTION(7, "C2K_DM_JTINTP")
-+ ),
-+ MTK_PIN(
-+ 35, "GPIO35",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO35"),
-+ MTK_FUNCTION(1, "CMMCLK3"),
-+ MTK_FUNCTION(2, "CLKM1"),
-+ MTK_FUNCTION(3, "MD_URXD1"),
-+ MTK_FUNCTION(4, "PTA_RXD"),
-+ MTK_FUNCTION(5, "CONN_MCU_DBGACK_N"),
-+ MTK_FUNCTION(6, "PWM_B"),
-+ MTK_FUNCTION(7, "PCC_PPC_IO")
-+ ),
-+ MTK_PIN(
-+ 36, "GPIO36",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO36"),
-+ MTK_FUNCTION(1, "CMMCLK2"),
-+ MTK_FUNCTION(2, "CLKM2"),
-+ MTK_FUNCTION(3, "MD_UTXD1"),
-+ MTK_FUNCTION(4, "PTA_TXD"),
-+ MTK_FUNCTION(5, "CONN_MCU_DBGI_N"),
-+ MTK_FUNCTION(6, "PWM_C"),
-+ MTK_FUNCTION(7, "EXT_FRAME_SYNC")
-+ ),
-+ MTK_PIN(
-+ 37, "GPIO37",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO37"),
-+ MTK_FUNCTION(1, "SCL0_0")
-+ ),
-+ MTK_PIN(
-+ 38, "GPIO38",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO38"),
-+ MTK_FUNCTION(1, "SDA0_0")
-+ ),
-+ MTK_PIN(
-+ 39, "GPIO39",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO39"),
-+ MTK_FUNCTION(1, "DPI_D0"),
-+ MTK_FUNCTION(2, "SPI1_CLK_A"),
-+ MTK_FUNCTION(3, "PCM0_SYNC"),
-+ MTK_FUNCTION(4, "I2S0_LRCK"),
-+ MTK_FUNCTION(5, "CONN_MCU_TRST_B"),
-+ MTK_FUNCTION(6, "URXD3"),
-+ MTK_FUNCTION(7, "C2K_NTRST")
-+ ),
-+ MTK_PIN(
-+ 40, "GPIO40",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO40"),
-+ MTK_FUNCTION(1, "DPI_D1"),
-+ MTK_FUNCTION(2, "SPI1_MI_A"),
-+ MTK_FUNCTION(3, "PCM0_CLK"),
-+ MTK_FUNCTION(4, "I2S0_BCK"),
-+ MTK_FUNCTION(5, "CONN_MCU_TDO"),
-+ MTK_FUNCTION(6, "UTXD3"),
-+ MTK_FUNCTION(7, "C2K_TCK")
-+ ),
-+ MTK_PIN(
-+ 41, "GPIO41",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO41"),
-+ MTK_FUNCTION(1, "DPI_D2"),
-+ MTK_FUNCTION(2, "SPI1_CS_A"),
-+ MTK_FUNCTION(3, "PCM0_DO"),
-+ MTK_FUNCTION(4, "I2S3_DO"),
-+ MTK_FUNCTION(5, "CONN_MCU_DBGACK_N"),
-+ MTK_FUNCTION(6, "URTS3"),
-+ MTK_FUNCTION(7, "C2K_TDI")
-+ ),
-+ MTK_PIN(
-+ 42, "GPIO42",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO42"),
-+ MTK_FUNCTION(1, "DPI_D3"),
-+ MTK_FUNCTION(2, "SPI1_MO_A"),
-+ MTK_FUNCTION(3, "PCM0_DI"),
-+ MTK_FUNCTION(4, "I2S0_DI"),
-+ MTK_FUNCTION(5, "CONN_MCU_TDI"),
-+ MTK_FUNCTION(6, "UCTS3"),
-+ MTK_FUNCTION(7, "C2K_TMS")
-+ ),
-+ MTK_PIN(
-+ 43, "GPIO43",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO43"),
-+ MTK_FUNCTION(1, "DPI_D4"),
-+ MTK_FUNCTION(2, "SPI2_CLK_A"),
-+ MTK_FUNCTION(3, "PCM1_SYNC"),
-+ MTK_FUNCTION(4, "I2S2_LRCK"),
-+ MTK_FUNCTION(5, "CONN_MCU_TMS"),
-+ MTK_FUNCTION(6, "CONN_MCU_AICE_TMSC"),
-+ MTK_FUNCTION(7, "C2K_TDO")
-+ ),
-+ MTK_PIN(
-+ 44, "GPIO44",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO44"),
-+ MTK_FUNCTION(1, "DPI_D5"),
-+ MTK_FUNCTION(2, "SPI2_MI_A"),
-+ MTK_FUNCTION(3, "PCM1_CLK"),
-+ MTK_FUNCTION(4, "I2S2_BCK"),
-+ MTK_FUNCTION(5, "CONN_MCU_TCK"),
-+ MTK_FUNCTION(6, "CONN_MCU_AICE_TCKC"),
-+ MTK_FUNCTION(7, "C2K_RTCK")
-+ ),
-+ MTK_PIN(
-+ 45, "GPIO45",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO45"),
-+ MTK_FUNCTION(1, "DPI_D6"),
-+ MTK_FUNCTION(2, "SPI2_CS_A"),
-+ MTK_FUNCTION(3, "PCM1_DI"),
-+ MTK_FUNCTION(4, "I2S2_DI"),
-+ MTK_FUNCTION(5, "CONN_MCU_DBGI_N"),
-+ MTK_FUNCTION(6, "MD_URXD0")
-+ ),
-+ MTK_PIN(
-+ 46, "GPIO46",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO46"),
-+ MTK_FUNCTION(1, "DPI_D7"),
-+ MTK_FUNCTION(2, "SPI2_MO_A"),
-+ MTK_FUNCTION(3, "PCM1_DO0"),
-+ MTK_FUNCTION(4, "I2S1_DO"),
-+ MTK_FUNCTION(5, "ANT_SEL0"),
-+ MTK_FUNCTION(6, "MD_UTXD0")
-+ ),
-+ MTK_PIN(
-+ 47, "GPIO47",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO47"),
-+ MTK_FUNCTION(1, "DPI_D8"),
-+ MTK_FUNCTION(2, "CLKM0"),
-+ MTK_FUNCTION(3, "PCM1_DO1"),
-+ MTK_FUNCTION(4, "I2S0_MCK"),
-+ MTK_FUNCTION(5, "ANT_SEL1"),
-+ MTK_FUNCTION(6, "PTA_RXD"),
-+ MTK_FUNCTION(7, "C2K_URXD0")
-+ ),
-+ MTK_PIN(
-+ 48, "GPIO48",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO48"),
-+ MTK_FUNCTION(1, "DPI_D9"),
-+ MTK_FUNCTION(2, "CLKM1"),
-+ MTK_FUNCTION(3, "CMFLASH"),
-+ MTK_FUNCTION(4, "I2S2_MCK"),
-+ MTK_FUNCTION(5, "ANT_SEL2"),
-+ MTK_FUNCTION(6, "PTA_TXD"),
-+ MTK_FUNCTION(7, "C2K_UTXD0")
-+ ),
-+ MTK_PIN(
-+ 49, "GPIO49",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO49"),
-+ MTK_FUNCTION(1, "DPI_D10"),
-+ MTK_FUNCTION(2, "MD_INT1_C2K_UIM1_HOT_PLUG_IN"),
-+ MTK_FUNCTION(3, "PWM_C"),
-+ MTK_FUNCTION(4, "IRTX_OUT"),
-+ MTK_FUNCTION(5, "ANT_SEL3"),
-+ MTK_FUNCTION(6, "MD_URXD1")
-+ ),
-+ MTK_PIN(
-+ 50, "GPIO50",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO50"),
-+ MTK_FUNCTION(1, "DPI_D11"),
-+ MTK_FUNCTION(2, "MD_INT2"),
-+ MTK_FUNCTION(3, "PWM_D"),
-+ MTK_FUNCTION(4, "CLKM2"),
-+ MTK_FUNCTION(5, "ANT_SEL4"),
-+ MTK_FUNCTION(6, "MD_UTXD1")
-+ ),
-+ MTK_PIN(
-+ 51, "GPIO51",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO51"),
-+ MTK_FUNCTION(1, "DPI_DE"),
-+ MTK_FUNCTION(2, "SPI4_CLK_A"),
-+ MTK_FUNCTION(3, "IRTX_OUT"),
-+ MTK_FUNCTION(4, "SCL0_1"),
-+ MTK_FUNCTION(5, "ANT_SEL5"),
-+ MTK_FUNCTION(7, "C2K_UTXD1")
-+ ),
-+ MTK_PIN(
-+ 52, "GPIO52",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO52"),
-+ MTK_FUNCTION(1, "DPI_CK"),
-+ MTK_FUNCTION(2, "SPI4_MI_A"),
-+ MTK_FUNCTION(3, "SPI4_MO_A"),
-+ MTK_FUNCTION(4, "SDA0_1"),
-+ MTK_FUNCTION(5, "ANT_SEL6"),
-+ MTK_FUNCTION(7, "C2K_URXD1")
-+ ),
-+ MTK_PIN(
-+ 53, "GPIO53",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO53"),
-+ MTK_FUNCTION(1, "DPI_HSYNC"),
-+ MTK_FUNCTION(2, "SPI4_CS_A"),
-+ MTK_FUNCTION(3, "CMFLASH"),
-+ MTK_FUNCTION(4, "SCL1_1"),
-+ MTK_FUNCTION(5, "ANT_SEL7"),
-+ MTK_FUNCTION(6, "MD_URXD2"),
-+ MTK_FUNCTION(7, "PCC_PPC_IO")
-+ ),
-+ MTK_PIN(
-+ 54, "GPIO54",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO54"),
-+ MTK_FUNCTION(1, "DPI_VSYNC"),
-+ MTK_FUNCTION(2, "SPI4_MO_A"),
-+ MTK_FUNCTION(3, "SPI4_MI_A"),
-+ MTK_FUNCTION(4, "SDA1_1"),
-+ MTK_FUNCTION(5, "PWM_A"),
-+ MTK_FUNCTION(6, "MD_UTXD2"),
-+ MTK_FUNCTION(7, "EXT_FRAME_SYNC")
-+ ),
-+ MTK_PIN(
-+ 55, "GPIO55",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO55"),
-+ MTK_FUNCTION(1, "SCL1_0")
-+ ),
-+ MTK_PIN(
-+ 56, "GPIO56",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO56"),
-+ MTK_FUNCTION(1, "SDA1_0")
-+ ),
-+ MTK_PIN(
-+ 57, "GPIO57",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO57"),
-+ MTK_FUNCTION(1, "SPI0_CLK"),
-+ MTK_FUNCTION(2, "SCL0_2"),
-+ MTK_FUNCTION(3, "PWM_B"),
-+ MTK_FUNCTION(4, "UTXD3"),
-+ MTK_FUNCTION(5, "PCM0_SYNC")
-+ ),
-+ MTK_PIN(
-+ 58, "GPIO58",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO58"),
-+ MTK_FUNCTION(1, "SPI0_MI"),
-+ MTK_FUNCTION(2, "SPI0_MO"),
-+ MTK_FUNCTION(3, "SDA1_2"),
-+ MTK_FUNCTION(4, "URXD3"),
-+ MTK_FUNCTION(5, "PCM0_CLK")
-+ ),
-+ MTK_PIN(
-+ 59, "GPIO59",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO59"),
-+ MTK_FUNCTION(1, "SPI0_MO"),
-+ MTK_FUNCTION(2, "SPI0_MI"),
-+ MTK_FUNCTION(3, "PWM_C"),
-+ MTK_FUNCTION(4, "URTS3"),
-+ MTK_FUNCTION(5, "PCM0_DO")
-+ ),
-+ MTK_PIN(
-+ 60, "GPIO60",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO60"),
-+ MTK_FUNCTION(1, "SPI0_CS"),
-+ MTK_FUNCTION(2, "SDA0_2"),
-+ MTK_FUNCTION(3, "SCL1_2"),
-+ MTK_FUNCTION(4, "UCTS3"),
-+ MTK_FUNCTION(5, "PCM0_DI")
-+ ),
-+ MTK_PIN(
-+ 61, "GPIO61",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO61"),
-+ MTK_FUNCTION(1, "EINT0"),
-+ MTK_FUNCTION(2, "IDDIG"),
-+ MTK_FUNCTION(3, "SPI4_CLK_B"),
-+ MTK_FUNCTION(4, "I2S0_LRCK"),
-+ MTK_FUNCTION(5, "PCM0_SYNC"),
-+ MTK_FUNCTION(7, "C2K_EINT0")
-+ ),
-+ MTK_PIN(
-+ 62, "GPIO62",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO62"),
-+ MTK_FUNCTION(1, "EINT1"),
-+ MTK_FUNCTION(2, "USB_DRVVBUS"),
-+ MTK_FUNCTION(3, "SPI4_MI_B"),
-+ MTK_FUNCTION(4, "I2S0_BCK"),
-+ MTK_FUNCTION(5, "PCM0_CLK"),
-+ MTK_FUNCTION(7, "C2K_EINT1")
-+ ),
-+ MTK_PIN(
-+ 63, "GPIO63",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO63"),
-+ MTK_FUNCTION(1, "EINT2"),
-+ MTK_FUNCTION(2, "IRTX_OUT"),
-+ MTK_FUNCTION(3, "SPI4_MO_B"),
-+ MTK_FUNCTION(4, "I2S0_MCK"),
-+ MTK_FUNCTION(5, "PCM0_DI"),
-+ MTK_FUNCTION(7, "C2K_DM_EINT0")
-+ ),
-+ MTK_PIN(
-+ 64, "GPIO64",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO64"),
-+ MTK_FUNCTION(1, "EINT3"),
-+ MTK_FUNCTION(2, "CMFLASH"),
-+ MTK_FUNCTION(3, "SPI4_CS_B"),
-+ MTK_FUNCTION(4, "I2S0_DI"),
-+ MTK_FUNCTION(5, "PCM0_DO"),
-+ MTK_FUNCTION(7, "C2K_DM_EINT1")
-+ ),
-+ MTK_PIN(
-+ 65, "GPIO65",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO65"),
-+ MTK_FUNCTION(1, "EINT4"),
-+ MTK_FUNCTION(2, "CLKM0"),
-+ MTK_FUNCTION(3, "SPI5_CLK_B"),
-+ MTK_FUNCTION(4, "I2S1_LRCK"),
-+ MTK_FUNCTION(5, "PWM_A"),
-+ MTK_FUNCTION(7, "C2K_DM_EINT2")
-+ ),
-+ MTK_PIN(
-+ 66, "GPIO66",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO66"),
-+ MTK_FUNCTION(1, "EINT5"),
-+ MTK_FUNCTION(2, "CLKM1"),
-+ MTK_FUNCTION(3, "SPI5_MI_B"),
-+ MTK_FUNCTION(4, "I2S1_BCK"),
-+ MTK_FUNCTION(5, "PWM_B"),
-+ MTK_FUNCTION(7, "C2K_DM_EINT3")
-+ ),
-+ MTK_PIN(
-+ 67, "GPIO67",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO67"),
-+ MTK_FUNCTION(1, "EINT6"),
-+ MTK_FUNCTION(2, "CLKM2"),
-+ MTK_FUNCTION(3, "SPI5_MO_B"),
-+ MTK_FUNCTION(4, "I2S1_MCK"),
-+ MTK_FUNCTION(5, "PWM_C"),
-+ MTK_FUNCTION(7, "DBG_MON_A0")
-+ ),
-+ MTK_PIN(
-+ 68, "GPIO68",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO68"),
-+ MTK_FUNCTION(1, "EINT7"),
-+ MTK_FUNCTION(2, "CLKM3"),
-+ MTK_FUNCTION(3, "SPI5_CS_B"),
-+ MTK_FUNCTION(4, "I2S1_DO"),
-+ MTK_FUNCTION(5, "PWM_D"),
-+ MTK_FUNCTION(7, "DBG_MON_A1")
-+ ),
-+ MTK_PIN(
-+ 69, "GPIO69",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO69"),
-+ MTK_FUNCTION(1, "I2S0_LRCK"),
-+ MTK_FUNCTION(2, "I2S3_LRCK"),
-+ MTK_FUNCTION(3, "I2S1_LRCK"),
-+ MTK_FUNCTION(4, "I2S2_LRCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A2")
-+ ),
-+ MTK_PIN(
-+ 70, "GPIO70",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO70"),
-+ MTK_FUNCTION(1, "I2S0_BCK"),
-+ MTK_FUNCTION(2, "I2S3_BCK"),
-+ MTK_FUNCTION(3, "I2S1_BCK"),
-+ MTK_FUNCTION(4, "I2S2_BCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A3")
-+ ),
-+ MTK_PIN(
-+ 71, "GPIO71",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO71"),
-+ MTK_FUNCTION(1, "I2S0_MCK"),
-+ MTK_FUNCTION(2, "I2S3_MCK"),
-+ MTK_FUNCTION(3, "I2S1_MCK"),
-+ MTK_FUNCTION(4, "I2S2_MCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A4")
-+ ),
-+ MTK_PIN(
-+ 72, "GPIO72",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO72"),
-+ MTK_FUNCTION(1, "I2S0_DI"),
-+ MTK_FUNCTION(2, "I2S0_DI"),
-+ MTK_FUNCTION(3, "I2S2_DI"),
-+ MTK_FUNCTION(4, "I2S2_DI"),
-+ MTK_FUNCTION(7, "DBG_MON_A5")
-+ ),
-+ MTK_PIN(
-+ 73, "GPIO73",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO73"),
-+ MTK_FUNCTION(1, "I2S3_DO"),
-+ MTK_FUNCTION(2, "I2S3_DO"),
-+ MTK_FUNCTION(3, "I2S1_DO"),
-+ MTK_FUNCTION(4, "I2S1_DO"),
-+ MTK_FUNCTION(7, "DBG_MON_A6")
-+ ),
-+ MTK_PIN(
-+ 74, "GPIO74",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO74"),
-+ MTK_FUNCTION(1, "SCL3_0"),
-+ MTK_FUNCTION(7, "AUXIF_CLK1")
-+ ),
-+ MTK_PIN(
-+ 75, "GPIO75",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO75"),
-+ MTK_FUNCTION(1, "SDA3_0"),
-+ MTK_FUNCTION(7, "AUXIF_ST1")
-+ ),
-+ MTK_PIN(
-+ 76, "GPIO76",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO76"),
-+ MTK_FUNCTION(1, "CONN_HRST_B"),
-+ MTK_FUNCTION(7, "C2K_DM_EINT0")
-+ ),
-+ MTK_PIN(
-+ 77, "GPIO77",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO77"),
-+ MTK_FUNCTION(1, "CONN_TOP_CLK"),
-+ MTK_FUNCTION(7, "C2K_DM_EINT1")
-+ ),
-+ MTK_PIN(
-+ 78, "GPIO78",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO78"),
-+ MTK_FUNCTION(1, "CONN_TOP_DATA"),
-+ MTK_FUNCTION(7, "C2K_DM_EINT2")
-+ ),
-+ MTK_PIN(
-+ 79, "GPIO79",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO79"),
-+ MTK_FUNCTION(1, "CONN_WB_PTA"),
-+ MTK_FUNCTION(7, "C2K_DM_EINT3")
-+ ),
-+ MTK_PIN(
-+ 80, "GPIO80",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO80"),
-+ MTK_FUNCTION(1, "CONN_WF_HB0"),
-+ MTK_FUNCTION(7, "C2K_EINT0")
-+ ),
-+ MTK_PIN(
-+ 81, "GPIO81",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO81"),
-+ MTK_FUNCTION(1, "CONN_WF_HB1"),
-+ MTK_FUNCTION(7, "C2K_EINT1")
-+ ),
-+ MTK_PIN(
-+ 82, "GPIO82",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO82"),
-+ MTK_FUNCTION(1, "CONN_WF_HB2"),
-+ MTK_FUNCTION(7, "MD_CLKM0")
-+ ),
-+ MTK_PIN(
-+ 83, "GPIO83",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO83"),
-+ MTK_FUNCTION(1, "CONN_BT_CLK"),
-+ MTK_FUNCTION(7, "MD_CLKM1")
-+ ),
-+ MTK_PIN(
-+ 84, "GPIO84",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO84"),
-+ MTK_FUNCTION(1, "CONN_BT_DATA")
-+ ),
-+ MTK_PIN(
-+ 85, "GPIO85",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO85"),
-+ MTK_FUNCTION(1, "EINT8"),
-+ MTK_FUNCTION(2, "I2S1_LRCK"),
-+ MTK_FUNCTION(3, "I2S2_LRCK"),
-+ MTK_FUNCTION(4, "URXD1"),
-+ MTK_FUNCTION(5, "MD_URXD0"),
-+ MTK_FUNCTION(7, "DBG_MON_A7")
-+ ),
-+ MTK_PIN(
-+ 86, "GPIO86",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO86"),
-+ MTK_FUNCTION(1, "EINT9"),
-+ MTK_FUNCTION(2, "I2S1_BCK"),
-+ MTK_FUNCTION(3, "I2S2_BCK"),
-+ MTK_FUNCTION(4, "UTXD1"),
-+ MTK_FUNCTION(5, "MD_UTXD0"),
-+ MTK_FUNCTION(7, "DBG_MON_A8")
-+ ),
-+ MTK_PIN(
-+ 87, "GPIO87",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO87"),
-+ MTK_FUNCTION(1, "EINT10"),
-+ MTK_FUNCTION(2, "I2S1_MCK"),
-+ MTK_FUNCTION(3, "I2S2_MCK"),
-+ MTK_FUNCTION(4, "URTS1"),
-+ MTK_FUNCTION(5, "MD_URXD1"),
-+ MTK_FUNCTION(7, "DBG_MON_A9")
-+ ),
-+ MTK_PIN(
-+ 88, "GPIO88",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO88"),
-+ MTK_FUNCTION(1, "EINT11"),
-+ MTK_FUNCTION(2, "I2S1_DO"),
-+ MTK_FUNCTION(3, "I2S2_DI"),
-+ MTK_FUNCTION(4, "UCTS1"),
-+ MTK_FUNCTION(5, "MD_UTXD1"),
-+ MTK_FUNCTION(7, "DBG_MON_A10")
-+ ),
-+ MTK_PIN(
-+ 89, "GPIO89",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO89"),
-+ MTK_FUNCTION(1, "EINT12"),
-+ MTK_FUNCTION(2, "IRTX_OUT"),
-+ MTK_FUNCTION(3, "CLKM0"),
-+ MTK_FUNCTION(4, "PCM1_SYNC"),
-+ MTK_FUNCTION(5, "URTS0"),
-+ MTK_FUNCTION(7, "DBG_MON_A11")
-+ ),
-+ MTK_PIN(
-+ 90, "GPIO90",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO90"),
-+ MTK_FUNCTION(1, "EINT13"),
-+ MTK_FUNCTION(2, "CMFLASH"),
-+ MTK_FUNCTION(3, "CLKM1"),
-+ MTK_FUNCTION(4, "PCM1_CLK"),
-+ MTK_FUNCTION(5, "UCTS0"),
-+ MTK_FUNCTION(7, "C2K_DM_EINT0")
-+ ),
-+ MTK_PIN(
-+ 91, "GPIO91",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO91"),
-+ MTK_FUNCTION(1, "EINT14"),
-+ MTK_FUNCTION(2, "PWM_A"),
-+ MTK_FUNCTION(3, "CLKM2"),
-+ MTK_FUNCTION(4, "PCM1_DI"),
-+ MTK_FUNCTION(5, "SDA0_3"),
-+ MTK_FUNCTION(7, "C2K_DM_EINT1")
-+ ),
-+ MTK_PIN(
-+ 92, "GPIO92",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO92"),
-+ MTK_FUNCTION(1, "EINT15"),
-+ MTK_FUNCTION(2, "PWM_B"),
-+ MTK_FUNCTION(3, "CLKM3"),
-+ MTK_FUNCTION(4, "PCM1_DO0"),
-+ MTK_FUNCTION(5, "SCL0_3")
-+ ),
-+ MTK_PIN(
-+ 93, "GPIO93",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO93"),
-+ MTK_FUNCTION(1, "EINT16"),
-+ MTK_FUNCTION(2, "IDDIG"),
-+ MTK_FUNCTION(3, "CLKM4"),
-+ MTK_FUNCTION(4, "PCM1_DO1"),
-+ MTK_FUNCTION(5, "MD_INT2"),
-+ MTK_FUNCTION(7, "DROP_ZONE")
-+ ),
-+ MTK_PIN(
-+ 94, "GPIO94",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO94"),
-+ MTK_FUNCTION(1, "USB_DRVVBUS"),
-+ MTK_FUNCTION(2, "PWM_C"),
-+ MTK_FUNCTION(3, "CLKM5")
-+ ),
-+ MTK_PIN(
-+ 95, "GPIO95",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO95"),
-+ MTK_FUNCTION(1, "SDA2_0"),
-+ MTK_FUNCTION(7, "AUXIF_ST0")
-+ ),
-+ MTK_PIN(
-+ 96, "GPIO96",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO96"),
-+ MTK_FUNCTION(1, "SCL2_0"),
-+ MTK_FUNCTION(7, "AUXIF_CLK0")
-+ ),
-+ MTK_PIN(
-+ 97, "GPIO97",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO97"),
-+ MTK_FUNCTION(1, "URXD0"),
-+ MTK_FUNCTION(2, "UTXD0"),
-+ MTK_FUNCTION(3, "MD_URXD0"),
-+ MTK_FUNCTION(4, "MD_URXD1"),
-+ MTK_FUNCTION(5, "MD_URXD2"),
-+ MTK_FUNCTION(6, "C2K_URXD0"),
-+ MTK_FUNCTION(7, "C2K_URXD1")
-+ ),
-+ MTK_PIN(
-+ 98, "GPIO98",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO98"),
-+ MTK_FUNCTION(1, "UTXD0"),
-+ MTK_FUNCTION(2, "URXD0"),
-+ MTK_FUNCTION(3, "MD_UTXD0"),
-+ MTK_FUNCTION(4, "MD_UTXD1"),
-+ MTK_FUNCTION(5, "MD_UTXD2"),
-+ MTK_FUNCTION(6, "C2K_UTXD0"),
-+ MTK_FUNCTION(7, "C2K_UTXD1")
-+ ),
-+ MTK_PIN(
-+ 99, "GPIO99",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO99"),
-+ MTK_FUNCTION(1, "RTC32K_CK")
-+ ),
-+ MTK_PIN(
-+ 100, "GPIO100",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO100"),
-+ MTK_FUNCTION(1, "SRCLKENAI0")
-+ ),
-+ MTK_PIN(
-+ 101, "GPIO101",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO101"),
-+ MTK_FUNCTION(1, "SRCLKENAI1")
-+ ),
-+ MTK_PIN(
-+ 102, "GPIO102",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO102"),
-+ MTK_FUNCTION(1, "SRCLKENA0")
-+ ),
-+ MTK_PIN(
-+ 103, "GPIO103",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO103"),
-+ MTK_FUNCTION(1, "SRCLKENA1")
-+ ),
-+ MTK_PIN(
-+ 104, "GPIO104",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO104"),
-+ MTK_FUNCTION(1, "SYSRSTB")
-+ ),
-+ MTK_PIN(
-+ 105, "GPIO105",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO105"),
-+ MTK_FUNCTION(1, "WATCHDOG")
-+ ),
-+ MTK_PIN(
-+ 106, "GPIO106",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO106"),
-+ MTK_FUNCTION(1, "KPROW0"),
-+ MTK_FUNCTION(2, "CMFLASH"),
-+ MTK_FUNCTION(3, "CLKM4"),
-+ MTK_FUNCTION(4, "TP_GPIO0_AO"),
-+ MTK_FUNCTION(5, "IRTX_OUT")
-+ ),
-+ MTK_PIN(
-+ 107, "GPIO107",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO107"),
-+ MTK_FUNCTION(1, "KPROW1"),
-+ MTK_FUNCTION(2, "IDDIG"),
-+ MTK_FUNCTION(3, "CLKM5"),
-+ MTK_FUNCTION(4, "TP_GPIO1_AO"),
-+ MTK_FUNCTION(5, "I2S1_BCK"),
-+ MTK_FUNCTION(7, "DAP_SIB1_SWD")
-+ ),
-+ MTK_PIN(
-+ 108, "GPIO108",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO108"),
-+ MTK_FUNCTION(1, "KPROW2"),
-+ MTK_FUNCTION(2, "USB_DRVVBUS"),
-+ MTK_FUNCTION(3, "PWM_A"),
-+ MTK_FUNCTION(4, "CMFLASH"),
-+ MTK_FUNCTION(5, "I2S1_LRCK"),
-+ MTK_FUNCTION(7, "DAP_SIB1_SWCK")
-+ ),
-+ MTK_PIN(
-+ 109, "GPIO109",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO109"),
-+ MTK_FUNCTION(1, "KPCOL0")
-+ ),
-+ MTK_PIN(
-+ 110, "GPIO110",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO110"),
-+ MTK_FUNCTION(1, "KPCOL1"),
-+ MTK_FUNCTION(2, "SDA1_3"),
-+ MTK_FUNCTION(3, "PWM_B"),
-+ MTK_FUNCTION(4, "CLKM0"),
-+ MTK_FUNCTION(5, "I2S1_DO"),
-+ MTK_FUNCTION(7, "C2K_DM_EINT3")
-+ ),
-+ MTK_PIN(
-+ 111, "GPIO111",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO111"),
-+ MTK_FUNCTION(1, "KPCOL2"),
-+ MTK_FUNCTION(2, "SCL1_3"),
-+ MTK_FUNCTION(3, "PWM_C"),
-+ MTK_FUNCTION(4, "DISP_PWM"),
-+ MTK_FUNCTION(5, "I2S1_MCK"),
-+ MTK_FUNCTION(7, "C2K_DM_EINT2")
-+ ),
-+ MTK_PIN(
-+ 112, "GPIO112",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO112"),
-+ MTK_FUNCTION(1, "MD_INT1_C2K_UIM1_HOT_PLUG_IN"),
-+ MTK_FUNCTION(7, "C2K_DM_EINT1")
-+ ),
-+ MTK_PIN(
-+ 113, "GPIO113",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO113"),
-+ MTK_FUNCTION(1, "MD_INT0_C2K_UIM0_HOT_PLUG_IN"),
-+ MTK_FUNCTION(7, "C2K_DM_EINT0")
-+ ),
-+ MTK_PIN(
-+ 114, "GPIO114",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO114"),
-+ MTK_FUNCTION(1, "MSDC0_DAT0")
-+ ),
-+ MTK_PIN(
-+ 115, "GPIO115",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO115"),
-+ MTK_FUNCTION(1, "MSDC0_DAT1")
-+ ),
-+ MTK_PIN(
-+ 116, "GPIO116",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO116"),
-+ MTK_FUNCTION(1, "MSDC0_DAT2")
-+ ),
-+ MTK_PIN(
-+ 117, "GPIO117",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO117"),
-+ MTK_FUNCTION(1, "MSDC0_DAT3")
-+ ),
-+ MTK_PIN(
-+ 118, "GPIO118",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO118"),
-+ MTK_FUNCTION(1, "MSDC0_DAT4")
-+ ),
-+ MTK_PIN(
-+ 119, "GPIO119",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO119"),
-+ MTK_FUNCTION(1, "MSDC0_DAT5")
-+ ),
-+ MTK_PIN(
-+ 120, "GPIO120",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO120"),
-+ MTK_FUNCTION(1, "MSDC0_DAT6")
-+ ),
-+ MTK_PIN(
-+ 121, "GPIO121",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO121"),
-+ MTK_FUNCTION(1, "MSDC0_DAT7")
-+ ),
-+ MTK_PIN(
-+ 122, "GPIO122",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO122"),
-+ MTK_FUNCTION(1, "MSDC0_CMD")
-+ ),
-+ MTK_PIN(
-+ 123, "GPIO123",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO123"),
-+ MTK_FUNCTION(1, "MSDC0_CLK")
-+ ),
-+ MTK_PIN(
-+ 124, "GPIO124",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO124"),
-+ MTK_FUNCTION(1, "MSDC0_DSL")
-+ ),
-+ MTK_PIN(
-+ 125, "GPIO125",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO125"),
-+ MTK_FUNCTION(1, "MSDC0_RSTB")
-+ ),
-+ MTK_PIN(
-+ 126, "GPIO126",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO126"),
-+ MTK_FUNCTION(1, "MD1_SIM1_SCLK"),
-+ MTK_FUNCTION(2, "MD1_SIM2_SCLK"),
-+ MTK_FUNCTION(3, "C2K_UIM0_CLK"),
-+ MTK_FUNCTION(4, "C2K_UIM1_CLK")
-+ ),
-+ MTK_PIN(
-+ 127, "GPIO127",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO127"),
-+ MTK_FUNCTION(1, "MD1_SIM1_SRST"),
-+ MTK_FUNCTION(2, "MD1_SIM2_SRST"),
-+ MTK_FUNCTION(3, "C2K_UIM0_RST"),
-+ MTK_FUNCTION(4, "C2K_UIM1_RST")
-+ ),
-+ MTK_PIN(
-+ 128, "GPIO128",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO128"),
-+ MTK_FUNCTION(1, "MD1_SIM1_SIO"),
-+ MTK_FUNCTION(2, "MD1_SIM2_SIO"),
-+ MTK_FUNCTION(3, "C2K_UIM0_IO"),
-+ MTK_FUNCTION(4, "C2K_UIM1_IO")
-+ ),
-+ MTK_PIN(
-+ 129, "GPIO129",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO129"),
-+ MTK_FUNCTION(1, "MSDC1_CMD"),
-+ MTK_FUNCTION(2, "CONN_DSP_JMS"),
-+ MTK_FUNCTION(3, "LTE_JTAG_TMS"),
-+ MTK_FUNCTION(4, "UDI_TMS"),
-+ MTK_FUNCTION(5, "C2K_TMS")
-+ ),
-+ MTK_PIN(
-+ 130, "GPIO130",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO130"),
-+ MTK_FUNCTION(1, "MSDC1_DAT0"),
-+ MTK_FUNCTION(2, "CONN_DSP_JDI"),
-+ MTK_FUNCTION(3, "LTE_JTAG_TDI"),
-+ MTK_FUNCTION(4, "UDI_TDI"),
-+ MTK_FUNCTION(5, "C2K_TDI")
-+ ),
-+ MTK_PIN(
-+ 131, "GPIO131",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO131"),
-+ MTK_FUNCTION(1, "MSDC1_DAT1"),
-+ MTK_FUNCTION(2, "CONN_DSP_JDO"),
-+ MTK_FUNCTION(3, "LTE_JTAG_TDO"),
-+ MTK_FUNCTION(4, "UDI_TDO"),
-+ MTK_FUNCTION(5, "C2K_TDO")
-+ ),
-+ MTK_PIN(
-+ 132, "GPIO132",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO132"),
-+ MTK_FUNCTION(1, "MSDC1_DAT2"),
-+ MTK_FUNCTION(5, "C2K_RTCK")
-+ ),
-+ MTK_PIN(
-+ 133, "GPIO133",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO133"),
-+ MTK_FUNCTION(1, "MSDC1_DAT3"),
-+ MTK_FUNCTION(2, "CONN_DSP_JINTP"),
-+ MTK_FUNCTION(3, "LTE_JTAG_TRSTN"),
-+ MTK_FUNCTION(4, "UDI_NTRST"),
-+ MTK_FUNCTION(5, "C2K_NTRST")
-+ ),
-+ MTK_PIN(
-+ 134, "GPIO134",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO134"),
-+ MTK_FUNCTION(1, "MSDC1_CLK"),
-+ MTK_FUNCTION(2, "CONN_DSP_JCK"),
-+ MTK_FUNCTION(3, "LTE_JTAG_TCK"),
-+ MTK_FUNCTION(4, "UDI_TCK_XI"),
-+ MTK_FUNCTION(5, "C2K_TCK")
-+ ),
-+ MTK_PIN(
-+ 135, "GPIO135",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO135"),
-+ MTK_FUNCTION(1, "TDM_LRCK"),
-+ MTK_FUNCTION(2, "I2S0_LRCK"),
-+ MTK_FUNCTION(3, "CLKM0"),
-+ MTK_FUNCTION(4, "PCM1_SYNC"),
-+ MTK_FUNCTION(5, "PWM_A"),
-+ MTK_FUNCTION(7, "DBG_MON_A12")
-+ ),
-+ MTK_PIN(
-+ 136, "GPIO136",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO136"),
-+ MTK_FUNCTION(1, "TDM_BCK"),
-+ MTK_FUNCTION(2, "I2S0_BCK"),
-+ MTK_FUNCTION(3, "CLKM1"),
-+ MTK_FUNCTION(4, "PCM1_CLK"),
-+ MTK_FUNCTION(5, "PWM_B"),
-+ MTK_FUNCTION(7, "DBG_MON_A13")
-+ ),
-+ MTK_PIN(
-+ 137, "GPIO137",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO137"),
-+ MTK_FUNCTION(1, "TDM_MCK"),
-+ MTK_FUNCTION(2, "I2S0_MCK"),
-+ MTK_FUNCTION(3, "CLKM2"),
-+ MTK_FUNCTION(4, "PCM1_DI"),
-+ MTK_FUNCTION(5, "IRTX_OUT"),
-+ MTK_FUNCTION(7, "DBG_MON_A14")
-+ ),
-+ MTK_PIN(
-+ 138, "GPIO138",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO138"),
-+ MTK_FUNCTION(1, "TDM_DATA0"),
-+ MTK_FUNCTION(2, "I2S0_DI"),
-+ MTK_FUNCTION(3, "CLKM3"),
-+ MTK_FUNCTION(4, "PCM1_DO0"),
-+ MTK_FUNCTION(5, "PWM_C"),
-+ MTK_FUNCTION(6, "SDA3_1"),
-+ MTK_FUNCTION(7, "DBG_MON_A15")
-+ ),
-+ MTK_PIN(
-+ 139, "GPIO139",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO139"),
-+ MTK_FUNCTION(1, "TDM_DATA1"),
-+ MTK_FUNCTION(2, "I2S3_DO"),
-+ MTK_FUNCTION(3, "CLKM4"),
-+ MTK_FUNCTION(4, "PCM1_DO1"),
-+ MTK_FUNCTION(5, "ANT_SEL2"),
-+ MTK_FUNCTION(6, "SCL3_1"),
-+ MTK_FUNCTION(7, "DBG_MON_A16")
-+ ),
-+ MTK_PIN(
-+ 140, "GPIO140",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO140"),
-+ MTK_FUNCTION(1, "TDM_DATA2"),
-+ MTK_FUNCTION(2, "DISP_PWM"),
-+ MTK_FUNCTION(3, "CLKM5"),
-+ MTK_FUNCTION(4, "SDA1_4"),
-+ MTK_FUNCTION(5, "ANT_SEL1"),
-+ MTK_FUNCTION(6, "URXD3"),
-+ MTK_FUNCTION(7, "DBG_MON_A17")
-+ ),
-+ MTK_PIN(
-+ 141, "GPIO141",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO141"),
-+ MTK_FUNCTION(1, "TDM_DATA3"),
-+ MTK_FUNCTION(2, "CMFLASH"),
-+ MTK_FUNCTION(3, "IRTX_OUT"),
-+ MTK_FUNCTION(4, "SCL1_4"),
-+ MTK_FUNCTION(5, "ANT_SEL0"),
-+ MTK_FUNCTION(6, "UTXD3"),
-+ MTK_FUNCTION(7, "DBG_MON_A18")
-+ ),
-+ MTK_PIN(
-+ 142, "GPIO142",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO142"),
-+ MTK_FUNCTION(1, "PWRAP_SPI0_MI"),
-+ MTK_FUNCTION(2, "PWRAP_SPI0_MO")
-+ ),
-+ MTK_PIN(
-+ 143, "GPIO143",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO143"),
-+ MTK_FUNCTION(1, "PWRAP_SPI0_MO"),
-+ MTK_FUNCTION(2, "PWRAP_SPI0_MI")
-+ ),
-+ MTK_PIN(
-+ 144, "GPIO144",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO144"),
-+ MTK_FUNCTION(1, "PWRAP_SPI0_CK")
-+ ),
-+ MTK_PIN(
-+ 145, "GPIO145",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO145"),
-+ MTK_FUNCTION(1, "PWRAP_SPI0_CSN")
-+ ),
-+ MTK_PIN(
-+ 146, "GPIO146",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO146"),
-+ MTK_FUNCTION(1, "AUD_CLK_MOSI")
-+ ),
-+ MTK_PIN(
-+ 147, "GPIO147",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO147"),
-+ MTK_FUNCTION(1, "AUD_DAT_MISO"),
-+ MTK_FUNCTION(2, "AUD_DAT_MOSI"),
-+ MTK_FUNCTION(3, "VOW_DAT_MISO")
-+ ),
-+ MTK_PIN(
-+ 148, "GPIO148",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO148"),
-+ MTK_FUNCTION(1, "AUD_DAT_MOSI"),
-+ MTK_FUNCTION(2, "AUD_DAT_MISO")
-+ ),
-+ MTK_PIN(
-+ 149, "GPIO149",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO149"),
-+ MTK_FUNCTION(1, "VOW_CLK_MISO")
-+ ),
-+ MTK_PIN(
-+ 150, "GPIO150",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO150"),
-+ MTK_FUNCTION(1, "ANC_DAT_MOSI")
-+ ),
-+ MTK_PIN(
-+ 151, "GPIO151",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO151"),
-+ MTK_FUNCTION(1, "SCL6_0")
-+ ),
-+ MTK_PIN(
-+ 152, "GPIO152",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO152"),
-+ MTK_FUNCTION(1, "SDA6_0")
-+ ),
-+ MTK_PIN(
-+ 153, "GPIO153",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO153"),
-+ MTK_FUNCTION(1, "SCL7_0")
-+ ),
-+ MTK_PIN(
-+ 154, "GPIO154",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO154"),
-+ MTK_FUNCTION(1, "SDA7_0")
-+ ),
-+ MTK_PIN(
-+ 155, "GPIO155",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO155"),
-+ MTK_FUNCTION(1, "MD1_SIM2_SCLK"),
-+ MTK_FUNCTION(2, "MD1_SIM1_SCLK"),
-+ MTK_FUNCTION(3, "C2K_UIM0_CLK"),
-+ MTK_FUNCTION(4, "C2K_UIM1_CLK")
-+ ),
-+ MTK_PIN(
-+ 156, "GPIO156",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO156"),
-+ MTK_FUNCTION(1, "MD1_SIM2_SRST"),
-+ MTK_FUNCTION(2, "MD1_SIM1_SRST"),
-+ MTK_FUNCTION(3, "C2K_UIM0_RST"),
-+ MTK_FUNCTION(4, "C2K_UIM1_RST")
-+ ),
-+ MTK_PIN(
-+ 157, "GPIO157",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO157"),
-+ MTK_FUNCTION(1, "MD1_SIM2_SIO"),
-+ MTK_FUNCTION(2, "MD1_SIM1_SIO"),
-+ MTK_FUNCTION(3, "C2K_UIM0_IO"),
-+ MTK_FUNCTION(4, "C2K_UIM1_IO")
-+ ),
-+ MTK_PIN(
-+ 158, "GPIO158",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO158"),
-+ MTK_FUNCTION(1, "MIPI_TDP0")
-+ ),
-+ MTK_PIN(
-+ 159, "GPIO159",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO159"),
-+ MTK_FUNCTION(1, "MIPI_TDN0")
-+ ),
-+ MTK_PIN(
-+ 160, "GPIO160",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO160"),
-+ MTK_FUNCTION(1, "MIPI_TDP1")
-+ ),
-+ MTK_PIN(
-+ 161, "GPIO161",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO161"),
-+ MTK_FUNCTION(1, "MIPI_TDN1")
-+ ),
-+ MTK_PIN(
-+ 162, "GPIO162",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO162"),
-+ MTK_FUNCTION(1, "MIPI_TCP")
-+ ),
-+ MTK_PIN(
-+ 163, "GPIO163",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO163"),
-+ MTK_FUNCTION(1, "MIPI_TCN")
-+ ),
-+ MTK_PIN(
-+ 164, "GPIO164",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO164"),
-+ MTK_FUNCTION(1, "MIPI_TDP2")
-+ ),
-+ MTK_PIN(
-+ 165, "GPIO165",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO165"),
-+ MTK_FUNCTION(1, "MIPI_TDN2")
-+ ),
-+ MTK_PIN(
-+ 166, "GPIO166",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO166"),
-+ MTK_FUNCTION(1, "MIPI_TDP3")
-+ ),
-+ MTK_PIN(
-+ 167, "GPIO167",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO167"),
-+ MTK_FUNCTION(1, "MIPI_TDN3")
-+ ),
-+ MTK_PIN(
-+ 168, "GPIO168",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO168"),
-+ MTK_FUNCTION(1, "MIPI_TDP0_A")
-+ ),
-+ MTK_PIN(
-+ 169, "GPIO169",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO169"),
-+ MTK_FUNCTION(1, "MIPI_TDN0_A")
-+ ),
-+ MTK_PIN(
-+ 170, "GPIO170",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO170"),
-+ MTK_FUNCTION(1, "MIPI_TDP1_A")
-+ ),
-+ MTK_PIN(
-+ 171, "GPIO171",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO171"),
-+ MTK_FUNCTION(1, "MIPI_TDN1_A")
-+ ),
-+ MTK_PIN(
-+ 172, "GPIO172",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO172"),
-+ MTK_FUNCTION(1, "MIPI_TCP_A")
-+ ),
-+ MTK_PIN(
-+ 173, "GPIO173",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO173"),
-+ MTK_FUNCTION(1, "MIPI_TCN_A")
-+ ),
-+ MTK_PIN(
-+ 174, "GPIO174",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO174"),
-+ MTK_FUNCTION(1, "MIPI_TDP2_A")
-+ ),
-+ MTK_PIN(
-+ 175, "GPIO175",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO175"),
-+ MTK_FUNCTION(1, "MIPI_TDN2_A")
-+ ),
-+ MTK_PIN(
-+ 176, "GPIO176",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO176"),
-+ MTK_FUNCTION(1, "MIPI_TDP3_A")
-+ ),
-+ MTK_PIN(
-+ 177, "GPIO177",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO177"),
-+ MTK_FUNCTION(1, "MIPI_TDN3_A")
-+ ),
-+ MTK_PIN(
-+ 178, "GPIO178",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO178"),
-+ MTK_FUNCTION(1, "DISP_PWM"),
-+ MTK_FUNCTION(2, "PWM_D"),
-+ MTK_FUNCTION(3, "CLKM5"),
-+ MTK_FUNCTION(7, "DBG_MON_A19")
-+ ),
-+ MTK_PIN(
-+ 179, "GPIO179",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO179"),
-+ MTK_FUNCTION(1, "DSI_TE0"),
-+ MTK_FUNCTION(7, "DBG_MON_A20")
-+ ),
-+ MTK_PIN(
-+ 180, "GPIO180",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO180"),
-+ MTK_FUNCTION(1, "LCM_RST"),
-+ MTK_FUNCTION(2, "DSI_TE1"),
-+ MTK_FUNCTION(7, "DBG_MON_A21")
-+ ),
-+ MTK_PIN(
-+ 181, "GPIO181",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO181"),
-+ MTK_FUNCTION(1, "IDDIG"),
-+ MTK_FUNCTION(2, "DSI_TE1"),
-+ MTK_FUNCTION(7, "DBG_MON_A22")
-+ ),
-+ MTK_PIN(
-+ 182, "GPIO182",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO182"),
-+ MTK_FUNCTION(1, "TESTMODE")
-+ ),
-+ MTK_PIN(
-+ 183, "GPIO183",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO183"),
-+ MTK_FUNCTION(1, "RFIC0_BSI_CK"),
-+ MTK_FUNCTION(2, "SPM_BSI_CK"),
-+ MTK_FUNCTION(7, "DBG_MON_B27")
-+ ),
-+ MTK_PIN(
-+ 184, "GPIO184",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO184"),
-+ MTK_FUNCTION(1, "RFIC0_BSI_EN"),
-+ MTK_FUNCTION(2, "SPM_BSI_EN"),
-+ MTK_FUNCTION(7, "DBG_MON_B28")
-+ ),
-+ MTK_PIN(
-+ 185, "GPIO185",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO185"),
-+ MTK_FUNCTION(1, "RFIC0_BSI_D0"),
-+ MTK_FUNCTION(2, "SPM_BSI_D0"),
-+ MTK_FUNCTION(7, "DBG_MON_B29")
-+ ),
-+ MTK_PIN(
-+ 186, "GPIO186",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO186"),
-+ MTK_FUNCTION(1, "RFIC0_BSI_D1"),
-+ MTK_FUNCTION(2, "SPM_BSI_D1"),
-+ MTK_FUNCTION(7, "DBG_MON_B30")
-+ ),
-+ MTK_PIN(
-+ 187, "GPIO187",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO187"),
-+ MTK_FUNCTION(1, "RFIC0_BSI_D2"),
-+ MTK_FUNCTION(2, "SPM_BSI_D2"),
-+ MTK_FUNCTION(7, "DBG_MON_B31")
-+ ),
-+ MTK_PIN(
-+ 188, "GPIO188",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO188"),
-+ MTK_FUNCTION(1, "MIPI0_SCLK"),
-+ MTK_FUNCTION(7, "DBG_MON_B32")
-+ ),
-+ MTK_PIN(
-+ 189, "GPIO189",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO189"),
-+ MTK_FUNCTION(1, "MIPI0_SDATA")
-+ ),
-+ MTK_PIN(
-+ 190, "GPIO190",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO190"),
-+ MTK_FUNCTION(1, "MIPI1_SCLK")
-+ ),
-+ MTK_PIN(
-+ 191, "GPIO191",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO191"),
-+ MTK_FUNCTION(1, "MIPI1_SDATA")
-+ ),
-+ MTK_PIN(
-+ 192, "GPIO192",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO192"),
-+ MTK_FUNCTION(1, "BPI_BUS4")
-+ ),
-+ MTK_PIN(
-+ 193, "GPIO193",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO193"),
-+ MTK_FUNCTION(1, "BPI_BUS5"),
-+ MTK_FUNCTION(7, "DBG_MON_B0")
-+ ),
-+ MTK_PIN(
-+ 194, "GPIO194",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO194"),
-+ MTK_FUNCTION(1, "BPI_BUS6"),
-+ MTK_FUNCTION(7, "DBG_MON_B1")
-+ ),
-+ MTK_PIN(
-+ 195, "GPIO195",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO195"),
-+ MTK_FUNCTION(1, "BPI_BUS7"),
-+ MTK_FUNCTION(7, "DBG_MON_B2")
-+ ),
-+ MTK_PIN(
-+ 196, "GPIO196",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO196"),
-+ MTK_FUNCTION(1, "BPI_BUS8"),
-+ MTK_FUNCTION(7, "DBG_MON_B3")
-+ ),
-+ MTK_PIN(
-+ 197, "GPIO197",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO197"),
-+ MTK_FUNCTION(1, "BPI_BUS9"),
-+ MTK_FUNCTION(7, "DBG_MON_B4")
-+ ),
-+ MTK_PIN(
-+ 198, "GPIO198",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO198"),
-+ MTK_FUNCTION(1, "BPI_BUS10"),
-+ MTK_FUNCTION(7, "DBG_MON_B5")
-+ ),
-+ MTK_PIN(
-+ 199, "GPIO199",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO199"),
-+ MTK_FUNCTION(1, "BPI_BUS11"),
-+ MTK_FUNCTION(7, "DBG_MON_B6")
-+ ),
-+ MTK_PIN(
-+ 200, "GPIO200",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO200"),
-+ MTK_FUNCTION(1, "BPI_BUS12"),
-+ MTK_FUNCTION(7, "DBG_MON_B7")
-+ ),
-+ MTK_PIN(
-+ 201, "GPIO201",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO201"),
-+ MTK_FUNCTION(1, "BPI_BUS13"),
-+ MTK_FUNCTION(7, "DBG_MON_B8")
-+ ),
-+ MTK_PIN(
-+ 202, "GPIO202",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO202"),
-+ MTK_FUNCTION(1, "BPI_BUS14"),
-+ MTK_FUNCTION(7, "DBG_MON_B9")
-+ ),
-+ MTK_PIN(
-+ 203, "GPIO203",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO203"),
-+ MTK_FUNCTION(1, "BPI_BUS15"),
-+ MTK_FUNCTION(7, "DBG_MON_B10")
-+ ),
-+ MTK_PIN(
-+ 204, "GPIO204",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO204"),
-+ MTK_FUNCTION(1, "BPI_BUS16"),
-+ MTK_FUNCTION(2, "PA_VM0"),
-+ MTK_FUNCTION(7, "DBG_MON_B11")
-+ ),
-+ MTK_PIN(
-+ 205, "GPIO205",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO205"),
-+ MTK_FUNCTION(1, "BPI_BUS17"),
-+ MTK_FUNCTION(2, "PA_VM1"),
-+ MTK_FUNCTION(7, "DBG_MON_B12")
-+ ),
-+ MTK_PIN(
-+ 206, "GPIO206",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO206"),
-+ MTK_FUNCTION(1, "BPI_BUS18"),
-+ MTK_FUNCTION(2, "TX_SWAP0"),
-+ MTK_FUNCTION(7, "DBG_MON_B13")
-+ ),
-+ MTK_PIN(
-+ 207, "GPIO207",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO207"),
-+ MTK_FUNCTION(1, "BPI_BUS19"),
-+ MTK_FUNCTION(2, "TX_SWAP1"),
-+ MTK_FUNCTION(7, "DBG_MON_B14")
-+ ),
-+ MTK_PIN(
-+ 208, "GPIO208",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO208"),
-+ MTK_FUNCTION(1, "BPI_BUS20"),
-+ MTK_FUNCTION(2, "TX_SWAP2"),
-+ MTK_FUNCTION(7, "DBG_MON_B15")
-+ ),
-+ MTK_PIN(
-+ 209, "GPIO209",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO209"),
-+ MTK_FUNCTION(1, "BPI_BUS21"),
-+ MTK_FUNCTION(2, "TX_SWAP3"),
-+ MTK_FUNCTION(7, "DBG_MON_B16")
-+ ),
-+ MTK_PIN(
-+ 210, "GPIO210",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO210"),
-+ MTK_FUNCTION(1, "BPI_BUS22"),
-+ MTK_FUNCTION(2, "DET_BPI0"),
-+ MTK_FUNCTION(7, "DBG_MON_B17")
-+ ),
-+ MTK_PIN(
-+ 211, "GPIO211",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO211"),
-+ MTK_FUNCTION(1, "BPI_BUS23"),
-+ MTK_FUNCTION(2, "DET_BPI1"),
-+ MTK_FUNCTION(7, "DBG_MON_B18")
-+ ),
-+ MTK_PIN(
-+ 212, "GPIO212",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO212"),
-+ MTK_FUNCTION(1, "BPI_BUS0"),
-+ MTK_FUNCTION(7, "DBG_MON_B19")
-+ ),
-+ MTK_PIN(
-+ 213, "GPIO213",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO213"),
-+ MTK_FUNCTION(1, "BPI_BUS1"),
-+ MTK_FUNCTION(7, "DBG_MON_B20")
-+ ),
-+ MTK_PIN(
-+ 214, "GPIO214",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO214"),
-+ MTK_FUNCTION(1, "BPI_BUS2"),
-+ MTK_FUNCTION(7, "DBG_MON_B21")
-+ ),
-+ MTK_PIN(
-+ 215, "GPIO215",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO215"),
-+ MTK_FUNCTION(1, "BPI_BUS3"),
-+ MTK_FUNCTION(7, "DBG_MON_B22")
-+ ),
-+ MTK_PIN(
-+ 216, "GPIO216",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO216"),
-+ MTK_FUNCTION(1, "MIPI2_SCLK"),
-+ MTK_FUNCTION(7, "DBG_MON_B23")
-+ ),
-+ MTK_PIN(
-+ 217, "GPIO217",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO217"),
-+ MTK_FUNCTION(1, "MIPI2_SDATA"),
-+ MTK_FUNCTION(7, "DBG_MON_B24")
-+ ),
-+ MTK_PIN(
-+ 218, "GPIO218",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO218"),
-+ MTK_FUNCTION(1, "MIPI3_SCLK"),
-+ MTK_FUNCTION(7, "DBG_MON_B25")
-+ ),
-+ MTK_PIN(
-+ 219, "GPIO219",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO219"),
-+ MTK_FUNCTION(1, "MIPI3_SDATA"),
-+ MTK_FUNCTION(7, "DBG_MON_B26")
-+ ),
-+ MTK_PIN(
-+ 220, "GPIO220",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO220"),
-+ MTK_FUNCTION(1, "CONN_WF_IP")
-+ ),
-+ MTK_PIN(
-+ 221, "GPIO221",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO221"),
-+ MTK_FUNCTION(1, "CONN_WF_IN")
-+ ),
-+ MTK_PIN(
-+ 222, "GPIO222",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO222"),
-+ MTK_FUNCTION(1, "CONN_WF_QP")
-+ ),
-+ MTK_PIN(
-+ 223, "GPIO223",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO223"),
-+ MTK_FUNCTION(1, "CONN_WF_QN")
-+ ),
-+ MTK_PIN(
-+ 224, "GPIO224",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO224"),
-+ MTK_FUNCTION(1, "CONN_BT_IP")
-+ ),
-+ MTK_PIN(
-+ 225, "GPIO225",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO225"),
-+ MTK_FUNCTION(1, "CONN_BT_IN")
-+ ),
-+ MTK_PIN(
-+ 226, "GPIO226",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO226"),
-+ MTK_FUNCTION(1, "CONN_BT_QP")
-+ ),
-+ MTK_PIN(
-+ 227, "GPIO227",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO227"),
-+ MTK_FUNCTION(1, "CONN_BT_QN")
-+ ),
-+ MTK_PIN(
-+ 228, "GPIO228",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO228"),
-+ MTK_FUNCTION(1, "CONN_GPS_IP")
-+ ),
-+ MTK_PIN(
-+ 229, "GPIO229",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO229"),
-+ MTK_FUNCTION(1, "CONN_GPS_IN")
-+ ),
-+ MTK_PIN(
-+ 230, "GPIO230",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO230"),
-+ MTK_FUNCTION(1, "CONN_GPS_QP")
-+ ),
-+ MTK_PIN(
-+ 231, "GPIO231",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO231"),
-+ MTK_FUNCTION(1, "CONN_GPS_QN")
-+ ),
-+ MTK_PIN(
-+ 232, "GPIO232",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO232"),
-+ MTK_FUNCTION(1, "URXD1"),
-+ MTK_FUNCTION(2, "UTXD1"),
-+ MTK_FUNCTION(3, "MD_URXD0"),
-+ MTK_FUNCTION(4, "MD_URXD1"),
-+ MTK_FUNCTION(5, "MD_URXD2"),
-+ MTK_FUNCTION(6, "C2K_URXD0"),
-+ MTK_FUNCTION(7, "C2K_URXD1")
-+ ),
-+ MTK_PIN(
-+ 233, "GPIO233",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO233"),
-+ MTK_FUNCTION(1, "UTXD1"),
-+ MTK_FUNCTION(2, "URXD1"),
-+ MTK_FUNCTION(3, "MD_UTXD0"),
-+ MTK_FUNCTION(4, "MD_UTXD1"),
-+ MTK_FUNCTION(5, "MD_UTXD2"),
-+ MTK_FUNCTION(6, "C2K_UTXD0"),
-+ MTK_FUNCTION(7, "C2K_UTXD1")
-+ ),
-+ MTK_PIN(
-+ 234, "GPIO234",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO234"),
-+ MTK_FUNCTION(1, "SPI1_CLK_B"),
-+ MTK_FUNCTION(2, "TP_UTXD1_AO"),
-+ MTK_FUNCTION(3, "SCL4_1"),
-+ MTK_FUNCTION(4, "UTXD0"),
-+ MTK_FUNCTION(6, "PWM_A"),
-+ MTK_FUNCTION(7, "DBG_MON_A23")
-+ ),
-+ MTK_PIN(
-+ 235, "GPIO235",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO235"),
-+ MTK_FUNCTION(1, "SPI1_MI_B"),
-+ MTK_FUNCTION(2, "SPI1_MO_B"),
-+ MTK_FUNCTION(3, "SDA4_1"),
-+ MTK_FUNCTION(4, "URXD0"),
-+ MTK_FUNCTION(6, "CLKM0"),
-+ MTK_FUNCTION(7, "DBG_MON_A24")
-+ ),
-+ MTK_PIN(
-+ 236, "GPIO236",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO236"),
-+ MTK_FUNCTION(1, "SPI1_MO_B"),
-+ MTK_FUNCTION(2, "SPI1_MI_B"),
-+ MTK_FUNCTION(3, "SCL5_1"),
-+ MTK_FUNCTION(4, "URTS0"),
-+ MTK_FUNCTION(6, "PWM_B"),
-+ MTK_FUNCTION(7, "DBG_MON_A25")
-+ ),
-+ MTK_PIN(
-+ 237, "GPIO237",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO237"),
-+ MTK_FUNCTION(1, "SPI1_CS_B"),
-+ MTK_FUNCTION(2, "TP_URXD1_AO"),
-+ MTK_FUNCTION(3, "SDA5_1"),
-+ MTK_FUNCTION(4, "UCTS0"),
-+ MTK_FUNCTION(6, "CLKM1"),
-+ MTK_FUNCTION(7, "DBG_MON_A26")
-+ ),
-+ MTK_PIN(
-+ 238, "GPIO238",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO238"),
-+ MTK_FUNCTION(1, "SDA4_0")
-+ ),
-+ MTK_PIN(
-+ 239, "GPIO239",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO239"),
-+ MTK_FUNCTION(1, "SCL4_0")
-+ ),
-+ MTK_PIN(
-+ 240, "GPIO240",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO240"),
-+ MTK_FUNCTION(1, "SDA5_0")
-+ ),
-+ MTK_PIN(
-+ 241, "GPIO241",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO241"),
-+ MTK_FUNCTION(1, "SCL5_0")
-+ ),
-+ MTK_PIN(
-+ 242, "GPIO242",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO242"),
-+ MTK_FUNCTION(1, "SPI2_CLK_B"),
-+ MTK_FUNCTION(2, "TP_UTXD2_AO"),
-+ MTK_FUNCTION(3, "SCL4_2"),
-+ MTK_FUNCTION(4, "UTXD1"),
-+ MTK_FUNCTION(5, "URTS3"),
-+ MTK_FUNCTION(6, "PWM_C"),
-+ MTK_FUNCTION(7, "DBG_MON_A27")
-+ ),
-+ MTK_PIN(
-+ 243, "GPIO243",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO243"),
-+ MTK_FUNCTION(1, "SPI2_MI_B"),
-+ MTK_FUNCTION(2, "SPI2_MO_B"),
-+ MTK_FUNCTION(3, "SDA4_2"),
-+ MTK_FUNCTION(4, "URXD1"),
-+ MTK_FUNCTION(5, "UCTS3"),
-+ MTK_FUNCTION(6, "CLKM2"),
-+ MTK_FUNCTION(7, "DBG_MON_A28")
-+ ),
-+ MTK_PIN(
-+ 244, "GPIO244",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO244"),
-+ MTK_FUNCTION(1, "SPI2_MO_B"),
-+ MTK_FUNCTION(2, "SPI2_MI_B"),
-+ MTK_FUNCTION(3, "SCL5_2"),
-+ MTK_FUNCTION(4, "URTS1"),
-+ MTK_FUNCTION(5, "UTXD3"),
-+ MTK_FUNCTION(6, "PWM_D"),
-+ MTK_FUNCTION(7, "DBG_MON_A29")
-+ ),
-+ MTK_PIN(
-+ 245, "GPIO245",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO245"),
-+ MTK_FUNCTION(1, "SPI2_CS_B"),
-+ MTK_FUNCTION(2, "TP_URXD2_AO"),
-+ MTK_FUNCTION(3, "SDA5_2"),
-+ MTK_FUNCTION(4, "UCTS1"),
-+ MTK_FUNCTION(5, "URXD3"),
-+ MTK_FUNCTION(6, "CLKM3"),
-+ MTK_FUNCTION(7, "DBG_MON_A30")
-+ ),
-+ MTK_PIN(
-+ 246, "GPIO246",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO246"),
-+ MTK_FUNCTION(1, "I2S1_LRCK"),
-+ MTK_FUNCTION(2, "I2S2_LRCK"),
-+ MTK_FUNCTION(3, "I2S0_LRCK"),
-+ MTK_FUNCTION(4, "I2S3_LRCK"),
-+ MTK_FUNCTION(5, "PCM0_SYNC"),
-+ MTK_FUNCTION(6, "SPI5_CLK_C"),
-+ MTK_FUNCTION(7, "DBG_MON_A31")
-+ ),
-+ MTK_PIN(
-+ 247, "GPIO247",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO247"),
-+ MTK_FUNCTION(1, "I2S1_BCK"),
-+ MTK_FUNCTION(2, "I2S2_BCK"),
-+ MTK_FUNCTION(3, "I2S0_BCK"),
-+ MTK_FUNCTION(4, "I2S3_BCK"),
-+ MTK_FUNCTION(5, "PCM0_CLK"),
-+ MTK_FUNCTION(6, "SPI5_MI_C"),
-+ MTK_FUNCTION(7, "DBG_MON_A32")
-+ ),
-+ MTK_PIN(
-+ 248, "GPIO248",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO248"),
-+ MTK_FUNCTION(1, "I2S2_DI"),
-+ MTK_FUNCTION(2, "I2S2_DI"),
-+ MTK_FUNCTION(3, "I2S0_DI"),
-+ MTK_FUNCTION(4, "I2S0_DI"),
-+ MTK_FUNCTION(5, "PCM0_DI"),
-+ MTK_FUNCTION(6, "SPI5_CS_C")
-+ ),
-+ MTK_PIN(
-+ 249, "GPIO249",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO249"),
-+ MTK_FUNCTION(1, "I2S1_DO"),
-+ MTK_FUNCTION(2, "I2S1_DO"),
-+ MTK_FUNCTION(3, "I2S3_DO"),
-+ MTK_FUNCTION(4, "I2S3_DO"),
-+ MTK_FUNCTION(5, "PCM0_DO"),
-+ MTK_FUNCTION(6, "SPI5_MO_C"),
-+ MTK_FUNCTION(7, "TRAP_SRAM_PWR_BYPASS")
-+ ),
-+ MTK_PIN(
-+ 250, "GPIO250",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO250"),
-+ MTK_FUNCTION(1, "SPI3_MI"),
-+ MTK_FUNCTION(2, "SPI3_MO"),
-+ MTK_FUNCTION(3, "IRTX_OUT"),
-+ MTK_FUNCTION(6, "TP_URXD1_AO"),
-+ MTK_FUNCTION(7, "DROP_ZONE")
-+ ),
-+ MTK_PIN(
-+ 251, "GPIO251",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO251"),
-+ MTK_FUNCTION(1, "SPI3_MO"),
-+ MTK_FUNCTION(2, "SPI3_MI"),
-+ MTK_FUNCTION(3, "CMFLASH"),
-+ MTK_FUNCTION(6, "TP_UTXD1_AO"),
-+ MTK_FUNCTION(7, "C2K_RTCK")
-+ ),
-+ MTK_PIN(
-+ 252, "GPIO252",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO252"),
-+ MTK_FUNCTION(1, "SPI3_CLK"),
-+ MTK_FUNCTION(2, "SCL0_4"),
-+ MTK_FUNCTION(3, "PWM_D"),
-+ MTK_FUNCTION(7, "C2K_TMS")
-+ ),
-+ MTK_PIN(
-+ 253, "GPIO253",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO253"),
-+ MTK_FUNCTION(1, "SPI3_CS"),
-+ MTK_FUNCTION(2, "SDA0_4"),
-+ MTK_FUNCTION(3, "PWM_A"),
-+ MTK_FUNCTION(7, "C2K_TCK")
-+ ),
-+ MTK_PIN(
-+ 254, "GPIO254",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO254"),
-+ MTK_FUNCTION(1, "I2S1_MCK"),
-+ MTK_FUNCTION(2, "I2S2_MCK"),
-+ MTK_FUNCTION(3, "I2S0_MCK"),
-+ MTK_FUNCTION(4, "I2S3_MCK"),
-+ MTK_FUNCTION(5, "CLKM0"),
-+ MTK_FUNCTION(7, "C2K_TDI")
-+ ),
-+ MTK_PIN(
-+ 255, "GPIO255",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO255"),
-+ MTK_FUNCTION(1, "CLKM1"),
-+ MTK_FUNCTION(2, "DISP_PWM"),
-+ MTK_FUNCTION(3, "PWM_B"),
-+ MTK_FUNCTION(6, "TP_GPIO1_AO"),
-+ MTK_FUNCTION(7, "C2K_TDO")
-+ ),
-+ MTK_PIN(
-+ 256, "GPIO256",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO256"),
-+ MTK_FUNCTION(1, "CLKM2"),
-+ MTK_FUNCTION(2, "IRTX_OUT"),
-+ MTK_FUNCTION(3, "PWM_C"),
-+ MTK_FUNCTION(6, "TP_GPIO0_AO"),
-+ MTK_FUNCTION(7, "C2K_NTRST")
-+ ),
-+ MTK_PIN(
-+ 257, "GPIO257",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO257"),
-+ MTK_FUNCTION(1, "IO_JTAG_TMS"),
-+ MTK_FUNCTION(2, "LTE_JTAG_TMS"),
-+ MTK_FUNCTION(3, "DFD_TMS"),
-+ MTK_FUNCTION(4, "DAP_SIB1_SWD"),
-+ MTK_FUNCTION(5, "ANC_JTAG_TMS"),
-+ MTK_FUNCTION(6, "SCP_JTAG_TMS"),
-+ MTK_FUNCTION(7, "C2K_DM_OTMS")
-+ ),
-+ MTK_PIN(
-+ 258, "GPIO258",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO258"),
-+ MTK_FUNCTION(1, "IO_JTAG_TCK"),
-+ MTK_FUNCTION(2, "LTE_JTAG_TCK"),
-+ MTK_FUNCTION(3, "DFD_TCK_XI"),
-+ MTK_FUNCTION(4, "DAP_SIB1_SWCK"),
-+ MTK_FUNCTION(5, "ANC_JTAG_TCK"),
-+ MTK_FUNCTION(6, "SCP_JTAG_TCK"),
-+ MTK_FUNCTION(7, "C2K_DM_OTCK")
-+ ),
-+ MTK_PIN(
-+ 259, "GPIO259",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO259"),
-+ MTK_FUNCTION(1, "IO_JTAG_TDI"),
-+ MTK_FUNCTION(2, "LTE_JTAG_TDI"),
-+ MTK_FUNCTION(3, "DFD_TDI"),
-+ MTK_FUNCTION(5, "ANC_JTAG_TDI"),
-+ MTK_FUNCTION(6, "SCP_JTAG_TDI"),
-+ MTK_FUNCTION(7, "C2K_DM_OTDI")
-+ ),
-+ MTK_PIN(
-+ 260, "GPIO260",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO260"),
-+ MTK_FUNCTION(1, "IO_JTAG_TDO"),
-+ MTK_FUNCTION(2, "LTE_JTAG_TDO"),
-+ MTK_FUNCTION(3, "DFD_TDO"),
-+ MTK_FUNCTION(5, "ANC_JTAG_TDO"),
-+ MTK_FUNCTION(6, "SCP_JTAG_TDO"),
-+ MTK_FUNCTION(7, "C2K_DM_OTDO")
-+ ),
-+ MTK_PIN(
-+ 261, "GPIO261",
-+ MTK_EINT_FUNCTION(NO_EINT_SUPPORT, NO_EINT_SUPPORT),
-+ DRV_GRP3,
-+ MTK_FUNCTION(0, "GPIO261"),
-+ MTK_FUNCTION(2, "LTE_JTAG_TRSTN"),
-+ MTK_FUNCTION(3, "DFD_NTRST"),
-+ MTK_FUNCTION(5, "ANC_JTAG_TRSTN"),
-+ MTK_FUNCTION(6, "SCP_JTAG_TRSTN"),
-+ MTK_FUNCTION(7, "C2K_DM_JTINTP")
-+ ),
-+};
-+
-+#endif /* __PINCTRL_MTK_MT6797_H */
---- /dev/null
-+++ b/drivers/pinctrl/mediatek/pinctrl-mtk-mt8183.h
-@@ -0,0 +1,1916 @@
-+/* SPDX-License-Identifier: GPL-2.0 */
-+/*
-+ * Copyright (C) 2018 MediaTek Inc.
-+ *
-+ * Author: Zhiyong Tao <zhiyong.tao@mediatek.com>
-+ *
-+ */
-+
-+#ifndef __PINCTRL_MTK_MT8183_H
-+#define __PINCTRL_MTK_MT8183_H
-+
-+#include "pinctrl-paris.h"
-+
-+static struct mtk_pin_desc mtk_pins_mt8183[] = {
-+ MTK_PIN(
-+ 0, "GPIO0",
-+ MTK_EINT_FUNCTION(0, 0),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO0"),
-+ MTK_FUNCTION(1, "MRG_SYNC"),
-+ MTK_FUNCTION(2, "PCM0_SYNC"),
-+ MTK_FUNCTION(3, "TP_GPIO0_AO"),
-+ MTK_FUNCTION(4, "SRCLKENAI0"),
-+ MTK_FUNCTION(5, "SCP_SPI2_CS"),
-+ MTK_FUNCTION(6, "I2S3_MCK"),
-+ MTK_FUNCTION(7, "SPI2_CSB")
-+ ),
-+ MTK_PIN(
-+ 1, "GPIO1",
-+ MTK_EINT_FUNCTION(0, 1),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO1"),
-+ MTK_FUNCTION(1, "MRG_CLK"),
-+ MTK_FUNCTION(2, "PCM0_CLK"),
-+ MTK_FUNCTION(3, "TP_GPIO1_AO"),
-+ MTK_FUNCTION(4, "CLKM3"),
-+ MTK_FUNCTION(5, "SCP_SPI2_MO"),
-+ MTK_FUNCTION(6, "I2S3_BCK"),
-+ MTK_FUNCTION(7, "SPI2_MO")
-+ ),
-+ MTK_PIN(
-+ 2, "GPIO2",
-+ MTK_EINT_FUNCTION(0, 2),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO2"),
-+ MTK_FUNCTION(1, "MRG_DO"),
-+ MTK_FUNCTION(2, "PCM0_DO"),
-+ MTK_FUNCTION(3, "TP_GPIO2_AO"),
-+ MTK_FUNCTION(4, "SCL6"),
-+ MTK_FUNCTION(5, "SCP_SPI2_CK"),
-+ MTK_FUNCTION(6, "I2S3_LRCK"),
-+ MTK_FUNCTION(7, "SPI2_CLK")
-+ ),
-+ MTK_PIN(
-+ 3, "GPIO3",
-+ MTK_EINT_FUNCTION(0, 3),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO3"),
-+ MTK_FUNCTION(1, "MRG_DI"),
-+ MTK_FUNCTION(2, "PCM0_DI"),
-+ MTK_FUNCTION(3, "TP_GPIO3_AO"),
-+ MTK_FUNCTION(4, "SDA6"),
-+ MTK_FUNCTION(5, "TDM_MCK"),
-+ MTK_FUNCTION(6, "I2S3_DO"),
-+ MTK_FUNCTION(7, "SCP_VREQ_VAO")
-+ ),
-+ MTK_PIN(
-+ 4, "GPIO4",
-+ MTK_EINT_FUNCTION(0, 4),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO4"),
-+ MTK_FUNCTION(1, "PWM_B"),
-+ MTK_FUNCTION(2, "I2S0_MCK"),
-+ MTK_FUNCTION(3, "SSPM_UTXD_AO"),
-+ MTK_FUNCTION(4, "MD_URXD1"),
-+ MTK_FUNCTION(5, "TDM_BCK"),
-+ MTK_FUNCTION(6, "TP_GPIO4_AO"),
-+ MTK_FUNCTION(7, "DAP_MD32_SWD")
-+ ),
-+ MTK_PIN(
-+ 5, "GPIO5",
-+ MTK_EINT_FUNCTION(0, 5),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO5"),
-+ MTK_FUNCTION(1, "PWM_C"),
-+ MTK_FUNCTION(2, "I2S0_BCK"),
-+ MTK_FUNCTION(3, "SSPM_URXD_AO"),
-+ MTK_FUNCTION(4, "MD_UTXD1"),
-+ MTK_FUNCTION(5, "TDM_LRCK"),
-+ MTK_FUNCTION(6, "TP_GPIO5_AO"),
-+ MTK_FUNCTION(7, "DAP_MD32_SWCK")
-+ ),
-+ MTK_PIN(
-+ 6, "GPIO6",
-+ MTK_EINT_FUNCTION(0, 6),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO6"),
-+ MTK_FUNCTION(1, "PWM_A"),
-+ MTK_FUNCTION(2, "I2S0_LRCK"),
-+ MTK_FUNCTION(3, "IDDIG"),
-+ MTK_FUNCTION(4, "MD_URXD0"),
-+ MTK_FUNCTION(5, "TDM_DATA0"),
-+ MTK_FUNCTION(6, "TP_GPIO6_AO"),
-+ MTK_FUNCTION(7, "CMFLASH")
-+ ),
-+ MTK_PIN(
-+ 7, "GPIO7",
-+ MTK_EINT_FUNCTION(0, 7),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO7"),
-+ MTK_FUNCTION(1, "SPI1_B_MI"),
-+ MTK_FUNCTION(2, "I2S0_DI"),
-+ MTK_FUNCTION(3, "USB_DRVVBUS"),
-+ MTK_FUNCTION(4, "MD_UTXD0"),
-+ MTK_FUNCTION(5, "TDM_DATA1"),
-+ MTK_FUNCTION(6, "TP_GPIO7_AO"),
-+ MTK_FUNCTION(7, "DVFSRC_EXT_REQ")
-+ ),
-+ MTK_PIN(
-+ 8, "GPIO8",
-+ MTK_EINT_FUNCTION(0, 8),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO8"),
-+ MTK_FUNCTION(1, "SPI1_B_CSB"),
-+ MTK_FUNCTION(2, "ANT_SEL3"),
-+ MTK_FUNCTION(3, "SCL7"),
-+ MTK_FUNCTION(4, "CONN_MCU_TRST_B"),
-+ MTK_FUNCTION(5, "TDM_DATA2"),
-+ MTK_FUNCTION(6, "MD_INT0"),
-+ MTK_FUNCTION(7, "JTRSTN_SEL1")
-+ ),
-+ MTK_PIN(
-+ 9, "GPIO9",
-+ MTK_EINT_FUNCTION(0, 9),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO9"),
-+ MTK_FUNCTION(1, "SPI1_B_MO"),
-+ MTK_FUNCTION(2, "ANT_SEL4"),
-+ MTK_FUNCTION(3, "CMMCLK2"),
-+ MTK_FUNCTION(4, "CONN_MCU_DBGACK_N"),
-+ MTK_FUNCTION(5, "SSPM_JTAG_TRSTN"),
-+ MTK_FUNCTION(6, "IO_JTAG_TRSTN"),
-+ MTK_FUNCTION(7, "DBG_MON_B10")
-+ ),
-+ MTK_PIN(
-+ 10, "GPIO10",
-+ MTK_EINT_FUNCTION(0, 10),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO10"),
-+ MTK_FUNCTION(1, "SPI1_B_CLK"),
-+ MTK_FUNCTION(2, "ANT_SEL5"),
-+ MTK_FUNCTION(3, "CMMCLK3"),
-+ MTK_FUNCTION(4, "CONN_MCU_DBGI_N"),
-+ MTK_FUNCTION(5, "TDM_DATA3"),
-+ MTK_FUNCTION(6, "EXT_FRAME_SYNC"),
-+ MTK_FUNCTION(7, "DBG_MON_B11")
-+ ),
-+ MTK_PIN(
-+ 11, "GPIO11",
-+ MTK_EINT_FUNCTION(0, 11),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO11"),
-+ MTK_FUNCTION(1, "TP_URXD1_AO"),
-+ MTK_FUNCTION(2, "IDDIG"),
-+ MTK_FUNCTION(3, "SCL6"),
-+ MTK_FUNCTION(4, "UCTS1"),
-+ MTK_FUNCTION(5, "UCTS0"),
-+ MTK_FUNCTION(6, "SRCLKENAI1"),
-+ MTK_FUNCTION(7, "I2S5_MCK")
-+ ),
-+ MTK_PIN(
-+ 12, "GPIO12",
-+ MTK_EINT_FUNCTION(0, 12),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO12"),
-+ MTK_FUNCTION(1, "TP_UTXD1_AO"),
-+ MTK_FUNCTION(2, "USB_DRVVBUS"),
-+ MTK_FUNCTION(3, "SDA6"),
-+ MTK_FUNCTION(4, "URTS1"),
-+ MTK_FUNCTION(5, "URTS0"),
-+ MTK_FUNCTION(6, "I2S2_DI2"),
-+ MTK_FUNCTION(7, "I2S5_BCK")
-+ ),
-+ MTK_PIN(
-+ 13, "GPIO13",
-+ MTK_EINT_FUNCTION(0, 13),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO13"),
-+ MTK_FUNCTION(1, "DBPI_D0"),
-+ MTK_FUNCTION(2, "SPI5_MI"),
-+ MTK_FUNCTION(3, "PCM0_SYNC"),
-+ MTK_FUNCTION(4, "MD_URXD0"),
-+ MTK_FUNCTION(5, "ANT_SEL3"),
-+ MTK_FUNCTION(6, "I2S0_MCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B15")
-+ ),
-+ MTK_PIN(
-+ 14, "GPIO14",
-+ MTK_EINT_FUNCTION(0, 14),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO14"),
-+ MTK_FUNCTION(1, "DBPI_D1"),
-+ MTK_FUNCTION(2, "SPI5_CSB"),
-+ MTK_FUNCTION(3, "PCM0_CLK"),
-+ MTK_FUNCTION(4, "MD_UTXD0"),
-+ MTK_FUNCTION(5, "ANT_SEL4"),
-+ MTK_FUNCTION(6, "I2S0_BCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B16")
-+ ),
-+ MTK_PIN(
-+ 15, "GPIO15",
-+ MTK_EINT_FUNCTION(0, 15),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO15"),
-+ MTK_FUNCTION(1, "DBPI_D2"),
-+ MTK_FUNCTION(2, "SPI5_MO"),
-+ MTK_FUNCTION(3, "PCM0_DO"),
-+ MTK_FUNCTION(4, "MD_URXD1"),
-+ MTK_FUNCTION(5, "ANT_SEL5"),
-+ MTK_FUNCTION(6, "I2S0_LRCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B17")
-+ ),
-+ MTK_PIN(
-+ 16, "GPIO16",
-+ MTK_EINT_FUNCTION(0, 16),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO16"),
-+ MTK_FUNCTION(1, "DBPI_D3"),
-+ MTK_FUNCTION(2, "SPI5_CLK"),
-+ MTK_FUNCTION(3, "PCM0_DI"),
-+ MTK_FUNCTION(4, "MD_UTXD1"),
-+ MTK_FUNCTION(5, "ANT_SEL6"),
-+ MTK_FUNCTION(6, "I2S0_DI"),
-+ MTK_FUNCTION(7, "DBG_MON_B23")
-+ ),
-+ MTK_PIN(
-+ 17, "GPIO17",
-+ MTK_EINT_FUNCTION(0, 17),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO17"),
-+ MTK_FUNCTION(1, "DBPI_D4"),
-+ MTK_FUNCTION(2, "SPI4_MI"),
-+ MTK_FUNCTION(3, "CONN_MCU_TRST_B"),
-+ MTK_FUNCTION(4, "MD_INT0"),
-+ MTK_FUNCTION(5, "ANT_SEL7"),
-+ MTK_FUNCTION(6, "I2S3_MCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A1")
-+ ),
-+ MTK_PIN(
-+ 18, "GPIO18",
-+ MTK_EINT_FUNCTION(0, 18),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO18"),
-+ MTK_FUNCTION(1, "DBPI_D5"),
-+ MTK_FUNCTION(2, "SPI4_CSB"),
-+ MTK_FUNCTION(3, "CONN_MCU_DBGI_N"),
-+ MTK_FUNCTION(4, "MD_INT0"),
-+ MTK_FUNCTION(5, "SCP_VREQ_VAO"),
-+ MTK_FUNCTION(6, "I2S3_BCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A2")
-+ ),
-+ MTK_PIN(
-+ 19, "GPIO19",
-+ MTK_EINT_FUNCTION(0, 19),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO19"),
-+ MTK_FUNCTION(1, "DBPI_D6"),
-+ MTK_FUNCTION(2, "SPI4_MO"),
-+ MTK_FUNCTION(3, "CONN_MCU_TDO"),
-+ MTK_FUNCTION(4, "MD_INT2_C2K_UIM1_HOT_PLUG"),
-+ MTK_FUNCTION(5, "URXD1"),
-+ MTK_FUNCTION(6, "I2S3_LRCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A3")
-+ ),
-+ MTK_PIN(
-+ 20, "GPIO20",
-+ MTK_EINT_FUNCTION(0, 20),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO20"),
-+ MTK_FUNCTION(1, "DBPI_D7"),
-+ MTK_FUNCTION(2, "SPI4_CLK"),
-+ MTK_FUNCTION(3, "CONN_MCU_DBGACK_N"),
-+ MTK_FUNCTION(4, "MD_INT1_C2K_UIM0_HOT_PLUG"),
-+ MTK_FUNCTION(5, "UTXD1"),
-+ MTK_FUNCTION(6, "I2S3_DO"),
-+ MTK_FUNCTION(7, "DBG_MON_A19")
-+ ),
-+ MTK_PIN(
-+ 21, "GPIO21",
-+ MTK_EINT_FUNCTION(0, 21),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO21"),
-+ MTK_FUNCTION(1, "DBPI_D8"),
-+ MTK_FUNCTION(2, "SPI3_MI"),
-+ MTK_FUNCTION(3, "CONN_MCU_TMS"),
-+ MTK_FUNCTION(4, "DAP_MD32_SWD"),
-+ MTK_FUNCTION(5, "CONN_MCU_AICE_TMSC"),
-+ MTK_FUNCTION(6, "I2S2_MCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B5")
-+ ),
-+ MTK_PIN(
-+ 22, "GPIO22",
-+ MTK_EINT_FUNCTION(0, 22),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO22"),
-+ MTK_FUNCTION(1, "DBPI_D9"),
-+ MTK_FUNCTION(2, "SPI3_CSB"),
-+ MTK_FUNCTION(3, "CONN_MCU_TCK"),
-+ MTK_FUNCTION(4, "DAP_MD32_SWCK"),
-+ MTK_FUNCTION(5, "CONN_MCU_AICE_TCKC"),
-+ MTK_FUNCTION(6, "I2S2_BCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B6")
-+ ),
-+ MTK_PIN(
-+ 23, "GPIO23",
-+ MTK_EINT_FUNCTION(0, 23),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO23"),
-+ MTK_FUNCTION(1, "DBPI_D10"),
-+ MTK_FUNCTION(2, "SPI3_MO"),
-+ MTK_FUNCTION(3, "CONN_MCU_TDI"),
-+ MTK_FUNCTION(4, "UCTS1"),
-+ MTK_FUNCTION(5, "EXT_FRAME_SYNC"),
-+ MTK_FUNCTION(6, "I2S2_LRCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B7")
-+ ),
-+ MTK_PIN(
-+ 24, "GPIO24",
-+ MTK_EINT_FUNCTION(0, 24),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO24"),
-+ MTK_FUNCTION(1, "DBPI_D11"),
-+ MTK_FUNCTION(2, "SPI3_CLK"),
-+ MTK_FUNCTION(3, "SRCLKENAI0"),
-+ MTK_FUNCTION(4, "URTS1"),
-+ MTK_FUNCTION(5, "IO_JTAG_TCK"),
-+ MTK_FUNCTION(6, "I2S2_DI"),
-+ MTK_FUNCTION(7, "DBG_MON_B31")
-+ ),
-+ MTK_PIN(
-+ 25, "GPIO25",
-+ MTK_EINT_FUNCTION(0, 25),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO25"),
-+ MTK_FUNCTION(1, "DBPI_HSYNC"),
-+ MTK_FUNCTION(2, "ANT_SEL0"),
-+ MTK_FUNCTION(3, "SCL6"),
-+ MTK_FUNCTION(4, "KPCOL2"),
-+ MTK_FUNCTION(5, "IO_JTAG_TMS"),
-+ MTK_FUNCTION(6, "I2S1_MCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B0")
-+ ),
-+ MTK_PIN(
-+ 26, "GPIO26",
-+ MTK_EINT_FUNCTION(0, 26),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO26"),
-+ MTK_FUNCTION(1, "DBPI_VSYNC"),
-+ MTK_FUNCTION(2, "ANT_SEL1"),
-+ MTK_FUNCTION(3, "SDA6"),
-+ MTK_FUNCTION(4, "KPROW2"),
-+ MTK_FUNCTION(5, "IO_JTAG_TDI"),
-+ MTK_FUNCTION(6, "I2S1_BCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B1")
-+ ),
-+ MTK_PIN(
-+ 27, "GPIO27",
-+ MTK_EINT_FUNCTION(0, 27),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO27"),
-+ MTK_FUNCTION(1, "DBPI_DE"),
-+ MTK_FUNCTION(2, "ANT_SEL2"),
-+ MTK_FUNCTION(3, "SCL7"),
-+ MTK_FUNCTION(4, "DMIC_CLK"),
-+ MTK_FUNCTION(5, "IO_JTAG_TDO"),
-+ MTK_FUNCTION(6, "I2S1_LRCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B9")
-+ ),
-+ MTK_PIN(
-+ 28, "GPIO28",
-+ MTK_EINT_FUNCTION(0, 28),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO28"),
-+ MTK_FUNCTION(1, "DBPI_CK"),
-+ MTK_FUNCTION(2, "DVFSRC_EXT_REQ"),
-+ MTK_FUNCTION(3, "SDA7"),
-+ MTK_FUNCTION(4, "DMIC_DAT"),
-+ MTK_FUNCTION(5, "IO_JTAG_TRSTN"),
-+ MTK_FUNCTION(6, "I2S1_DO"),
-+ MTK_FUNCTION(7, "DBG_MON_B32")
-+ ),
-+ MTK_PIN(
-+ 29, "GPIO29",
-+ MTK_EINT_FUNCTION(0, 29),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO29"),
-+ MTK_FUNCTION(1, "MSDC1_CLK"),
-+ MTK_FUNCTION(2, "IO_JTAG_TCK"),
-+ MTK_FUNCTION(3, "UDI_TCK"),
-+ MTK_FUNCTION(4, "CONN_DSP_JCK"),
-+ MTK_FUNCTION(5, "SSPM_JTAG_TCK"),
-+ MTK_FUNCTION(6, "PCM1_CLK"),
-+ MTK_FUNCTION(7, "DBG_MON_A6")
-+ ),
-+ MTK_PIN(
-+ 30, "GPIO30",
-+ MTK_EINT_FUNCTION(0, 30),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO30"),
-+ MTK_FUNCTION(1, "MSDC1_DAT3"),
-+ MTK_FUNCTION(2, "DAP_MD32_SWD"),
-+ MTK_FUNCTION(3, "CONN_MCU_AICE_TMSC"),
-+ MTK_FUNCTION(4, "CONN_DSP_JINTP"),
-+ MTK_FUNCTION(5, "SSPM_JTAG_TRSTN"),
-+ MTK_FUNCTION(6, "PCM1_DI"),
-+ MTK_FUNCTION(7, "DBG_MON_A7")
-+ ),
-+ MTK_PIN(
-+ 31, "GPIO31",
-+ MTK_EINT_FUNCTION(0, 31),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO31"),
-+ MTK_FUNCTION(1, "MSDC1_CMD"),
-+ MTK_FUNCTION(2, "IO_JTAG_TMS"),
-+ MTK_FUNCTION(3, "UDI_TMS"),
-+ MTK_FUNCTION(4, "CONN_DSP_JMS"),
-+ MTK_FUNCTION(5, "SSPM_JTAG_TMS"),
-+ MTK_FUNCTION(6, "PCM1_SYNC"),
-+ MTK_FUNCTION(7, "DBG_MON_A8")
-+ ),
-+ MTK_PIN(
-+ 32, "GPIO32",
-+ MTK_EINT_FUNCTION(0, 32),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO32"),
-+ MTK_FUNCTION(1, "MSDC1_DAT0"),
-+ MTK_FUNCTION(2, "IO_JTAG_TDI"),
-+ MTK_FUNCTION(3, "UDI_TDI"),
-+ MTK_FUNCTION(4, "CONN_DSP_JDI"),
-+ MTK_FUNCTION(5, "SSPM_JTAG_TDI"),
-+ MTK_FUNCTION(6, "PCM1_DO0"),
-+ MTK_FUNCTION(7, "DBG_MON_A9")
-+ ),
-+ MTK_PIN(
-+ 33, "GPIO33",
-+ MTK_EINT_FUNCTION(0, 33),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO33"),
-+ MTK_FUNCTION(1, "MSDC1_DAT2"),
-+ MTK_FUNCTION(2, "IO_JTAG_TRSTN"),
-+ MTK_FUNCTION(3, "UDI_NTRST"),
-+ MTK_FUNCTION(4, "DAP_MD32_SWCK"),
-+ MTK_FUNCTION(5, "CONN_MCU_AICE_TCKC"),
-+ MTK_FUNCTION(6, "PCM1_DO2"),
-+ MTK_FUNCTION(7, "DBG_MON_A10")
-+ ),
-+ MTK_PIN(
-+ 34, "GPIO34",
-+ MTK_EINT_FUNCTION(0, 34),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO34"),
-+ MTK_FUNCTION(1, "MSDC1_DAT1"),
-+ MTK_FUNCTION(2, "IO_JTAG_TDO"),
-+ MTK_FUNCTION(3, "UDI_TDO"),
-+ MTK_FUNCTION(4, "CONN_DSP_JDO"),
-+ MTK_FUNCTION(5, "SSPM_JTAG_TDO"),
-+ MTK_FUNCTION(6, "PCM1_DO1"),
-+ MTK_FUNCTION(7, "DBG_MON_A11")
-+ ),
-+ MTK_PIN(
-+ 35, "GPIO35",
-+ MTK_EINT_FUNCTION(0, 35),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO35"),
-+ MTK_FUNCTION(1, "MD1_SIM2_SIO"),
-+ MTK_FUNCTION(2, "CCU_JTAG_TDO"),
-+ MTK_FUNCTION(3, "MD1_SIM1_SIO"),
-+ MTK_FUNCTION(5, "SCP_JTAG_TDO"),
-+ MTK_FUNCTION(6, "CONN_DSP_JMS"),
-+ MTK_FUNCTION(7, "DBG_MON_A28")
-+ ),
-+ MTK_PIN(
-+ 36, "GPIO36",
-+ MTK_EINT_FUNCTION(0, 36),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO36"),
-+ MTK_FUNCTION(1, "MD1_SIM2_SRST"),
-+ MTK_FUNCTION(2, "CCU_JTAG_TMS"),
-+ MTK_FUNCTION(3, "MD1_SIM1_SRST"),
-+ MTK_FUNCTION(4, "CONN_MCU_AICE_TMSC"),
-+ MTK_FUNCTION(5, "SCP_JTAG_TMS"),
-+ MTK_FUNCTION(6, "CONN_DSP_JINTP"),
-+ MTK_FUNCTION(7, "DBG_MON_A29")
-+ ),
-+ MTK_PIN(
-+ 37, "GPIO37",
-+ MTK_EINT_FUNCTION(0, 37),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO37"),
-+ MTK_FUNCTION(1, "MD1_SIM2_SCLK"),
-+ MTK_FUNCTION(2, "CCU_JTAG_TDI"),
-+ MTK_FUNCTION(3, "MD1_SIM1_SCLK"),
-+ MTK_FUNCTION(5, "SCP_JTAG_TDI"),
-+ MTK_FUNCTION(6, "CONN_DSP_JDO"),
-+ MTK_FUNCTION(7, "DBG_MON_A30")
-+ ),
-+ MTK_PIN(
-+ 38, "GPIO38",
-+ MTK_EINT_FUNCTION(0, 38),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO38"),
-+ MTK_FUNCTION(1, "MD1_SIM1_SCLK"),
-+ MTK_FUNCTION(3, "MD1_SIM2_SCLK"),
-+ MTK_FUNCTION(4, "CONN_MCU_AICE_TCKC"),
-+ MTK_FUNCTION(7, "DBG_MON_A20")
-+ ),
-+ MTK_PIN(
-+ 39, "GPIO39",
-+ MTK_EINT_FUNCTION(0, 39),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO39"),
-+ MTK_FUNCTION(1, "MD1_SIM1_SRST"),
-+ MTK_FUNCTION(2, "CCU_JTAG_TCK"),
-+ MTK_FUNCTION(3, "MD1_SIM2_SRST"),
-+ MTK_FUNCTION(5, "SCP_JTAG_TCK"),
-+ MTK_FUNCTION(6, "CONN_DSP_JCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A31")
-+ ),
-+ MTK_PIN(
-+ 40, "GPIO40",
-+ MTK_EINT_FUNCTION(0, 40),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO40"),
-+ MTK_FUNCTION(1, "MD1_SIM1_SIO"),
-+ MTK_FUNCTION(2, "CCU_JTAG_TRST"),
-+ MTK_FUNCTION(3, "MD1_SIM2_SIO"),
-+ MTK_FUNCTION(5, "SCP_JTAG_TRSTN"),
-+ MTK_FUNCTION(6, "CONN_DSP_JDI"),
-+ MTK_FUNCTION(7, "DBG_MON_A32")
-+ ),
-+ MTK_PIN(
-+ 41, "GPIO41",
-+ MTK_EINT_FUNCTION(0, 41),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO41"),
-+ MTK_FUNCTION(1, "IDDIG"),
-+ MTK_FUNCTION(2, "URXD1"),
-+ MTK_FUNCTION(3, "UCTS0"),
-+ MTK_FUNCTION(4, "SSPM_UTXD_AO"),
-+ MTK_FUNCTION(5, "EXT_FRAME_SYNC"),
-+ MTK_FUNCTION(6, "DMIC_CLK")
-+ ),
-+ MTK_PIN(
-+ 42, "GPIO42",
-+ MTK_EINT_FUNCTION(0, 42),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO42"),
-+ MTK_FUNCTION(1, "USB_DRVVBUS"),
-+ MTK_FUNCTION(2, "UTXD1"),
-+ MTK_FUNCTION(3, "URTS0"),
-+ MTK_FUNCTION(4, "SSPM_URXD_AO"),
-+ MTK_FUNCTION(5, "EXT_FRAME_SYNC"),
-+ MTK_FUNCTION(6, "DMIC_DAT")
-+ ),
-+ MTK_PIN(
-+ 43, "GPIO43",
-+ MTK_EINT_FUNCTION(0, 43),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO43"),
-+ MTK_FUNCTION(1, "DISP_PWM")
-+ ),
-+ MTK_PIN(
-+ 44, "GPIO44",
-+ MTK_EINT_FUNCTION(0, 44),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO44"),
-+ MTK_FUNCTION(1, "DSI_TE")
-+ ),
-+ MTK_PIN(
-+ 45, "GPIO45",
-+ MTK_EINT_FUNCTION(0, 45),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO45"),
-+ MTK_FUNCTION(1, "LCM_RST")
-+ ),
-+ MTK_PIN(
-+ 46, "GPIO46",
-+ MTK_EINT_FUNCTION(0, 46),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO46"),
-+ MTK_FUNCTION(1, "MD_INT2_C2K_UIM1_HOT_PLUG"),
-+ MTK_FUNCTION(2, "URXD1"),
-+ MTK_FUNCTION(3, "UCTS1"),
-+ MTK_FUNCTION(4, "CCU_UTXD_AO"),
-+ MTK_FUNCTION(5, "TP_UCTS1_AO"),
-+ MTK_FUNCTION(6, "IDDIG"),
-+ MTK_FUNCTION(7, "I2S5_LRCK")
-+ ),
-+ MTK_PIN(
-+ 47, "GPIO47",
-+ MTK_EINT_FUNCTION(0, 47),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO47"),
-+ MTK_FUNCTION(1, "MD_INT1_C2K_UIM0_HOT_PLUG"),
-+ MTK_FUNCTION(2, "UTXD1"),
-+ MTK_FUNCTION(3, "URTS1"),
-+ MTK_FUNCTION(4, "CCU_URXD_AO"),
-+ MTK_FUNCTION(5, "TP_URTS1_AO"),
-+ MTK_FUNCTION(6, "USB_DRVVBUS"),
-+ MTK_FUNCTION(7, "I2S5_DO")
-+ ),
-+ MTK_PIN(
-+ 48, "GPIO48",
-+ MTK_EINT_FUNCTION(0, 48),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO48"),
-+ MTK_FUNCTION(1, "SCL5")
-+ ),
-+ MTK_PIN(
-+ 49, "GPIO49",
-+ MTK_EINT_FUNCTION(0, 49),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO49"),
-+ MTK_FUNCTION(1, "SDA5")
-+ ),
-+ MTK_PIN(
-+ 50, "GPIO50",
-+ MTK_EINT_FUNCTION(0, 50),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO50"),
-+ MTK_FUNCTION(1, "SCL3")
-+ ),
-+ MTK_PIN(
-+ 51, "GPIO51",
-+ MTK_EINT_FUNCTION(0, 51),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO51"),
-+ MTK_FUNCTION(1, "SDA3")
-+ ),
-+ MTK_PIN(
-+ 52, "GPIO52",
-+ MTK_EINT_FUNCTION(0, 52),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO52"),
-+ MTK_FUNCTION(1, "BPI_ANT2")
-+ ),
-+ MTK_PIN(
-+ 53, "GPIO53",
-+ MTK_EINT_FUNCTION(0, 53),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO53"),
-+ MTK_FUNCTION(1, "BPI_ANT0")
-+ ),
-+ MTK_PIN(
-+ 54, "GPIO54",
-+ MTK_EINT_FUNCTION(0, 54),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO54"),
-+ MTK_FUNCTION(1, "BPI_OLAT1")
-+ ),
-+ MTK_PIN(
-+ 55, "GPIO55",
-+ MTK_EINT_FUNCTION(0, 55),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO55"),
-+ MTK_FUNCTION(1, "BPI_BUS8")
-+ ),
-+ MTK_PIN(
-+ 56, "GPIO56",
-+ MTK_EINT_FUNCTION(0, 56),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO56"),
-+ MTK_FUNCTION(1, "BPI_BUS9"),
-+ MTK_FUNCTION(2, "SCL_6306")
-+ ),
-+ MTK_PIN(
-+ 57, "GPIO57",
-+ MTK_EINT_FUNCTION(0, 57),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO57"),
-+ MTK_FUNCTION(1, "BPI_BUS10"),
-+ MTK_FUNCTION(2, "SDA_6306")
-+ ),
-+ MTK_PIN(
-+ 58, "GPIO58",
-+ MTK_EINT_FUNCTION(0, 58),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO58"),
-+ MTK_FUNCTION(1, "RFIC0_BSI_D2"),
-+ MTK_FUNCTION(2, "SPM_BSI_D2"),
-+ MTK_FUNCTION(3, "PWM_B")
-+ ),
-+ MTK_PIN(
-+ 59, "GPIO59",
-+ MTK_EINT_FUNCTION(0, 59),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO59"),
-+ MTK_FUNCTION(1, "RFIC0_BSI_D1"),
-+ MTK_FUNCTION(2, "SPM_BSI_D1")
-+ ),
-+ MTK_PIN(
-+ 60, "GPIO60",
-+ MTK_EINT_FUNCTION(0, 60),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO60"),
-+ MTK_FUNCTION(1, "RFIC0_BSI_D0"),
-+ MTK_FUNCTION(2, "SPM_BSI_D0")
-+ ),
-+ MTK_PIN(
-+ 61, "GPIO61",
-+ MTK_EINT_FUNCTION(0, 61),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO61"),
-+ MTK_FUNCTION(1, "MIPI1_SDATA")
-+ ),
-+ MTK_PIN(
-+ 62, "GPIO62",
-+ MTK_EINT_FUNCTION(0, 62),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO62"),
-+ MTK_FUNCTION(1, "MIPI1_SCLK")
-+ ),
-+ MTK_PIN(
-+ 63, "GPIO63",
-+ MTK_EINT_FUNCTION(0, 63),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO63"),
-+ MTK_FUNCTION(1, "MIPI0_SDATA")
-+ ),
-+ MTK_PIN(
-+ 64, "GPIO64",
-+ MTK_EINT_FUNCTION(0, 64),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO64"),
-+ MTK_FUNCTION(1, "MIPI0_SCLK")
-+ ),
-+ MTK_PIN(
-+ 65, "GPIO65",
-+ MTK_EINT_FUNCTION(0, 65),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO65"),
-+ MTK_FUNCTION(1, "MIPI3_SDATA"),
-+ MTK_FUNCTION(2, "BPI_OLAT2")
-+ ),
-+ MTK_PIN(
-+ 66, "GPIO66",
-+ MTK_EINT_FUNCTION(0, 66),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO66"),
-+ MTK_FUNCTION(1, "MIPI3_SCLK"),
-+ MTK_FUNCTION(2, "BPI_OLAT3")
-+ ),
-+ MTK_PIN(
-+ 67, "GPIO67",
-+ MTK_EINT_FUNCTION(0, 67),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO67"),
-+ MTK_FUNCTION(1, "MIPI2_SDATA")
-+ ),
-+ MTK_PIN(
-+ 68, "GPIO68",
-+ MTK_EINT_FUNCTION(0, 68),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO68"),
-+ MTK_FUNCTION(1, "MIPI2_SCLK")
-+ ),
-+ MTK_PIN(
-+ 69, "GPIO69",
-+ MTK_EINT_FUNCTION(0, 69),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO69"),
-+ MTK_FUNCTION(1, "BPI_BUS7")
-+ ),
-+ MTK_PIN(
-+ 70, "GPIO70",
-+ MTK_EINT_FUNCTION(0, 70),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO70"),
-+ MTK_FUNCTION(1, "BPI_BUS6")
-+ ),
-+ MTK_PIN(
-+ 71, "GPIO71",
-+ MTK_EINT_FUNCTION(0, 71),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO71"),
-+ MTK_FUNCTION(1, "BPI_BUS5")
-+ ),
-+ MTK_PIN(
-+ 72, "GPIO72",
-+ MTK_EINT_FUNCTION(0, 72),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO72"),
-+ MTK_FUNCTION(1, "BPI_BUS4")
-+ ),
-+ MTK_PIN(
-+ 73, "GPIO73",
-+ MTK_EINT_FUNCTION(0, 73),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO73"),
-+ MTK_FUNCTION(1, "BPI_BUS3")
-+ ),
-+ MTK_PIN(
-+ 74, "GPIO74",
-+ MTK_EINT_FUNCTION(0, 74),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO74"),
-+ MTK_FUNCTION(1, "BPI_BUS2")
-+ ),
-+ MTK_PIN(
-+ 75, "GPIO75",
-+ MTK_EINT_FUNCTION(0, 75),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO75"),
-+ MTK_FUNCTION(1, "BPI_BUS1")
-+ ),
-+ MTK_PIN(
-+ 76, "GPIO76",
-+ MTK_EINT_FUNCTION(0, 76),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO76"),
-+ MTK_FUNCTION(1, "BPI_BUS0")
-+ ),
-+ MTK_PIN(
-+ 77, "GPIO77",
-+ MTK_EINT_FUNCTION(0, 77),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO77"),
-+ MTK_FUNCTION(1, "BPI_ANT1")
-+ ),
-+ MTK_PIN(
-+ 78, "GPIO78",
-+ MTK_EINT_FUNCTION(0, 78),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO78"),
-+ MTK_FUNCTION(1, "BPI_OLAT0")
-+ ),
-+ MTK_PIN(
-+ 79, "GPIO79",
-+ MTK_EINT_FUNCTION(0, 79),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO79"),
-+ MTK_FUNCTION(1, "BPI_PA_VM1"),
-+ MTK_FUNCTION(2, "MIPI4_SDATA")
-+ ),
-+ MTK_PIN(
-+ 80, "GPIO80",
-+ MTK_EINT_FUNCTION(0, 80),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO80"),
-+ MTK_FUNCTION(1, "BPI_PA_VM0"),
-+ MTK_FUNCTION(2, "MIPI4_SCLK")
-+ ),
-+ MTK_PIN(
-+ 81, "GPIO81",
-+ MTK_EINT_FUNCTION(0, 81),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO81"),
-+ MTK_FUNCTION(1, "SDA1")
-+ ),
-+ MTK_PIN(
-+ 82, "GPIO82",
-+ MTK_EINT_FUNCTION(0, 82),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO82"),
-+ MTK_FUNCTION(1, "SDA0")
-+ ),
-+ MTK_PIN(
-+ 83, "GPIO83",
-+ MTK_EINT_FUNCTION(0, 83),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO83"),
-+ MTK_FUNCTION(1, "SCL0")
-+ ),
-+ MTK_PIN(
-+ 84, "GPIO84",
-+ MTK_EINT_FUNCTION(0, 84),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO84"),
-+ MTK_FUNCTION(1, "SCL1")
-+ ),
-+ MTK_PIN(
-+ 85, "GPIO85",
-+ MTK_EINT_FUNCTION(0, 85),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO85"),
-+ MTK_FUNCTION(1, "SPI0_MI"),
-+ MTK_FUNCTION(2, "SCP_SPI0_MI"),
-+ MTK_FUNCTION(3, "CLKM3"),
-+ MTK_FUNCTION(4, "I2S1_BCK"),
-+ MTK_FUNCTION(5, "MFG_DFD_JTAG_TDO"),
-+ MTK_FUNCTION(6, "DFD_TDO"),
-+ MTK_FUNCTION(7, "JTDO_SEL1")
-+ ),
-+ MTK_PIN(
-+ 86, "GPIO86",
-+ MTK_EINT_FUNCTION(0, 86),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO86"),
-+ MTK_FUNCTION(1, "SPI0_CSB"),
-+ MTK_FUNCTION(2, "SCP_SPI0_CS"),
-+ MTK_FUNCTION(3, "CLKM0"),
-+ MTK_FUNCTION(4, "I2S1_LRCK"),
-+ MTK_FUNCTION(5, "MFG_DFD_JTAG_TMS"),
-+ MTK_FUNCTION(6, "DFD_TMS"),
-+ MTK_FUNCTION(7, "JTMS_SEL1")
-+ ),
-+ MTK_PIN(
-+ 87, "GPIO87",
-+ MTK_EINT_FUNCTION(0, 87),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO87"),
-+ MTK_FUNCTION(1, "SPI0_MO"),
-+ MTK_FUNCTION(2, "SCP_SPI0_MO"),
-+ MTK_FUNCTION(3, "SDA1"),
-+ MTK_FUNCTION(4, "I2S1_DO"),
-+ MTK_FUNCTION(5, "MFG_DFD_JTAG_TDI"),
-+ MTK_FUNCTION(6, "DFD_TDI"),
-+ MTK_FUNCTION(7, "JTDI_SEL1")
-+ ),
-+ MTK_PIN(
-+ 88, "GPIO88",
-+ MTK_EINT_FUNCTION(0, 88),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO88"),
-+ MTK_FUNCTION(1, "SPI0_CLK"),
-+ MTK_FUNCTION(2, "SCP_SPI0_CK"),
-+ MTK_FUNCTION(3, "SCL1"),
-+ MTK_FUNCTION(4, "I2S1_MCK"),
-+ MTK_FUNCTION(5, "MFG_DFD_JTAG_TCK"),
-+ MTK_FUNCTION(6, "DFD_TCK_XI"),
-+ MTK_FUNCTION(7, "JTCK_SEL1")
-+ ),
-+ MTK_PIN(
-+ 89, "GPIO89",
-+ MTK_EINT_FUNCTION(0, 89),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO89"),
-+ MTK_FUNCTION(1, "SRCLKENAI0"),
-+ MTK_FUNCTION(2, "PWM_C"),
-+ MTK_FUNCTION(3, "I2S5_BCK"),
-+ MTK_FUNCTION(4, "ANT_SEL6"),
-+ MTK_FUNCTION(5, "SDA8"),
-+ MTK_FUNCTION(6, "CMVREF0"),
-+ MTK_FUNCTION(7, "DBG_MON_A21")
-+ ),
-+ MTK_PIN(
-+ 90, "GPIO90",
-+ MTK_EINT_FUNCTION(0, 90),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO90"),
-+ MTK_FUNCTION(1, "PWM_A"),
-+ MTK_FUNCTION(2, "CMMCLK2"),
-+ MTK_FUNCTION(3, "I2S5_LRCK"),
-+ MTK_FUNCTION(4, "SCP_VREQ_VAO"),
-+ MTK_FUNCTION(5, "SCL8"),
-+ MTK_FUNCTION(6, "PTA_RXD"),
-+ MTK_FUNCTION(7, "DBG_MON_A22")
-+ ),
-+ MTK_PIN(
-+ 91, "GPIO91",
-+ MTK_EINT_FUNCTION(0, 91),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO91"),
-+ MTK_FUNCTION(1, "KPROW1"),
-+ MTK_FUNCTION(2, "PWM_B"),
-+ MTK_FUNCTION(3, "I2S5_DO"),
-+ MTK_FUNCTION(4, "ANT_SEL7"),
-+ MTK_FUNCTION(5, "CMMCLK3"),
-+ MTK_FUNCTION(6, "PTA_TXD")
-+ ),
-+ MTK_PIN(
-+ 92, "GPIO92",
-+ MTK_EINT_FUNCTION(0, 92),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO92"),
-+ MTK_FUNCTION(1, "KPROW0")
-+ ),
-+ MTK_PIN(
-+ 93, "GPIO93",
-+ MTK_EINT_FUNCTION(0, 93),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO93"),
-+ MTK_FUNCTION(1, "KPCOL0"),
-+ MTK_FUNCTION(7, "DBG_MON_B27")
-+ ),
-+ MTK_PIN(
-+ 94, "GPIO94",
-+ MTK_EINT_FUNCTION(0, 94),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO94"),
-+ MTK_FUNCTION(1, "KPCOL1"),
-+ MTK_FUNCTION(2, "I2S2_DI2"),
-+ MTK_FUNCTION(3, "I2S5_MCK"),
-+ MTK_FUNCTION(4, "CMMCLK2"),
-+ MTK_FUNCTION(5, "SCP_SPI2_MI"),
-+ MTK_FUNCTION(6, "SRCLKENAI1"),
-+ MTK_FUNCTION(7, "SPI2_MI")
-+ ),
-+ MTK_PIN(
-+ 95, "GPIO95",
-+ MTK_EINT_FUNCTION(0, 95),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO95"),
-+ MTK_FUNCTION(1, "URXD0"),
-+ MTK_FUNCTION(2, "UTXD0"),
-+ MTK_FUNCTION(3, "MD_URXD0"),
-+ MTK_FUNCTION(4, "MD_URXD1"),
-+ MTK_FUNCTION(5, "SSPM_URXD_AO"),
-+ MTK_FUNCTION(6, "CCU_URXD_AO")
-+ ),
-+ MTK_PIN(
-+ 96, "GPIO96",
-+ MTK_EINT_FUNCTION(0, 96),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO96"),
-+ MTK_FUNCTION(1, "UTXD0"),
-+ MTK_FUNCTION(2, "URXD0"),
-+ MTK_FUNCTION(3, "MD_UTXD0"),
-+ MTK_FUNCTION(4, "MD_UTXD1"),
-+ MTK_FUNCTION(5, "SSPM_UTXD_AO"),
-+ MTK_FUNCTION(6, "CCU_UTXD_AO"),
-+ MTK_FUNCTION(7, "DBG_MON_B2")
-+ ),
-+ MTK_PIN(
-+ 97, "GPIO97",
-+ MTK_EINT_FUNCTION(0, 97),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO97"),
-+ MTK_FUNCTION(1, "UCTS0"),
-+ MTK_FUNCTION(2, "I2S2_MCK"),
-+ MTK_FUNCTION(3, "IDDIG"),
-+ MTK_FUNCTION(4, "CONN_MCU_TDO"),
-+ MTK_FUNCTION(5, "SSPM_JTAG_TDO"),
-+ MTK_FUNCTION(6, "IO_JTAG_TDO"),
-+ MTK_FUNCTION(7, "DBG_MON_B3")
-+ ),
-+ MTK_PIN(
-+ 98, "GPIO98",
-+ MTK_EINT_FUNCTION(0, 98),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO98"),
-+ MTK_FUNCTION(1, "URTS0"),
-+ MTK_FUNCTION(2, "I2S2_BCK"),
-+ MTK_FUNCTION(3, "USB_DRVVBUS"),
-+ MTK_FUNCTION(4, "CONN_MCU_TMS"),
-+ MTK_FUNCTION(5, "SSPM_JTAG_TMS"),
-+ MTK_FUNCTION(6, "IO_JTAG_TMS"),
-+ MTK_FUNCTION(7, "DBG_MON_B4")
-+ ),
-+ MTK_PIN(
-+ 99, "GPIO99",
-+ MTK_EINT_FUNCTION(0, 99),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO99"),
-+ MTK_FUNCTION(1, "CMMCLK0"),
-+ MTK_FUNCTION(4, "CONN_MCU_AICE_TMSC"),
-+ MTK_FUNCTION(7, "DBG_MON_B28")
-+ ),
-+ MTK_PIN(
-+ 100, "GPIO100",
-+ MTK_EINT_FUNCTION(0, 100),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO100"),
-+ MTK_FUNCTION(1, "CMMCLK1"),
-+ MTK_FUNCTION(2, "PWM_C"),
-+ MTK_FUNCTION(3, "MD_INT1_C2K_UIM0_HOT_PLUG"),
-+ MTK_FUNCTION(4, "CONN_MCU_AICE_TCKC"),
-+ MTK_FUNCTION(7, "DBG_MON_B29")
-+ ),
-+ MTK_PIN(
-+ 101, "GPIO101",
-+ MTK_EINT_FUNCTION(0, 101),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO101"),
-+ MTK_FUNCTION(1, "CLKM2"),
-+ MTK_FUNCTION(2, "I2S2_LRCK"),
-+ MTK_FUNCTION(3, "CMVREF1"),
-+ MTK_FUNCTION(4, "CONN_MCU_TCK"),
-+ MTK_FUNCTION(5, "SSPM_JTAG_TCK"),
-+ MTK_FUNCTION(6, "IO_JTAG_TCK")
-+ ),
-+ MTK_PIN(
-+ 102, "GPIO102",
-+ MTK_EINT_FUNCTION(0, 102),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO102"),
-+ MTK_FUNCTION(1, "CLKM1"),
-+ MTK_FUNCTION(2, "I2S2_DI"),
-+ MTK_FUNCTION(3, "DVFSRC_EXT_REQ"),
-+ MTK_FUNCTION(4, "CONN_MCU_TDI"),
-+ MTK_FUNCTION(5, "SSPM_JTAG_TDI"),
-+ MTK_FUNCTION(6, "IO_JTAG_TDI"),
-+ MTK_FUNCTION(7, "DBG_MON_B8")
-+ ),
-+ MTK_PIN(
-+ 103, "GPIO103",
-+ MTK_EINT_FUNCTION(0, 103),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO103"),
-+ MTK_FUNCTION(1, "SCL2")
-+ ),
-+ MTK_PIN(
-+ 104, "GPIO104",
-+ MTK_EINT_FUNCTION(0, 104),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO104"),
-+ MTK_FUNCTION(1, "SDA2")
-+ ),
-+ MTK_PIN(
-+ 105, "GPIO105",
-+ MTK_EINT_FUNCTION(0, 105),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO105"),
-+ MTK_FUNCTION(1, "SCL4")
-+ ),
-+ MTK_PIN(
-+ 106, "GPIO106",
-+ MTK_EINT_FUNCTION(0, 106),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO106"),
-+ MTK_FUNCTION(1, "SDA4")
-+ ),
-+ MTK_PIN(
-+ 107, "GPIO107",
-+ MTK_EINT_FUNCTION(0, 107),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO107"),
-+ MTK_FUNCTION(1, "DMIC_CLK"),
-+ MTK_FUNCTION(2, "ANT_SEL0"),
-+ MTK_FUNCTION(3, "CLKM0"),
-+ MTK_FUNCTION(4, "SDA7"),
-+ MTK_FUNCTION(5, "EXT_FRAME_SYNC"),
-+ MTK_FUNCTION(6, "PWM_A"),
-+ MTK_FUNCTION(7, "DBG_MON_B12")
-+ ),
-+ MTK_PIN(
-+ 108, "GPIO108",
-+ MTK_EINT_FUNCTION(0, 108),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO108"),
-+ MTK_FUNCTION(1, "CMMCLK2"),
-+ MTK_FUNCTION(2, "ANT_SEL1"),
-+ MTK_FUNCTION(3, "CLKM1"),
-+ MTK_FUNCTION(4, "SCL8"),
-+ MTK_FUNCTION(5, "DAP_MD32_SWD"),
-+ MTK_FUNCTION(6, "PWM_B"),
-+ MTK_FUNCTION(7, "DBG_MON_B13")
-+ ),
-+ MTK_PIN(
-+ 109, "GPIO109",
-+ MTK_EINT_FUNCTION(0, 109),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO109"),
-+ MTK_FUNCTION(1, "DMIC_DAT"),
-+ MTK_FUNCTION(2, "ANT_SEL2"),
-+ MTK_FUNCTION(3, "CLKM2"),
-+ MTK_FUNCTION(4, "SDA8"),
-+ MTK_FUNCTION(5, "DAP_MD32_SWCK"),
-+ MTK_FUNCTION(6, "PWM_C"),
-+ MTK_FUNCTION(7, "DBG_MON_B14")
-+ ),
-+ MTK_PIN(
-+ 110, "GPIO110",
-+ MTK_EINT_FUNCTION(0, 110),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO110"),
-+ MTK_FUNCTION(1, "SCL7"),
-+ MTK_FUNCTION(2, "ANT_SEL0"),
-+ MTK_FUNCTION(3, "TP_URXD1_AO"),
-+ MTK_FUNCTION(4, "USB_DRVVBUS"),
-+ MTK_FUNCTION(5, "SRCLKENAI1"),
-+ MTK_FUNCTION(6, "KPCOL2"),
-+ MTK_FUNCTION(7, "URXD1")
-+ ),
-+ MTK_PIN(
-+ 111, "GPIO111",
-+ MTK_EINT_FUNCTION(0, 111),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO111"),
-+ MTK_FUNCTION(1, "CMMCLK3"),
-+ MTK_FUNCTION(2, "ANT_SEL1"),
-+ MTK_FUNCTION(3, "SRCLKENAI0"),
-+ MTK_FUNCTION(4, "SCP_VREQ_VAO"),
-+ MTK_FUNCTION(5, "MD_INT2_C2K_UIM1_HOT_PLUG"),
-+ MTK_FUNCTION(7, "DVFSRC_EXT_REQ")
-+ ),
-+ MTK_PIN(
-+ 112, "GPIO112",
-+ MTK_EINT_FUNCTION(0, 112),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO112"),
-+ MTK_FUNCTION(1, "SDA7"),
-+ MTK_FUNCTION(2, "ANT_SEL2"),
-+ MTK_FUNCTION(3, "TP_UTXD1_AO"),
-+ MTK_FUNCTION(4, "IDDIG"),
-+ MTK_FUNCTION(5, "AGPS_SYNC"),
-+ MTK_FUNCTION(6, "KPROW2"),
-+ MTK_FUNCTION(7, "UTXD1")
-+ ),
-+ MTK_PIN(
-+ 113, "GPIO113",
-+ MTK_EINT_FUNCTION(0, 113),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO113"),
-+ MTK_FUNCTION(1, "CONN_TOP_CLK"),
-+ MTK_FUNCTION(3, "SCL6"),
-+ MTK_FUNCTION(4, "AUXIF_CLK0"),
-+ MTK_FUNCTION(6, "TP_UCTS1_AO")
-+ ),
-+ MTK_PIN(
-+ 114, "GPIO114",
-+ MTK_EINT_FUNCTION(0, 114),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO114"),
-+ MTK_FUNCTION(1, "CONN_TOP_DATA"),
-+ MTK_FUNCTION(3, "SDA6"),
-+ MTK_FUNCTION(4, "AUXIF_ST0"),
-+ MTK_FUNCTION(6, "TP_URTS1_AO")
-+ ),
-+ MTK_PIN(
-+ 115, "GPIO115",
-+ MTK_EINT_FUNCTION(0, 115),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO115"),
-+ MTK_FUNCTION(1, "CONN_BT_CLK"),
-+ MTK_FUNCTION(2, "UTXD1"),
-+ MTK_FUNCTION(3, "PTA_TXD"),
-+ MTK_FUNCTION(4, "AUXIF_CLK1"),
-+ MTK_FUNCTION(5, "DAP_MD32_SWD"),
-+ MTK_FUNCTION(6, "TP_UTXD1_AO")
-+ ),
-+ MTK_PIN(
-+ 116, "GPIO116",
-+ MTK_EINT_FUNCTION(0, 116),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO116"),
-+ MTK_FUNCTION(1, "CONN_BT_DATA"),
-+ MTK_FUNCTION(2, "IPU_JTAG_TRST"),
-+ MTK_FUNCTION(4, "AUXIF_ST1"),
-+ MTK_FUNCTION(5, "DAP_MD32_SWCK"),
-+ MTK_FUNCTION(6, "TP_URXD2_AO"),
-+ MTK_FUNCTION(7, "DBG_MON_A0")
-+ ),
-+ MTK_PIN(
-+ 117, "GPIO117",
-+ MTK_EINT_FUNCTION(0, 117),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO117"),
-+ MTK_FUNCTION(1, "CONN_WF_HB0"),
-+ MTK_FUNCTION(2, "IPU_JTAG_TDO"),
-+ MTK_FUNCTION(6, "TP_UTXD2_AO"),
-+ MTK_FUNCTION(7, "DBG_MON_A4")
-+ ),
-+ MTK_PIN(
-+ 118, "GPIO118",
-+ MTK_EINT_FUNCTION(0, 118),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO118"),
-+ MTK_FUNCTION(1, "CONN_WF_HB1"),
-+ MTK_FUNCTION(2, "IPU_JTAG_TDI"),
-+ MTK_FUNCTION(5, "SSPM_URXD_AO"),
-+ MTK_FUNCTION(6, "TP_UCTS2_AO"),
-+ MTK_FUNCTION(7, "DBG_MON_A5")
-+ ),
-+ MTK_PIN(
-+ 119, "GPIO119",
-+ MTK_EINT_FUNCTION(0, 119),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO119"),
-+ MTK_FUNCTION(1, "CONN_WF_HB2"),
-+ MTK_FUNCTION(2, "IPU_JTAG_TCK"),
-+ MTK_FUNCTION(5, "SSPM_UTXD_AO"),
-+ MTK_FUNCTION(6, "TP_URTS2_AO")
-+ ),
-+ MTK_PIN(
-+ 120, "GPIO120",
-+ MTK_EINT_FUNCTION(0, 120),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO120"),
-+ MTK_FUNCTION(1, "CONN_WB_PTA"),
-+ MTK_FUNCTION(2, "IPU_JTAG_TMS"),
-+ MTK_FUNCTION(5, "CCU_URXD_AO")
-+ ),
-+ MTK_PIN(
-+ 121, "GPIO121",
-+ MTK_EINT_FUNCTION(0, 121),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO121"),
-+ MTK_FUNCTION(1, "CONN_HRST_B"),
-+ MTK_FUNCTION(2, "URXD1"),
-+ MTK_FUNCTION(3, "PTA_RXD"),
-+ MTK_FUNCTION(5, "CCU_UTXD_AO"),
-+ MTK_FUNCTION(6, "TP_URXD1_AO")
-+ ),
-+ MTK_PIN(
-+ 122, "GPIO122",
-+ MTK_EINT_FUNCTION(0, 122),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO122"),
-+ MTK_FUNCTION(1, "MSDC0_CMD"),
-+ MTK_FUNCTION(2, "SSPM_URXD2_AO"),
-+ MTK_FUNCTION(3, "ANT_SEL1"),
-+ MTK_FUNCTION(7, "DBG_MON_A12")
-+ ),
-+ MTK_PIN(
-+ 123, "GPIO123",
-+ MTK_EINT_FUNCTION(0, 123),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO123"),
-+ MTK_FUNCTION(1, "MSDC0_DAT0"),
-+ MTK_FUNCTION(3, "ANT_SEL0"),
-+ MTK_FUNCTION(7, "DBG_MON_A13")
-+ ),
-+ MTK_PIN(
-+ 124, "GPIO124",
-+ MTK_EINT_FUNCTION(0, 124),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO124"),
-+ MTK_FUNCTION(1, "MSDC0_CLK"),
-+ MTK_FUNCTION(7, "DBG_MON_A14")
-+ ),
-+ MTK_PIN(
-+ 125, "GPIO125",
-+ MTK_EINT_FUNCTION(0, 125),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO125"),
-+ MTK_FUNCTION(1, "MSDC0_DAT2"),
-+ MTK_FUNCTION(3, "MRG_CLK"),
-+ MTK_FUNCTION(7, "DBG_MON_A15")
-+ ),
-+ MTK_PIN(
-+ 126, "GPIO126",
-+ MTK_EINT_FUNCTION(0, 126),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO126"),
-+ MTK_FUNCTION(1, "MSDC0_DAT4"),
-+ MTK_FUNCTION(3, "ANT_SEL5"),
-+ MTK_FUNCTION(6, "UFS_MPHY_SCL"),
-+ MTK_FUNCTION(7, "DBG_MON_A16")
-+ ),
-+ MTK_PIN(
-+ 127, "GPIO127",
-+ MTK_EINT_FUNCTION(0, 127),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO127"),
-+ MTK_FUNCTION(1, "MSDC0_DAT6"),
-+ MTK_FUNCTION(3, "ANT_SEL4"),
-+ MTK_FUNCTION(6, "UFS_MPHY_SDA"),
-+ MTK_FUNCTION(7, "DBG_MON_A17")
-+ ),
-+ MTK_PIN(
-+ 128, "GPIO128",
-+ MTK_EINT_FUNCTION(0, 128),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO128"),
-+ MTK_FUNCTION(1, "MSDC0_DAT1"),
-+ MTK_FUNCTION(3, "ANT_SEL2"),
-+ MTK_FUNCTION(6, "UFS_UNIPRO_SDA"),
-+ MTK_FUNCTION(7, "DBG_MON_A18")
-+ ),
-+ MTK_PIN(
-+ 129, "GPIO129",
-+ MTK_EINT_FUNCTION(0, 129),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO129"),
-+ MTK_FUNCTION(1, "MSDC0_DAT5"),
-+ MTK_FUNCTION(3, "ANT_SEL3"),
-+ MTK_FUNCTION(6, "UFS_UNIPRO_SCL"),
-+ MTK_FUNCTION(7, "DBG_MON_A23")
-+ ),
-+ MTK_PIN(
-+ 130, "GPIO130",
-+ MTK_EINT_FUNCTION(0, 130),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO130"),
-+ MTK_FUNCTION(1, "MSDC0_DAT7"),
-+ MTK_FUNCTION(3, "MRG_DO"),
-+ MTK_FUNCTION(7, "DBG_MON_A24")
-+ ),
-+ MTK_PIN(
-+ 131, "GPIO131",
-+ MTK_EINT_FUNCTION(0, 131),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO131"),
-+ MTK_FUNCTION(1, "MSDC0_DSL"),
-+ MTK_FUNCTION(3, "MRG_SYNC"),
-+ MTK_FUNCTION(7, "DBG_MON_A25")
-+ ),
-+ MTK_PIN(
-+ 132, "GPIO132",
-+ MTK_EINT_FUNCTION(0, 132),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO132"),
-+ MTK_FUNCTION(1, "MSDC0_DAT3"),
-+ MTK_FUNCTION(3, "MRG_DI"),
-+ MTK_FUNCTION(7, "DBG_MON_A26")
-+ ),
-+ MTK_PIN(
-+ 133, "GPIO133",
-+ MTK_EINT_FUNCTION(0, 133),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO133"),
-+ MTK_FUNCTION(1, "MSDC0_RSTB"),
-+ MTK_FUNCTION(3, "AGPS_SYNC"),
-+ MTK_FUNCTION(7, "DBG_MON_A27")
-+ ),
-+ MTK_PIN(
-+ 134, "GPIO134",
-+ MTK_EINT_FUNCTION(0, 134),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO134"),
-+ MTK_FUNCTION(1, "RTC32K_CK")
-+ ),
-+ MTK_PIN(
-+ 135, "GPIO135",
-+ MTK_EINT_FUNCTION(0, 135),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO135"),
-+ MTK_FUNCTION(1, "WATCHDOG")
-+ ),
-+ MTK_PIN(
-+ 136, "GPIO136",
-+ MTK_EINT_FUNCTION(0, 136),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO136"),
-+ MTK_FUNCTION(1, "AUD_CLK_MOSI"),
-+ MTK_FUNCTION(2, "AUD_CLK_MISO"),
-+ MTK_FUNCTION(3, "I2S1_MCK"),
-+ MTK_FUNCTION(6, "UFS_UNIPRO_SCL")
-+ ),
-+ MTK_PIN(
-+ 137, "GPIO137",
-+ MTK_EINT_FUNCTION(0, 137),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO137"),
-+ MTK_FUNCTION(1, "AUD_SYNC_MOSI"),
-+ MTK_FUNCTION(2, "AUD_SYNC_MISO"),
-+ MTK_FUNCTION(3, "I2S1_BCK")
-+ ),
-+ MTK_PIN(
-+ 138, "GPIO138",
-+ MTK_EINT_FUNCTION(0, 138),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO138"),
-+ MTK_FUNCTION(1, "AUD_DAT_MOSI0"),
-+ MTK_FUNCTION(2, "AUD_DAT_MISO0"),
-+ MTK_FUNCTION(3, "I2S1_LRCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B24")
-+ ),
-+ MTK_PIN(
-+ 139, "GPIO139",
-+ MTK_EINT_FUNCTION(0, 139),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO139"),
-+ MTK_FUNCTION(1, "AUD_DAT_MOSI1"),
-+ MTK_FUNCTION(2, "AUD_DAT_MISO1"),
-+ MTK_FUNCTION(3, "I2S1_DO"),
-+ MTK_FUNCTION(6, "UFS_MPHY_SDA")
-+ ),
-+ MTK_PIN(
-+ 140, "GPIO140",
-+ MTK_EINT_FUNCTION(0, 140),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO140"),
-+ MTK_FUNCTION(1, "AUD_CLK_MISO"),
-+ MTK_FUNCTION(2, "AUD_CLK_MOSI"),
-+ MTK_FUNCTION(3, "I2S0_MCK"),
-+ MTK_FUNCTION(6, "UFS_UNIPRO_SDA")
-+ ),
-+ MTK_PIN(
-+ 141, "GPIO141",
-+ MTK_EINT_FUNCTION(0, 141),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO141"),
-+ MTK_FUNCTION(1, "AUD_SYNC_MISO"),
-+ MTK_FUNCTION(2, "AUD_SYNC_MOSI"),
-+ MTK_FUNCTION(3, "I2S0_BCK")
-+ ),
-+ MTK_PIN(
-+ 142, "GPIO142",
-+ MTK_EINT_FUNCTION(0, 142),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO142"),
-+ MTK_FUNCTION(1, "AUD_DAT_MISO0"),
-+ MTK_FUNCTION(2, "AUD_DAT_MOSI0"),
-+ MTK_FUNCTION(3, "I2S0_LRCK"),
-+ MTK_FUNCTION(4, "VOW_DAT_MISO"),
-+ MTK_FUNCTION(7, "DBG_MON_B25")
-+ ),
-+ MTK_PIN(
-+ 143, "GPIO143",
-+ MTK_EINT_FUNCTION(0, 143),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO143"),
-+ MTK_FUNCTION(1, "AUD_DAT_MISO1"),
-+ MTK_FUNCTION(2, "AUD_DAT_MOSI1"),
-+ MTK_FUNCTION(3, "I2S0_DI"),
-+ MTK_FUNCTION(4, "VOW_CLK_MISO"),
-+ MTK_FUNCTION(6, "UFS_MPHY_SCL"),
-+ MTK_FUNCTION(7, "DBG_MON_B26")
-+ ),
-+ MTK_PIN(
-+ 144, "GPIO144",
-+ MTK_EINT_FUNCTION(0, 144),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO144"),
-+ MTK_FUNCTION(1, "PWRAP_SPI0_MI"),
-+ MTK_FUNCTION(2, "PWRAP_SPI0_MO")
-+ ),
-+ MTK_PIN(
-+ 145, "GPIO145",
-+ MTK_EINT_FUNCTION(0, 145),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO145"),
-+ MTK_FUNCTION(1, "PWRAP_SPI0_CSN")
-+ ),
-+ MTK_PIN(
-+ 146, "GPIO146",
-+ MTK_EINT_FUNCTION(0, 146),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO146"),
-+ MTK_FUNCTION(1, "PWRAP_SPI0_MO"),
-+ MTK_FUNCTION(2, "PWRAP_SPI0_MI")
-+ ),
-+ MTK_PIN(
-+ 147, "GPIO147",
-+ MTK_EINT_FUNCTION(0, 147),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO147"),
-+ MTK_FUNCTION(1, "PWRAP_SPI0_CK")
-+ ),
-+ MTK_PIN(
-+ 148, "GPIO148",
-+ MTK_EINT_FUNCTION(0, 148),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO148"),
-+ MTK_FUNCTION(1, "SRCLKENA0")
-+ ),
-+ MTK_PIN(
-+ 149, "GPIO149",
-+ MTK_EINT_FUNCTION(0, 149),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO149"),
-+ MTK_FUNCTION(1, "SRCLKENA1")
-+ ),
-+ MTK_PIN(
-+ 150, "GPIO150",
-+ MTK_EINT_FUNCTION(0, 150),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO150"),
-+ MTK_FUNCTION(1, "PWM_A"),
-+ MTK_FUNCTION(2, "CMFLASH"),
-+ MTK_FUNCTION(3, "CLKM0"),
-+ MTK_FUNCTION(7, "DBG_MON_B30")
-+ ),
-+ MTK_PIN(
-+ 151, "GPIO151",
-+ MTK_EINT_FUNCTION(0, 151),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO151"),
-+ MTK_FUNCTION(1, "PWM_B"),
-+ MTK_FUNCTION(2, "CMVREF0"),
-+ MTK_FUNCTION(3, "CLKM1"),
-+ MTK_FUNCTION(7, "DBG_MON_B20")
-+ ),
-+ MTK_PIN(
-+ 152, "GPIO152",
-+ MTK_EINT_FUNCTION(0, 152),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO152"),
-+ MTK_FUNCTION(1, "PWM_C"),
-+ MTK_FUNCTION(2, "CMFLASH"),
-+ MTK_FUNCTION(3, "CLKM2"),
-+ MTK_FUNCTION(7, "DBG_MON_B21")
-+ ),
-+ MTK_PIN(
-+ 153, "GPIO153",
-+ MTK_EINT_FUNCTION(0, 153),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO153"),
-+ MTK_FUNCTION(1, "PWM_A"),
-+ MTK_FUNCTION(2, "CMVREF0"),
-+ MTK_FUNCTION(3, "CLKM3"),
-+ MTK_FUNCTION(7, "DBG_MON_B22")
-+ ),
-+ MTK_PIN(
-+ 154, "GPIO154",
-+ MTK_EINT_FUNCTION(0, 154),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO154"),
-+ MTK_FUNCTION(1, "SCP_VREQ_VAO"),
-+ MTK_FUNCTION(2, "DVFSRC_EXT_REQ"),
-+ MTK_FUNCTION(7, "DBG_MON_B18")
-+ ),
-+ MTK_PIN(
-+ 155, "GPIO155",
-+ MTK_EINT_FUNCTION(0, 155),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO155"),
-+ MTK_FUNCTION(1, "ANT_SEL0"),
-+ MTK_FUNCTION(2, "DVFSRC_EXT_REQ"),
-+ MTK_FUNCTION(3, "CMVREF1"),
-+ MTK_FUNCTION(7, "SCP_JTAG_TDI")
-+ ),
-+ MTK_PIN(
-+ 156, "GPIO156",
-+ MTK_EINT_FUNCTION(0, 156),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO156"),
-+ MTK_FUNCTION(1, "ANT_SEL1"),
-+ MTK_FUNCTION(2, "SRCLKENAI0"),
-+ MTK_FUNCTION(3, "SCL6"),
-+ MTK_FUNCTION(4, "KPCOL2"),
-+ MTK_FUNCTION(5, "IDDIG"),
-+ MTK_FUNCTION(7, "SCP_JTAG_TCK")
-+ ),
-+ MTK_PIN(
-+ 157, "GPIO157",
-+ MTK_EINT_FUNCTION(0, 157),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO157"),
-+ MTK_FUNCTION(1, "ANT_SEL2"),
-+ MTK_FUNCTION(2, "SRCLKENAI1"),
-+ MTK_FUNCTION(3, "SDA6"),
-+ MTK_FUNCTION(4, "KPROW2"),
-+ MTK_FUNCTION(5, "USB_DRVVBUS"),
-+ MTK_FUNCTION(7, "SCP_JTAG_TRSTN")
-+ ),
-+ MTK_PIN(
-+ 158, "GPIO158",
-+ MTK_EINT_FUNCTION(0, 158),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO158"),
-+ MTK_FUNCTION(1, "ANT_SEL3")
-+ ),
-+ MTK_PIN(
-+ 159, "GPIO159",
-+ MTK_EINT_FUNCTION(0, 159),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO159"),
-+ MTK_FUNCTION(1, "ANT_SEL4")
-+ ),
-+ MTK_PIN(
-+ 160, "GPIO160",
-+ MTK_EINT_FUNCTION(0, 160),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO160"),
-+ MTK_FUNCTION(1, "ANT_SEL5")
-+ ),
-+ MTK_PIN(
-+ 161, "GPIO161",
-+ MTK_EINT_FUNCTION(0, 161),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO161"),
-+ MTK_FUNCTION(1, "SPI1_A_MI"),
-+ MTK_FUNCTION(2, "SCP_SPI1_MI"),
-+ MTK_FUNCTION(3, "IDDIG"),
-+ MTK_FUNCTION(4, "ANT_SEL6"),
-+ MTK_FUNCTION(5, "KPCOL2"),
-+ MTK_FUNCTION(6, "PTA_RXD"),
-+ MTK_FUNCTION(7, "DBG_MON_B19")
-+ ),
-+ MTK_PIN(
-+ 162, "GPIO162",
-+ MTK_EINT_FUNCTION(0, 162),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO162"),
-+ MTK_FUNCTION(1, "SPI1_A_CSB"),
-+ MTK_FUNCTION(2, "SCP_SPI1_CS"),
-+ MTK_FUNCTION(3, "USB_DRVVBUS"),
-+ MTK_FUNCTION(4, "ANT_SEL5"),
-+ MTK_FUNCTION(5, "KPROW2"),
-+ MTK_FUNCTION(6, "PTA_TXD")
-+ ),
-+ MTK_PIN(
-+ 163, "GPIO163",
-+ MTK_EINT_FUNCTION(0, 163),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO163"),
-+ MTK_FUNCTION(1, "SPI1_A_MO"),
-+ MTK_FUNCTION(2, "SCP_SPI1_MO"),
-+ MTK_FUNCTION(3, "SDA1"),
-+ MTK_FUNCTION(4, "ANT_SEL4"),
-+ MTK_FUNCTION(5, "CMMCLK2"),
-+ MTK_FUNCTION(6, "DMIC_CLK")
-+ ),
-+ MTK_PIN(
-+ 164, "GPIO164",
-+ MTK_EINT_FUNCTION(0, 164),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO164"),
-+ MTK_FUNCTION(1, "SPI1_A_CLK"),
-+ MTK_FUNCTION(2, "SCP_SPI1_CK"),
-+ MTK_FUNCTION(3, "SCL1"),
-+ MTK_FUNCTION(4, "ANT_SEL3"),
-+ MTK_FUNCTION(5, "CMMCLK3"),
-+ MTK_FUNCTION(6, "DMIC_DAT")
-+ ),
-+ MTK_PIN(
-+ 165, "GPIO165",
-+ MTK_EINT_FUNCTION(0, 165),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO165"),
-+ MTK_FUNCTION(1, "PWM_B"),
-+ MTK_FUNCTION(2, "CMMCLK2"),
-+ MTK_FUNCTION(3, "SCP_VREQ_VAO"),
-+ MTK_FUNCTION(6, "TDM_MCK_2ND"),
-+ MTK_FUNCTION(7, "SCP_JTAG_TDO")
-+ ),
-+ MTK_PIN(
-+ 166, "GPIO166",
-+ MTK_EINT_FUNCTION(0, 166),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO166"),
-+ MTK_FUNCTION(1, "ANT_SEL6")
-+ ),
-+ MTK_PIN(
-+ 167, "GPIO167",
-+ MTK_EINT_FUNCTION(0, 167),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO167"),
-+ MTK_FUNCTION(1, "RFIC0_BSI_EN"),
-+ MTK_FUNCTION(2, "SPM_BSI_EN")
-+ ),
-+ MTK_PIN(
-+ 168, "GPIO168",
-+ MTK_EINT_FUNCTION(0, 168),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO168"),
-+ MTK_FUNCTION(1, "RFIC0_BSI_CK"),
-+ MTK_FUNCTION(2, "SPM_BSI_CK")
-+ ),
-+ MTK_PIN(
-+ 169, "GPIO169",
-+ MTK_EINT_FUNCTION(0, 169),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO169"),
-+ MTK_FUNCTION(1, "PWM_C"),
-+ MTK_FUNCTION(2, "CMMCLK3"),
-+ MTK_FUNCTION(3, "CMVREF1"),
-+ MTK_FUNCTION(4, "ANT_SEL7"),
-+ MTK_FUNCTION(5, "AGPS_SYNC"),
-+ MTK_FUNCTION(6, "TDM_BCK_2ND"),
-+ MTK_FUNCTION(7, "SCP_JTAG_TMS")
-+ ),
-+ MTK_PIN(
-+ 170, "GPIO170",
-+ MTK_EINT_FUNCTION(0, 170),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO170"),
-+ MTK_FUNCTION(1, "I2S1_BCK"),
-+ MTK_FUNCTION(2, "I2S3_BCK"),
-+ MTK_FUNCTION(3, "SCL7"),
-+ MTK_FUNCTION(4, "I2S5_BCK"),
-+ MTK_FUNCTION(5, "EXT_FRAME_SYNC"),
-+ MTK_FUNCTION(6, "TDM_LRCK_2ND"),
-+ MTK_FUNCTION(7, "ANT_SEL3")
-+ ),
-+ MTK_PIN(
-+ 171, "GPIO171",
-+ MTK_EINT_FUNCTION(0, 184),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO171"),
-+ MTK_FUNCTION(1, "I2S1_LRCK"),
-+ MTK_FUNCTION(2, "I2S3_LRCK"),
-+ MTK_FUNCTION(3, "SDA7"),
-+ MTK_FUNCTION(4, "I2S5_LRCK"),
-+ MTK_FUNCTION(5, "URXD1"),
-+ MTK_FUNCTION(6, "TDM_DATA0_2ND"),
-+ MTK_FUNCTION(7, "ANT_SEL4")
-+ ),
-+ MTK_PIN(
-+ 172, "GPIO172",
-+ MTK_EINT_FUNCTION(0, 185),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO172"),
-+ MTK_FUNCTION(1, "I2S1_DO"),
-+ MTK_FUNCTION(2, "I2S3_DO"),
-+ MTK_FUNCTION(3, "SCL8"),
-+ MTK_FUNCTION(4, "I2S5_DO"),
-+ MTK_FUNCTION(5, "UTXD1"),
-+ MTK_FUNCTION(6, "TDM_DATA1_2ND"),
-+ MTK_FUNCTION(7, "ANT_SEL5")
-+ ),
-+ MTK_PIN(
-+ 173, "GPIO173",
-+ MTK_EINT_FUNCTION(0, 186),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO173"),
-+ MTK_FUNCTION(1, "I2S1_MCK"),
-+ MTK_FUNCTION(2, "I2S3_MCK"),
-+ MTK_FUNCTION(3, "SDA8"),
-+ MTK_FUNCTION(4, "I2S5_MCK"),
-+ MTK_FUNCTION(5, "UCTS0"),
-+ MTK_FUNCTION(6, "TDM_DATA2_2ND"),
-+ MTK_FUNCTION(7, "ANT_SEL6")
-+ ),
-+ MTK_PIN(
-+ 174, "GPIO174",
-+ MTK_EINT_FUNCTION(0, 187),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO174"),
-+ MTK_FUNCTION(1, "I2S2_DI"),
-+ MTK_FUNCTION(2, "I2S0_DI"),
-+ MTK_FUNCTION(3, "DVFSRC_EXT_REQ"),
-+ MTK_FUNCTION(4, "I2S2_DI2"),
-+ MTK_FUNCTION(5, "URTS0"),
-+ MTK_FUNCTION(6, "TDM_DATA3_2ND"),
-+ MTK_FUNCTION(7, "ANT_SEL7")
-+ ),
-+ MTK_PIN(
-+ 175, "GPIO175",
-+ MTK_EINT_FUNCTION(0, 188),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO175"),
-+ MTK_FUNCTION(1, "ANT_SEL7")
-+ ),
-+ MTK_PIN(
-+ 176, "GPIO176",
-+ MTK_EINT_FUNCTION(0, 189),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO176")
-+ ),
-+ MTK_PIN(
-+ 177, "GPIO177",
-+ MTK_EINT_FUNCTION(0, 190),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO177")
-+ ),
-+ MTK_PIN(
-+ 178, "GPIO178",
-+ MTK_EINT_FUNCTION(0, 191),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO178")
-+ ),
-+ MTK_PIN(
-+ 179, "GPIO179",
-+ MTK_EINT_FUNCTION(0, 192),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO179")
-+ ),
-+ MTK_PIN(
-+ 180, "GPIO180",
-+ MTK_EINT_FUNCTION(0, 171),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO180")
-+ ),
-+ MTK_PIN(
-+ 181, "GPIO181",
-+ MTK_EINT_FUNCTION(0, 172),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO181")
-+ ),
-+ MTK_PIN(
-+ 182, "GPIO182",
-+ MTK_EINT_FUNCTION(0, 173),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO182")
-+ ),
-+ MTK_PIN(
-+ 183, "GPIO183",
-+ MTK_EINT_FUNCTION(0, 174),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO183")
-+ ),
-+ MTK_PIN(
-+ 184, "GPIO184",
-+ MTK_EINT_FUNCTION(0, 175),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO184")
-+ ),
-+ MTK_PIN(
-+ 185, "GPIO185",
-+ MTK_EINT_FUNCTION(0, 177),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO185")
-+ ),
-+ MTK_PIN(
-+ 186, "GPIO186",
-+ MTK_EINT_FUNCTION(0, 178),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO186")
-+ ),
-+ MTK_PIN(
-+ 187, "GPIO187",
-+ MTK_EINT_FUNCTION(0, 179),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO187")
-+ ),
-+ MTK_PIN(
-+ 188, "GPIO188",
-+ MTK_EINT_FUNCTION(0, 180),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO188")
-+ ),
-+ MTK_PIN(
-+ 189, "GPIO189",
-+ MTK_EINT_FUNCTION(0, 181),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO189")
-+ ),
-+ MTK_PIN(
-+ 190, "GPIO190",
-+ MTK_EINT_FUNCTION(0, 182),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO190")
-+ ),
-+ MTK_PIN(
-+ 191, "GPIO191",
-+ MTK_EINT_FUNCTION(0, 183),
-+ DRV_GRP4,
-+ MTK_FUNCTION(0, "GPIO191")
-+ ),
-+};
-+
-+#endif /* __PINCTRL_MTK_MT8183_H */
---- /dev/null
-+++ b/drivers/pinctrl/mediatek/pinctrl-mtk-mt8516.h
-@@ -0,0 +1,1182 @@
-+/* SPDX-License-Identifier: GPL-2.0 */
-+/*
-+ * Copyright (C) 2019 MediaTek Inc.
-+ */
-+#ifndef __PINCTRL_MTK_MT8516_H
-+#define __PINCTRL_MTK_MT8516_H
-+
-+#include <linux/pinctrl/pinctrl.h>
-+#include "pinctrl-mtk-common.h"
-+
-+static const struct mtk_desc_pin mtk_pins_mt8516[] = {
-+ MTK_PIN(
-+ PINCTRL_PIN(0, "EINT0"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 0),
-+ MTK_FUNCTION(0, "GPIO0"),
-+ MTK_FUNCTION(1, "PWM_B"),
-+ MTK_FUNCTION(3, "I2S2_BCK"),
-+ MTK_FUNCTION(4, "EXT_TXD0"),
-+ MTK_FUNCTION(6, "SQICS"),
-+ MTK_FUNCTION(7, "DBG_MON_A[6]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(1, "EINT1"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 1),
-+ MTK_FUNCTION(0, "GPIO1"),
-+ MTK_FUNCTION(1, "PWM_C"),
-+ MTK_FUNCTION(3, "I2S2_DI"),
-+ MTK_FUNCTION(4, "EXT_TXD1"),
-+ MTK_FUNCTION(5, "CONN_MCU_TDO"),
-+ MTK_FUNCTION(6, "SQISO"),
-+ MTK_FUNCTION(7, "DBG_MON_A[7]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(2, "EINT2"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 2),
-+ MTK_FUNCTION(0, "GPIO2"),
-+ MTK_FUNCTION(1, "CLKM0"),
-+ MTK_FUNCTION(3, "I2S2_LRCK"),
-+ MTK_FUNCTION(4, "EXT_TXD2"),
-+ MTK_FUNCTION(5, "CONN_MCU_DBGACK_N"),
-+ MTK_FUNCTION(6, "SQISI"),
-+ MTK_FUNCTION(7, "DBG_MON_A[8]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(3, "EINT3"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 3),
-+ MTK_FUNCTION(0, "GPIO3"),
-+ MTK_FUNCTION(1, "CLKM1"),
-+ MTK_FUNCTION(3, "SPI_MI"),
-+ MTK_FUNCTION(4, "EXT_TXD3"),
-+ MTK_FUNCTION(5, "CONN_MCU_DBGI_N"),
-+ MTK_FUNCTION(6, "SQIWP"),
-+ MTK_FUNCTION(7, "DBG_MON_A[9]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(4, "EINT4"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 4),
-+ MTK_FUNCTION(0, "GPIO4"),
-+ MTK_FUNCTION(1, "CLKM2"),
-+ MTK_FUNCTION(3, "SPI_MO"),
-+ MTK_FUNCTION(4, "EXT_TXC"),
-+ MTK_FUNCTION(5, "CONN_MCU_TCK"),
-+ MTK_FUNCTION(6, "CONN_MCU_AICE_JCKC"),
-+ MTK_FUNCTION(7, "DBG_MON_A[10]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(5, "EINT5"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 5),
-+ MTK_FUNCTION(0, "GPIO5"),
-+ MTK_FUNCTION(1, "UCTS2"),
-+ MTK_FUNCTION(3, "SPI_CSB"),
-+ MTK_FUNCTION(4, "EXT_RXER"),
-+ MTK_FUNCTION(5, "CONN_MCU_TDI"),
-+ MTK_FUNCTION(6, "CONN_TEST_CK"),
-+ MTK_FUNCTION(7, "DBG_MON_A[11]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(6, "EINT6"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 6),
-+ MTK_FUNCTION(0, "GPIO6"),
-+ MTK_FUNCTION(1, "URTS2"),
-+ MTK_FUNCTION(3, "SPI_CLK"),
-+ MTK_FUNCTION(4, "EXT_RXC"),
-+ MTK_FUNCTION(5, "CONN_MCU_TRST_B"),
-+ MTK_FUNCTION(7, "DBG_MON_A[12]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(7, "EINT7"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 7),
-+ MTK_FUNCTION(0, "GPIO7"),
-+ MTK_FUNCTION(1, "SQIRST"),
-+ MTK_FUNCTION(3, "SDA1_0"),
-+ MTK_FUNCTION(4, "EXT_RXDV"),
-+ MTK_FUNCTION(5, "CONN_MCU_TMS"),
-+ MTK_FUNCTION(6, "CONN_MCU_AICE_JMSC"),
-+ MTK_FUNCTION(7, "DBG_MON_A[13]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(8, "EINT8"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 8),
-+ MTK_FUNCTION(0, "GPIO8"),
-+ MTK_FUNCTION(1, "SQICK"),
-+ MTK_FUNCTION(2, "CLKM3"),
-+ MTK_FUNCTION(3, "SCL1_0"),
-+ MTK_FUNCTION(4, "EXT_RXD0"),
-+ MTK_FUNCTION(5, "ANT_SEL0"),
-+ MTK_FUNCTION(7, "DBG_MON_A[14]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(9, "EINT9"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 9),
-+ MTK_FUNCTION(0, "GPIO9"),
-+ MTK_FUNCTION(1, "CLKM4"),
-+ MTK_FUNCTION(2, "SDA2_0"),
-+ MTK_FUNCTION(3, "EXT_FRAME_SYNC"),
-+ MTK_FUNCTION(4, "EXT_RXD1"),
-+ MTK_FUNCTION(5, "ANT_SEL1"),
-+ MTK_FUNCTION(7, "DBG_MON_A[15]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(10, "EINT10"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 10),
-+ MTK_FUNCTION(0, "GPIO10"),
-+ MTK_FUNCTION(1, "CLKM5"),
-+ MTK_FUNCTION(2, "SCL2_0"),
-+ MTK_FUNCTION(3, "EXT_FRAME_SYNC"),
-+ MTK_FUNCTION(4, "EXT_RXD2"),
-+ MTK_FUNCTION(5, "ANT_SEL2"),
-+ MTK_FUNCTION(7, "DBG_MON_A[16]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(11, "EINT11"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 11),
-+ MTK_FUNCTION(0, "GPIO11"),
-+ MTK_FUNCTION(1, "CLKM4"),
-+ MTK_FUNCTION(2, "PWM_C"),
-+ MTK_FUNCTION(3, "CONN_TEST_CK"),
-+ MTK_FUNCTION(4, "ANT_SEL3"),
-+ MTK_FUNCTION(6, "EXT_RXD3"),
-+ MTK_FUNCTION(7, "DBG_MON_A[17]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(12, "EINT12"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 12),
-+ MTK_FUNCTION(0, "GPIO12"),
-+ MTK_FUNCTION(1, "CLKM5"),
-+ MTK_FUNCTION(2, "PWM_A"),
-+ MTK_FUNCTION(3, "SPDIF_OUT"),
-+ MTK_FUNCTION(4, "ANT_SEL4"),
-+ MTK_FUNCTION(6, "EXT_TXEN"),
-+ MTK_FUNCTION(7, "DBG_MON_A[18]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(13, "EINT13"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 13),
-+ MTK_FUNCTION(0, "GPIO13"),
-+ MTK_FUNCTION(3, "TSF_IN"),
-+ MTK_FUNCTION(4, "ANT_SEL5"),
-+ MTK_FUNCTION(6, "SPDIF_IN"),
-+ MTK_FUNCTION(7, "DBG_MON_A[19]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(14, "EINT14"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 14),
-+ MTK_FUNCTION(0, "GPIO14"),
-+ MTK_FUNCTION(2, "I2S_8CH_DO1"),
-+ MTK_FUNCTION(3, "TDM_RX_MCK"),
-+ MTK_FUNCTION(4, "ANT_SEL1"),
-+ MTK_FUNCTION(5, "CONN_MCU_DBGACK_N"),
-+ MTK_FUNCTION(6, "NCLE"),
-+ MTK_FUNCTION(7, "DBG_MON_B[8]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(15, "EINT15"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 15),
-+ MTK_FUNCTION(0, "GPIO15"),
-+ MTK_FUNCTION(2, "I2S_8CH_LRCK"),
-+ MTK_FUNCTION(3, "TDM_RX_BCK"),
-+ MTK_FUNCTION(4, "ANT_SEL2"),
-+ MTK_FUNCTION(5, "CONN_MCU_DBGI_N"),
-+ MTK_FUNCTION(6, "NCEB1"),
-+ MTK_FUNCTION(7, "DBG_MON_B[9]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(16, "EINT16"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 16),
-+ MTK_FUNCTION(0, "GPIO16"),
-+ MTK_FUNCTION(2, "I2S_8CH_BCK"),
-+ MTK_FUNCTION(3, "TDM_RX_LRCK"),
-+ MTK_FUNCTION(4, "ANT_SEL3"),
-+ MTK_FUNCTION(5, "CONN_MCU_TRST_B"),
-+ MTK_FUNCTION(6, "NCEB0"),
-+ MTK_FUNCTION(7, "DBG_MON_B[10]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(17, "EINT17"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 17),
-+ MTK_FUNCTION(0, "GPIO17"),
-+ MTK_FUNCTION(2, "I2S_8CH_MCK"),
-+ MTK_FUNCTION(3, "TDM_RX_DI"),
-+ MTK_FUNCTION(4, "IDDIG"),
-+ MTK_FUNCTION(5, "ANT_SEL4"),
-+ MTK_FUNCTION(6, "NREB"),
-+ MTK_FUNCTION(7, "DBG_MON_B[11]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(18, "EINT18"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 18),
-+ MTK_FUNCTION(0, "GPIO18"),
-+ MTK_FUNCTION(2, "USB_DRVVBUS"),
-+ MTK_FUNCTION(3, "I2S3_LRCK"),
-+ MTK_FUNCTION(4, "CLKM1"),
-+ MTK_FUNCTION(5, "ANT_SEL3"),
-+ MTK_FUNCTION(6, "I2S2_BCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A[20]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(19, "EINT19"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 19),
-+ MTK_FUNCTION(0, "GPIO19"),
-+ MTK_FUNCTION(1, "UCTS1"),
-+ MTK_FUNCTION(2, "IDDIG"),
-+ MTK_FUNCTION(3, "I2S3_BCK"),
-+ MTK_FUNCTION(4, "CLKM2"),
-+ MTK_FUNCTION(5, "ANT_SEL4"),
-+ MTK_FUNCTION(6, "I2S2_DI"),
-+ MTK_FUNCTION(7, "DBG_MON_A[21]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(20, "EINT20"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 20),
-+ MTK_FUNCTION(0, "GPIO20"),
-+ MTK_FUNCTION(1, "URTS1"),
-+ MTK_FUNCTION(3, "I2S3_DO"),
-+ MTK_FUNCTION(4, "CLKM3"),
-+ MTK_FUNCTION(5, "ANT_SEL5"),
-+ MTK_FUNCTION(6, "I2S2_LRCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A[22]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(21, "EINT21"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 21),
-+ MTK_FUNCTION(0, "GPIO21"),
-+ MTK_FUNCTION(1, "NRNB"),
-+ MTK_FUNCTION(2, "ANT_SEL0"),
-+ MTK_FUNCTION(3, "I2S_8CH_DO4"),
-+ MTK_FUNCTION(7, "DBG_MON_B[31]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(22, "EINT22"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 22),
-+ MTK_FUNCTION(0, "GPIO22"),
-+ MTK_FUNCTION(2, "I2S_8CH_DO2"),
-+ MTK_FUNCTION(3, "TSF_IN"),
-+ MTK_FUNCTION(4, "USB_DRVVBUS"),
-+ MTK_FUNCTION(5, "SPDIF_OUT"),
-+ MTK_FUNCTION(6, "NRE_C"),
-+ MTK_FUNCTION(7, "DBG_MON_B[12]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(23, "EINT23"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 23),
-+ MTK_FUNCTION(0, "GPIO23"),
-+ MTK_FUNCTION(2, "I2S_8CH_DO3"),
-+ MTK_FUNCTION(3, "CLKM0"),
-+ MTK_FUNCTION(4, "IR"),
-+ MTK_FUNCTION(5, "SPDIF_IN"),
-+ MTK_FUNCTION(6, "NDQS_C"),
-+ MTK_FUNCTION(7, "DBG_MON_B[13]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(24, "EINT24"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 24),
-+ MTK_FUNCTION(0, "GPIO24"),
-+ MTK_FUNCTION(3, "ANT_SEL1"),
-+ MTK_FUNCTION(4, "UCTS2"),
-+ MTK_FUNCTION(5, "PWM_A"),
-+ MTK_FUNCTION(6, "I2S0_MCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A[0]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(25, "EINT25"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 25),
-+ MTK_FUNCTION(0, "GPIO25"),
-+ MTK_FUNCTION(3, "ANT_SEL0"),
-+ MTK_FUNCTION(4, "URTS2"),
-+ MTK_FUNCTION(5, "PWM_B"),
-+ MTK_FUNCTION(6, "I2S_8CH_MCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A[1]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(26, "PWRAP_SPI0_MI"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 26),
-+ MTK_FUNCTION(0, "GPIO26"),
-+ MTK_FUNCTION(1, "PWRAP_SPI0_MO"),
-+ MTK_FUNCTION(2, "PWRAP_SPI0_MI")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(27, "PWRAP_SPI0_MO"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 27),
-+ MTK_FUNCTION(0, "GPIO27"),
-+ MTK_FUNCTION(1, "PWRAP_SPI0_MI"),
-+ MTK_FUNCTION(2, "PWRAP_SPI0_MO")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(28, "PWRAP_INT"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 28),
-+ MTK_FUNCTION(0, "GPIO28"),
-+ MTK_FUNCTION(1, "I2S0_MCK"),
-+ MTK_FUNCTION(4, "I2S_8CH_MCK"),
-+ MTK_FUNCTION(5, "I2S2_MCK"),
-+ MTK_FUNCTION(6, "I2S3_MCK")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(29, "PWRAP_SPI0_CK"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 29),
-+ MTK_FUNCTION(0, "GPIO29"),
-+ MTK_FUNCTION(1, "PWRAP_SPI0_CK")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(30, "PWRAP_SPI0_CSN"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 30),
-+ MTK_FUNCTION(0, "GPIO30"),
-+ MTK_FUNCTION(1, "PWRAP_SPI0_CSN")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(31, "RTC32K_CK"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 31),
-+ MTK_FUNCTION(0, "GPIO31"),
-+ MTK_FUNCTION(1, "RTC32K_CK")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(32, "WATCHDOG"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 32),
-+ MTK_FUNCTION(0, "GPIO32"),
-+ MTK_FUNCTION(1, "WATCHDOG")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(33, "SRCLKENA"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 33),
-+ MTK_FUNCTION(0, "GPIO33"),
-+ MTK_FUNCTION(1, "SRCLKENA0")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(34, "URXD2"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 34),
-+ MTK_FUNCTION(0, "GPIO34"),
-+ MTK_FUNCTION(1, "URXD2"),
-+ MTK_FUNCTION(3, "UTXD2"),
-+ MTK_FUNCTION(4, "DBG_SCL"),
-+ MTK_FUNCTION(6, "I2S2_MCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B[0]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(35, "UTXD2"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 35),
-+ MTK_FUNCTION(0, "GPIO35"),
-+ MTK_FUNCTION(1, "UTXD2"),
-+ MTK_FUNCTION(3, "URXD2"),
-+ MTK_FUNCTION(4, "DBG_SDA"),
-+ MTK_FUNCTION(6, "I2S3_MCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B[1]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(36, "MRG_CLK"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 36),
-+ MTK_FUNCTION(0, "GPIO36"),
-+ MTK_FUNCTION(1, "MRG_CLK"),
-+ MTK_FUNCTION(3, "I2S0_BCK"),
-+ MTK_FUNCTION(4, "I2S3_BCK"),
-+ MTK_FUNCTION(5, "PCM0_CLK"),
-+ MTK_FUNCTION(6, "IR"),
-+ MTK_FUNCTION(7, "DBG_MON_A[2]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(37, "MRG_SYNC"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 37),
-+ MTK_FUNCTION(0, "GPIO37"),
-+ MTK_FUNCTION(1, "MRG_SYNC"),
-+ MTK_FUNCTION(3, "I2S0_LRCK"),
-+ MTK_FUNCTION(4, "I2S3_LRCK"),
-+ MTK_FUNCTION(5, "PCM0_SYNC"),
-+ MTK_FUNCTION(6, "EXT_COL"),
-+ MTK_FUNCTION(7, "DBG_MON_A[3]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(38, "MRG_DI"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 38),
-+ MTK_FUNCTION(0, "GPIO38"),
-+ MTK_FUNCTION(1, "MRG_DI"),
-+ MTK_FUNCTION(3, "I2S0_DI"),
-+ MTK_FUNCTION(4, "I2S3_DO"),
-+ MTK_FUNCTION(5, "PCM0_DI"),
-+ MTK_FUNCTION(6, "EXT_MDIO"),
-+ MTK_FUNCTION(7, "DBG_MON_A[4]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(39, "MRG_DO"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 39),
-+ MTK_FUNCTION(0, "GPIO39"),
-+ MTK_FUNCTION(1, "MRG_DO"),
-+ MTK_FUNCTION(3, "I2S0_MCK"),
-+ MTK_FUNCTION(4, "I2S3_MCK"),
-+ MTK_FUNCTION(5, "PCM0_DO"),
-+ MTK_FUNCTION(6, "EXT_MDC"),
-+ MTK_FUNCTION(7, "DBG_MON_A[5]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(40, "KPROW0"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 40),
-+ MTK_FUNCTION(0, "GPIO40"),
-+ MTK_FUNCTION(1, "KPROW0"),
-+ MTK_FUNCTION(7, "DBG_MON_B[4]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(41, "KPROW1"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 41),
-+ MTK_FUNCTION(0, "GPIO41"),
-+ MTK_FUNCTION(1, "KPROW1"),
-+ MTK_FUNCTION(2, "IDDIG"),
-+ MTK_FUNCTION(3, "EXT_FRAME_SYNC"),
-+ MTK_FUNCTION(7, "DBG_MON_B[5]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(42, "KPCOL0"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 42),
-+ MTK_FUNCTION(0, "GPIO42"),
-+ MTK_FUNCTION(1, "KPCOL0"),
-+ MTK_FUNCTION(7, "DBG_MON_B[6]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(43, "KPCOL1"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 43),
-+ MTK_FUNCTION(0, "GPIO43"),
-+ MTK_FUNCTION(1, "KPCOL1"),
-+ MTK_FUNCTION(2, "USB_DRVVBUS"),
-+ MTK_FUNCTION(3, "EXT_FRAME_SYNC"),
-+ MTK_FUNCTION(4, "TSF_IN"),
-+ MTK_FUNCTION(7, "DBG_MON_B[7]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(44, "JTMS"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 44),
-+ MTK_FUNCTION(0, "GPIO44"),
-+ MTK_FUNCTION(1, "JTMS"),
-+ MTK_FUNCTION(2, "CONN_MCU_TMS"),
-+ MTK_FUNCTION(3, "CONN_MCU_AICE_JMSC")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(45, "JTCK"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 45),
-+ MTK_FUNCTION(0, "GPIO45"),
-+ MTK_FUNCTION(1, "JTCK"),
-+ MTK_FUNCTION(2, "CONN_MCU_TCK"),
-+ MTK_FUNCTION(3, "CONN_MCU_AICE_JCKC")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(46, "JTDI"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 46),
-+ MTK_FUNCTION(0, "GPIO46"),
-+ MTK_FUNCTION(1, "JTDI"),
-+ MTK_FUNCTION(2, "CONN_MCU_TDI")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(47, "JTDO"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 47),
-+ MTK_FUNCTION(0, "GPIO47"),
-+ MTK_FUNCTION(1, "JTDO"),
-+ MTK_FUNCTION(2, "CONN_MCU_TDO")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(48, "SPI_CS"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 48),
-+ MTK_FUNCTION(0, "GPIO48"),
-+ MTK_FUNCTION(1, "SPI_CSB"),
-+ MTK_FUNCTION(3, "I2S0_DI"),
-+ MTK_FUNCTION(4, "I2S2_BCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A[23]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(49, "SPI_CK"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 49),
-+ MTK_FUNCTION(0, "GPIO49"),
-+ MTK_FUNCTION(1, "SPI_CLK"),
-+ MTK_FUNCTION(3, "I2S0_LRCK"),
-+ MTK_FUNCTION(4, "I2S2_DI"),
-+ MTK_FUNCTION(7, "DBG_MON_A[24]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(50, "SPI_MI"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 50),
-+ MTK_FUNCTION(0, "GPIO50"),
-+ MTK_FUNCTION(1, "SPI_MI"),
-+ MTK_FUNCTION(2, "SPI_MO"),
-+ MTK_FUNCTION(3, "I2S0_BCK"),
-+ MTK_FUNCTION(4, "I2S2_LRCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A[25]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(51, "SPI_MO"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 51),
-+ MTK_FUNCTION(0, "GPIO51"),
-+ MTK_FUNCTION(1, "SPI_MO"),
-+ MTK_FUNCTION(2, "SPI_MI"),
-+ MTK_FUNCTION(3, "I2S0_MCK"),
-+ MTK_FUNCTION(4, "I2S2_MCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A[26]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(52, "SDA1"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 52),
-+ MTK_FUNCTION(0, "GPIO52"),
-+ MTK_FUNCTION(1, "SDA1_0")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(53, "SCL1"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 53),
-+ MTK_FUNCTION(0, "GPIO53"),
-+ MTK_FUNCTION(1, "SCL1_0")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(54, "GPIO54"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 54),
-+ MTK_FUNCTION(0, "GPIO54"),
-+ MTK_FUNCTION(2, "PWM_B"),
-+ MTK_FUNCTION(7, "DBG_MON_B[2]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(55, "I2S_DATA_IN"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 55),
-+ MTK_FUNCTION(0, "GPIO55"),
-+ MTK_FUNCTION(1, "I2S0_DI"),
-+ MTK_FUNCTION(2, "UCTS0"),
-+ MTK_FUNCTION(3, "I2S3_DO"),
-+ MTK_FUNCTION(4, "I2S_8CH_DO1"),
-+ MTK_FUNCTION(5, "PWM_A"),
-+ MTK_FUNCTION(6, "I2S2_BCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A[28]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(56, "I2S_LRCK"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 56),
-+ MTK_FUNCTION(0, "GPIO56"),
-+ MTK_FUNCTION(1, "I2S0_LRCK"),
-+ MTK_FUNCTION(3, "I2S3_LRCK"),
-+ MTK_FUNCTION(4, "I2S_8CH_LRCK"),
-+ MTK_FUNCTION(5, "PWM_B"),
-+ MTK_FUNCTION(6, "I2S2_DI"),
-+ MTK_FUNCTION(7, "DBG_MON_A[29]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(57, "I2S_BCK"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 57),
-+ MTK_FUNCTION(0, "GPIO57"),
-+ MTK_FUNCTION(1, "I2S0_BCK"),
-+ MTK_FUNCTION(2, "URTS0"),
-+ MTK_FUNCTION(3, "I2S3_BCK"),
-+ MTK_FUNCTION(4, "I2S_8CH_BCK"),
-+ MTK_FUNCTION(5, "PWM_C"),
-+ MTK_FUNCTION(6, "I2S2_LRCK"),
-+ MTK_FUNCTION(7, "DBG_MON_A[30]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(58, "SDA0"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 58),
-+ MTK_FUNCTION(0, "GPIO58"),
-+ MTK_FUNCTION(1, "SDA0_0")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(59, "SCL0"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 59),
-+ MTK_FUNCTION(0, "GPIO59"),
-+ MTK_FUNCTION(1, "SCL0_0")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(60, "SDA2"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 60),
-+ MTK_FUNCTION(0, "GPIO60"),
-+ MTK_FUNCTION(1, "SDA2_0"),
-+ MTK_FUNCTION(2, "PWM_B")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(61, "SCL2"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 61),
-+ MTK_FUNCTION(0, "GPIO61"),
-+ MTK_FUNCTION(1, "SCL2_0"),
-+ MTK_FUNCTION(2, "PWM_C")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(62, "URXD0"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 62),
-+ MTK_FUNCTION(0, "GPIO62"),
-+ MTK_FUNCTION(1, "URXD0"),
-+ MTK_FUNCTION(2, "UTXD0")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(63, "UTXD0"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 63),
-+ MTK_FUNCTION(0, "GPIO63"),
-+ MTK_FUNCTION(1, "UTXD0"),
-+ MTK_FUNCTION(2, "URXD0")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(64, "URXD1"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 64),
-+ MTK_FUNCTION(0, "GPIO64"),
-+ MTK_FUNCTION(1, "URXD1"),
-+ MTK_FUNCTION(2, "UTXD1"),
-+ MTK_FUNCTION(7, "DBG_MON_A[27]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(65, "UTXD1"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 65),
-+ MTK_FUNCTION(0, "GPIO65"),
-+ MTK_FUNCTION(1, "UTXD1"),
-+ MTK_FUNCTION(2, "URXD1"),
-+ MTK_FUNCTION(7, "DBG_MON_A[31]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(66, "LCM_RST"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 66),
-+ MTK_FUNCTION(0, "GPIO66"),
-+ MTK_FUNCTION(1, "LCM_RST"),
-+ MTK_FUNCTION(3, "I2S0_MCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B[3]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(67, "GPIO67"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 67),
-+ MTK_FUNCTION(0, "GPIO67"),
-+ MTK_FUNCTION(3, "I2S_8CH_MCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B[14]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(68, "MSDC2_CMD"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 68),
-+ MTK_FUNCTION(0, "GPIO68"),
-+ MTK_FUNCTION(1, "MSDC2_CMD"),
-+ MTK_FUNCTION(2, "I2S_8CH_DO4"),
-+ MTK_FUNCTION(3, "SDA1_0"),
-+ MTK_FUNCTION(5, "USB_SDA"),
-+ MTK_FUNCTION(6, "I2S3_BCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B[15]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(69, "MSDC2_CLK"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 69),
-+ MTK_FUNCTION(0, "GPIO69"),
-+ MTK_FUNCTION(1, "MSDC2_CLK"),
-+ MTK_FUNCTION(2, "I2S_8CH_DO3"),
-+ MTK_FUNCTION(3, "SCL1_0"),
-+ MTK_FUNCTION(5, "USB_SCL"),
-+ MTK_FUNCTION(6, "I2S3_LRCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B[16]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(70, "MSDC2_DAT0"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 70),
-+ MTK_FUNCTION(0, "GPIO70"),
-+ MTK_FUNCTION(1, "MSDC2_DAT0"),
-+ MTK_FUNCTION(2, "I2S_8CH_DO2"),
-+ MTK_FUNCTION(5, "UTXD0"),
-+ MTK_FUNCTION(6, "I2S3_DO"),
-+ MTK_FUNCTION(7, "DBG_MON_B[17]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(71, "MSDC2_DAT1"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 71),
-+ MTK_FUNCTION(0, "GPIO71"),
-+ MTK_FUNCTION(1, "MSDC2_DAT1"),
-+ MTK_FUNCTION(2, "I2S_8CH_DO1"),
-+ MTK_FUNCTION(3, "PWM_A"),
-+ MTK_FUNCTION(4, "I2S3_MCK"),
-+ MTK_FUNCTION(5, "URXD0"),
-+ MTK_FUNCTION(6, "PWM_B"),
-+ MTK_FUNCTION(7, "DBG_MON_B[18]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(72, "MSDC2_DAT2"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 72),
-+ MTK_FUNCTION(0, "GPIO72"),
-+ MTK_FUNCTION(1, "MSDC2_DAT2"),
-+ MTK_FUNCTION(2, "I2S_8CH_LRCK"),
-+ MTK_FUNCTION(3, "SDA2_0"),
-+ MTK_FUNCTION(5, "UTXD1"),
-+ MTK_FUNCTION(6, "PWM_C"),
-+ MTK_FUNCTION(7, "DBG_MON_B[19]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(73, "MSDC2_DAT3"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 73),
-+ MTK_FUNCTION(0, "GPIO73"),
-+ MTK_FUNCTION(1, "MSDC2_DAT3"),
-+ MTK_FUNCTION(2, "I2S_8CH_BCK"),
-+ MTK_FUNCTION(3, "SCL2_0"),
-+ MTK_FUNCTION(4, "EXT_FRAME_SYNC"),
-+ MTK_FUNCTION(5, "URXD1"),
-+ MTK_FUNCTION(6, "PWM_A"),
-+ MTK_FUNCTION(7, "DBG_MON_B[20]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(74, "TDN3"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 74),
-+ MTK_FUNCTION(0, "GPIO74"),
-+ MTK_FUNCTION(1, "TDN3")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(75, "TDP3"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 75),
-+ MTK_FUNCTION(0, "GPIO75"),
-+ MTK_FUNCTION(1, "TDP3")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(76, "TDN2"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 76),
-+ MTK_FUNCTION(0, "GPIO76"),
-+ MTK_FUNCTION(1, "TDN2")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(77, "TDP2"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 77),
-+ MTK_FUNCTION(0, "GPIO77"),
-+ MTK_FUNCTION(1, "TDP2")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(78, "TCN"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 78),
-+ MTK_FUNCTION(0, "GPIO78"),
-+ MTK_FUNCTION(1, "TCN")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(79, "TCP"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 79),
-+ MTK_FUNCTION(0, "GPIO79"),
-+ MTK_FUNCTION(1, "TCP")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(80, "TDN1"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 80),
-+ MTK_FUNCTION(0, "GPIO80"),
-+ MTK_FUNCTION(1, "TDN1")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(81, "TDP1"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 81),
-+ MTK_FUNCTION(0, "GPIO81"),
-+ MTK_FUNCTION(1, "TDP1")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(82, "TDN0"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 82),
-+ MTK_FUNCTION(0, "GPIO82"),
-+ MTK_FUNCTION(1, "TDN0")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(83, "TDP0"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 83),
-+ MTK_FUNCTION(0, "GPIO83"),
-+ MTK_FUNCTION(1, "TDP0")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(84, "RDN0"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 84),
-+ MTK_FUNCTION(0, "GPIO84"),
-+ MTK_FUNCTION(1, "RDN0")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(85, "RDP0"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 85),
-+ MTK_FUNCTION(0, "GPIO85"),
-+ MTK_FUNCTION(1, "RDP0")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(86, "RDN1"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 86),
-+ MTK_FUNCTION(0, "GPIO86"),
-+ MTK_FUNCTION(1, "RDN1")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(87, "RDP1"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 87),
-+ MTK_FUNCTION(0, "GPIO87"),
-+ MTK_FUNCTION(1, "RDP1")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(88, "RCN"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 88),
-+ MTK_FUNCTION(0, "GPIO88"),
-+ MTK_FUNCTION(1, "RCN")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(89, "RCP"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 89),
-+ MTK_FUNCTION(0, "GPIO89"),
-+ MTK_FUNCTION(1, "RCP")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(90, "RDN2"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 90),
-+ MTK_FUNCTION(0, "GPIO90"),
-+ MTK_FUNCTION(1, "RDN2"),
-+ MTK_FUNCTION(2, "CMDAT8")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(91, "RDP2"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 91),
-+ MTK_FUNCTION(0, "GPIO91"),
-+ MTK_FUNCTION(1, "RDP2"),
-+ MTK_FUNCTION(2, "CMDAT9")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(92, "RDN3"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 92),
-+ MTK_FUNCTION(0, "GPIO92"),
-+ MTK_FUNCTION(1, "RDN3"),
-+ MTK_FUNCTION(2, "CMDAT4")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(93, "RDP3"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 93),
-+ MTK_FUNCTION(0, "GPIO93"),
-+ MTK_FUNCTION(1, "RDP3"),
-+ MTK_FUNCTION(2, "CMDAT5")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(94, "RCN_A"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 94),
-+ MTK_FUNCTION(0, "GPIO94"),
-+ MTK_FUNCTION(1, "RCN_A"),
-+ MTK_FUNCTION(2, "CMDAT6")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(95, "RCP_A"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 95),
-+ MTK_FUNCTION(0, "GPIO95"),
-+ MTK_FUNCTION(1, "RCP_A"),
-+ MTK_FUNCTION(2, "CMDAT7")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(96, "RDN1_A"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 96),
-+ MTK_FUNCTION(0, "GPIO96"),
-+ MTK_FUNCTION(1, "RDN1_A"),
-+ MTK_FUNCTION(2, "CMDAT2"),
-+ MTK_FUNCTION(3, "CMCSD2")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(97, "RDP1_A"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 97),
-+ MTK_FUNCTION(0, "GPIO97"),
-+ MTK_FUNCTION(1, "RDP1_A"),
-+ MTK_FUNCTION(2, "CMDAT3"),
-+ MTK_FUNCTION(3, "CMCSD3")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(98, "RDN0_A"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 98),
-+ MTK_FUNCTION(0, "GPIO98"),
-+ MTK_FUNCTION(1, "RDN0_A"),
-+ MTK_FUNCTION(2, "CMHSYNC")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(99, "RDP0_A"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 99),
-+ MTK_FUNCTION(0, "GPIO99"),
-+ MTK_FUNCTION(1, "RDP0_A"),
-+ MTK_FUNCTION(2, "CMVSYNC")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(100, "CMDAT0"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 100),
-+ MTK_FUNCTION(0, "GPIO100"),
-+ MTK_FUNCTION(1, "CMDAT0"),
-+ MTK_FUNCTION(2, "CMCSD0"),
-+ MTK_FUNCTION(3, "ANT_SEL2"),
-+ MTK_FUNCTION(5, "TDM_RX_MCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B[21]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(101, "CMDAT1"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 101),
-+ MTK_FUNCTION(0, "GPIO101"),
-+ MTK_FUNCTION(1, "CMDAT1"),
-+ MTK_FUNCTION(2, "CMCSD1"),
-+ MTK_FUNCTION(3, "ANT_SEL3"),
-+ MTK_FUNCTION(4, "CMFLASH"),
-+ MTK_FUNCTION(5, "TDM_RX_BCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B[22]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(102, "CMMCLK"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 102),
-+ MTK_FUNCTION(0, "GPIO102"),
-+ MTK_FUNCTION(1, "CMMCLK"),
-+ MTK_FUNCTION(3, "ANT_SEL4"),
-+ MTK_FUNCTION(5, "TDM_RX_LRCK"),
-+ MTK_FUNCTION(7, "DBG_MON_B[23]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(103, "CMPCLK"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 103),
-+ MTK_FUNCTION(0, "GPIO103"),
-+ MTK_FUNCTION(1, "CMPCLK"),
-+ MTK_FUNCTION(2, "CMCSK"),
-+ MTK_FUNCTION(3, "ANT_SEL5"),
-+ MTK_FUNCTION(5, " TDM_RX_DI"),
-+ MTK_FUNCTION(7, "DBG_MON_B[24]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(104, "MSDC1_CMD"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 104),
-+ MTK_FUNCTION(0, "GPIO104"),
-+ MTK_FUNCTION(1, "MSDC1_CMD"),
-+ MTK_FUNCTION(4, "SQICS"),
-+ MTK_FUNCTION(7, "DBG_MON_B[25]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(105, "MSDC1_CLK"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 105),
-+ MTK_FUNCTION(0, "GPIO105"),
-+ MTK_FUNCTION(1, "MSDC1_CLK"),
-+ MTK_FUNCTION(4, "SQISO"),
-+ MTK_FUNCTION(7, "DBG_MON_B[26]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(106, "MSDC1_DAT0"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 106),
-+ MTK_FUNCTION(0, "GPIO106"),
-+ MTK_FUNCTION(1, "MSDC1_DAT0"),
-+ MTK_FUNCTION(4, "SQISI"),
-+ MTK_FUNCTION(7, "DBG_MON_B[27]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(107, "MSDC1_DAT1"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 107),
-+ MTK_FUNCTION(0, "GPIO107"),
-+ MTK_FUNCTION(1, "MSDC1_DAT1"),
-+ MTK_FUNCTION(4, "SQIWP"),
-+ MTK_FUNCTION(7, "DBG_MON_B[28]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(108, "MSDC1_DAT2"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 108),
-+ MTK_FUNCTION(0, "GPIO108"),
-+ MTK_FUNCTION(1, "MSDC1_DAT2"),
-+ MTK_FUNCTION(4, "SQIRST"),
-+ MTK_FUNCTION(7, "DBG_MON_B[29]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(109, "MSDC1_DAT3"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 109),
-+ MTK_FUNCTION(0, "GPIO109"),
-+ MTK_FUNCTION(1, "MSDC1_DAT3"),
-+ MTK_FUNCTION(4, "SQICK"), /* WIP */
-+ MTK_FUNCTION(7, "DBG_MON_B[30]")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(110, "MSDC0_DAT7"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 110),
-+ MTK_FUNCTION(0, "GPIO110"),
-+ MTK_FUNCTION(1, "MSDC0_DAT7"),
-+ MTK_FUNCTION(4, "NLD7")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(111, "MSDC0_DAT6"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 111),
-+ MTK_FUNCTION(0, "GPIO111"),
-+ MTK_FUNCTION(1, "MSDC0_DAT6"),
-+ MTK_FUNCTION(4, "NLD6")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(112, "MSDC0_DAT5"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 112),
-+ MTK_FUNCTION(0, "GPIO112"),
-+ MTK_FUNCTION(1, "MSDC0_DAT5"),
-+ MTK_FUNCTION(4, "NLD4")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(113, "MSDC0_DAT4"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 113),
-+ MTK_FUNCTION(0, "GPIO113"),
-+ MTK_FUNCTION(1, "MSDC0_DAT4"),
-+ MTK_FUNCTION(4, "NLD3")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(114, "MSDC0_RSTB"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 114),
-+ MTK_FUNCTION(0, "GPIO114"),
-+ MTK_FUNCTION(1, "MSDC0_RSTB"),
-+ MTK_FUNCTION(4, "NLD0")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(115, "MSDC0_CMD"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 115),
-+ MTK_FUNCTION(0, "GPIO115"),
-+ MTK_FUNCTION(1, "MSDC0_CMD"),
-+ MTK_FUNCTION(4, "NALE")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(116, "MSDC0_CLK"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 116),
-+ MTK_FUNCTION(0, "GPIO116"),
-+ MTK_FUNCTION(1, "MSDC0_CLK"),
-+ MTK_FUNCTION(4, "NWEB")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(117, "MSDC0_DAT3"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 117),
-+ MTK_FUNCTION(0, "GPIO117"),
-+ MTK_FUNCTION(1, "MSDC0_DAT3"),
-+ MTK_FUNCTION(4, "NLD1")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(118, "MSDC0_DAT2"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 118),
-+ MTK_FUNCTION(0, "GPIO118"),
-+ MTK_FUNCTION(1, "MSDC0_DAT2"),
-+ MTK_FUNCTION(4, "NLD5")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(119, "MSDC0_DAT1"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 119),
-+ MTK_FUNCTION(0, "GPIO119"),
-+ MTK_FUNCTION(1, "MSDC0_DAT1"),
-+ MTK_FUNCTION(4, "NLD8")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(120, "MSDC0_DAT0"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 120),
-+ MTK_FUNCTION(0, "GPIO120"),
-+ MTK_FUNCTION(1, "MSDC0_DAT0"),
-+ MTK_FUNCTION(4, "WATCHDOG"),
-+ MTK_FUNCTION(5, "NLD2")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(121, "GPIO121"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 121),
-+ MTK_FUNCTION(0, "GPIO121")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(122, "GPIO122"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 122),
-+ MTK_FUNCTION(0, "GPIO122")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(123, "GPIO123"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 123),
-+ MTK_FUNCTION(0, "GPIO123")
-+ ),
-+ MTK_PIN(
-+ PINCTRL_PIN(124, "GPIO124"),
-+ NULL, "mt8516",
-+ MTK_EINT_FUNCTION(0, 124),
-+ MTK_FUNCTION(0, "GPIO124")
-+ ),
-+};
-+
-+#endif /* __PINCTRL_MTK_MT8516_H */
---- /dev/null
-+++ b/drivers/pinctrl/mediatek/pinctrl-paris.c
-@@ -0,0 +1,947 @@
-+// SPDX-License-Identifier: GPL-2.0
-+/*
-+ * MediaTek Pinctrl Paris Driver, which implement the vendor per-pin
-+ * bindings for MediaTek SoC.
-+ *
-+ * Copyright (C) 2018 MediaTek Inc.
-+ * Author: Sean Wang <sean.wang@mediatek.com>
-+ * Zhiyong Tao <zhiyong.tao@mediatek.com>
-+ * Hongzhou.Yang <hongzhou.yang@mediatek.com>
-+ */
-+
-+#include <linux/gpio/driver.h>
-+#include <dt-bindings/pinctrl/mt65xx.h>
-+#include "pinctrl-paris.h"
-+
-+#define PINCTRL_PINCTRL_DEV KBUILD_MODNAME
-+
-+/* Custom pinconf parameters */
-+#define MTK_PIN_CONFIG_TDSEL (PIN_CONFIG_END + 1)
-+#define MTK_PIN_CONFIG_RDSEL (PIN_CONFIG_END + 2)
-+#define MTK_PIN_CONFIG_PU_ADV (PIN_CONFIG_END + 3)
-+#define MTK_PIN_CONFIG_PD_ADV (PIN_CONFIG_END + 4)
-+#define MTK_PIN_CONFIG_DRV_ADV (PIN_CONFIG_END + 5)
-+
-+static const struct pinconf_generic_params mtk_custom_bindings[] = {
-+ {"mediatek,tdsel", MTK_PIN_CONFIG_TDSEL, 0},
-+ {"mediatek,rdsel", MTK_PIN_CONFIG_RDSEL, 0},
-+ {"mediatek,pull-up-adv", MTK_PIN_CONFIG_PU_ADV, 1},
-+ {"mediatek,pull-down-adv", MTK_PIN_CONFIG_PD_ADV, 1},
-+ {"mediatek,drive-strength-adv", MTK_PIN_CONFIG_DRV_ADV, 2},
-+};
-+
-+#ifdef CONFIG_DEBUG_FS
-+static const struct pin_config_item mtk_conf_items[] = {
-+ PCONFDUMP(MTK_PIN_CONFIG_TDSEL, "tdsel", NULL, true),
-+ PCONFDUMP(MTK_PIN_CONFIG_RDSEL, "rdsel", NULL, true),
-+ PCONFDUMP(MTK_PIN_CONFIG_PU_ADV, "pu-adv", NULL, true),
-+ PCONFDUMP(MTK_PIN_CONFIG_PD_ADV, "pd-adv", NULL, true),
-+ PCONFDUMP(MTK_PIN_CONFIG_DRV_ADV, "drive-strength-adv", NULL, true),
-+};
-+#endif
-+
-+static const char * const mtk_gpio_functions[] = {
-+ "func0", "func1", "func2", "func3",
-+ "func4", "func5", "func6", "func7",
-+ "func8", "func9", "func10", "func11",
-+ "func12", "func13", "func14", "func15",
-+};
-+
-+static int mtk_pinmux_gpio_request_enable(struct pinctrl_dev *pctldev,
-+ struct pinctrl_gpio_range *range,
-+ unsigned int pin)
-+{
-+ struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-+ const struct mtk_pin_desc *desc;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[pin];
-+
-+ return mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_MODE,
-+ hw->soc->gpio_m);
-+}
-+
-+static int mtk_pinmux_gpio_set_direction(struct pinctrl_dev *pctldev,
-+ struct pinctrl_gpio_range *range,
-+ unsigned int pin, bool input)
-+{
-+ struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-+ const struct mtk_pin_desc *desc;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[pin];
-+
-+ /* hardware would take 0 as input direction */
-+ return mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DIR, !input);
-+}
-+
-+static int mtk_pinconf_get(struct pinctrl_dev *pctldev,
-+ unsigned int pin, unsigned long *config)
-+{
-+ struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-+ u32 param = pinconf_to_config_param(*config);
-+ int val, val2, err, reg, ret = 1;
-+ const struct mtk_pin_desc *desc;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[pin];
-+
-+ switch (param) {
-+ case PIN_CONFIG_BIAS_DISABLE:
-+ if (hw->soc->bias_disable_get) {
-+ err = hw->soc->bias_disable_get(hw, desc, &ret);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ case PIN_CONFIG_BIAS_PULL_UP:
-+ if (hw->soc->bias_get) {
-+ err = hw->soc->bias_get(hw, desc, 1, &ret);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ case PIN_CONFIG_BIAS_PULL_DOWN:
-+ if (hw->soc->bias_get) {
-+ err = hw->soc->bias_get(hw, desc, 0, &ret);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ case PIN_CONFIG_SLEW_RATE:
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_SR, &val);
-+ if (err)
-+ return err;
-+
-+ if (!val)
-+ return -EINVAL;
-+
-+ break;
-+ case PIN_CONFIG_INPUT_ENABLE:
-+ case PIN_CONFIG_OUTPUT_ENABLE:
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DIR, &val);
-+ if (err)
-+ return err;
-+
-+ /* HW takes input mode as zero; output mode as non-zero */
-+ if ((val && param == PIN_CONFIG_INPUT_ENABLE) ||
-+ (!val && param == PIN_CONFIG_OUTPUT_ENABLE))
-+ return -EINVAL;
-+
-+ break;
-+ case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DIR, &val);
-+ if (err)
-+ return err;
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_SMT, &val2);
-+ if (err)
-+ return err;
-+
-+ if (val || !val2)
-+ return -EINVAL;
-+
-+ break;
-+ case PIN_CONFIG_DRIVE_STRENGTH:
-+ if (hw->soc->drive_get) {
-+ err = hw->soc->drive_get(hw, desc, &ret);
-+ if (err)
-+ return err;
-+ } else {
-+ err = -ENOTSUPP;
-+ }
-+ break;
-+ case MTK_PIN_CONFIG_TDSEL:
-+ case MTK_PIN_CONFIG_RDSEL:
-+ reg = (param == MTK_PIN_CONFIG_TDSEL) ?
-+ PINCTRL_PIN_REG_TDSEL : PINCTRL_PIN_REG_RDSEL;
-+
-+ err = mtk_hw_get_value(hw, desc, reg, &val);
-+ if (err)
-+ return err;
-+
-+ ret = val;
-+
-+ break;
-+ case MTK_PIN_CONFIG_PU_ADV:
-+ case MTK_PIN_CONFIG_PD_ADV:
-+ if (hw->soc->adv_pull_get) {
-+ bool pullup;
-+
-+ pullup = param == MTK_PIN_CONFIG_PU_ADV;
-+ err = hw->soc->adv_pull_get(hw, desc, pullup, &ret);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ case MTK_PIN_CONFIG_DRV_ADV:
-+ if (hw->soc->adv_drive_get) {
-+ err = hw->soc->adv_drive_get(hw, desc, &ret);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ default:
-+ return -ENOTSUPP;
-+ }
-+
-+ *config = pinconf_to_config_packed(param, ret);
-+
-+ return 0;
-+}
-+
-+static int mtk_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
-+ enum pin_config_param param,
-+ enum pin_config_param arg)
-+{
-+ struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-+ const struct mtk_pin_desc *desc;
-+ int err = 0;
-+ u32 reg;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[pin];
-+
-+ switch ((u32)param) {
-+ case PIN_CONFIG_BIAS_DISABLE:
-+ if (hw->soc->bias_disable_set) {
-+ err = hw->soc->bias_disable_set(hw, desc);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ case PIN_CONFIG_BIAS_PULL_UP:
-+ if (hw->soc->bias_set) {
-+ err = hw->soc->bias_set(hw, desc, 1);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ case PIN_CONFIG_BIAS_PULL_DOWN:
-+ if (hw->soc->bias_set) {
-+ err = hw->soc->bias_set(hw, desc, 0);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ case PIN_CONFIG_OUTPUT_ENABLE:
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_SMT,
-+ MTK_DISABLE);
-+ if (err)
-+ goto err;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DIR,
-+ MTK_OUTPUT);
-+ if (err)
-+ goto err;
-+ break;
-+ case PIN_CONFIG_INPUT_ENABLE:
-+ if (hw->soc->ies_present) {
-+ mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_IES,
-+ MTK_ENABLE);
-+ }
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DIR,
-+ MTK_INPUT);
-+ if (err)
-+ goto err;
-+ break;
-+ case PIN_CONFIG_SLEW_RATE:
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_SR,
-+ arg);
-+ if (err)
-+ goto err;
-+
-+ break;
-+ case PIN_CONFIG_OUTPUT:
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DIR,
-+ MTK_OUTPUT);
-+ if (err)
-+ goto err;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DO,
-+ arg);
-+ if (err)
-+ goto err;
-+ break;
-+ case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
-+ /* arg = 1: Input mode & SMT enable ;
-+ * arg = 0: Output mode & SMT disable
-+ */
-+ arg = arg ? 2 : 1;
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DIR,
-+ arg & 1);
-+ if (err)
-+ goto err;
-+
-+ err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_SMT,
-+ !!(arg & 2));
-+ if (err)
-+ goto err;
-+ break;
-+ case PIN_CONFIG_DRIVE_STRENGTH:
-+ if (hw->soc->drive_set) {
-+ err = hw->soc->drive_set(hw, desc, arg);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ case MTK_PIN_CONFIG_TDSEL:
-+ case MTK_PIN_CONFIG_RDSEL:
-+ reg = (param == MTK_PIN_CONFIG_TDSEL) ?
-+ PINCTRL_PIN_REG_TDSEL : PINCTRL_PIN_REG_RDSEL;
-+
-+ err = mtk_hw_set_value(hw, desc, reg, arg);
-+ if (err)
-+ goto err;
-+ break;
-+ case MTK_PIN_CONFIG_PU_ADV:
-+ case MTK_PIN_CONFIG_PD_ADV:
-+ if (hw->soc->adv_pull_set) {
-+ bool pullup;
-+
-+ pullup = param == MTK_PIN_CONFIG_PU_ADV;
-+ err = hw->soc->adv_pull_set(hw, desc, pullup,
-+ arg);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ case MTK_PIN_CONFIG_DRV_ADV:
-+ if (hw->soc->adv_drive_set) {
-+ err = hw->soc->adv_drive_set(hw, desc, arg);
-+ if (err)
-+ return err;
-+ } else {
-+ return -ENOTSUPP;
-+ }
-+ break;
-+ default:
-+ err = -ENOTSUPP;
-+ }
-+
-+err:
-+ return err;
-+}
-+
-+static struct mtk_pinctrl_group *
-+mtk_pctrl_find_group_by_pin(struct mtk_pinctrl *hw, u32 pin)
-+{
-+ int i;
-+
-+ for (i = 0; i < hw->soc->ngrps; i++) {
-+ struct mtk_pinctrl_group *grp = hw->groups + i;
-+
-+ if (grp->pin == pin)
-+ return grp;
-+ }
-+
-+ return NULL;
-+}
-+
-+static const struct mtk_func_desc *
-+mtk_pctrl_find_function_by_pin(struct mtk_pinctrl *hw, u32 pin_num, u32 fnum)
-+{
-+ const struct mtk_pin_desc *pin = hw->soc->pins + pin_num;
-+ const struct mtk_func_desc *func = pin->funcs;
-+
-+ while (func && func->name) {
-+ if (func->muxval == fnum)
-+ return func;
-+ func++;
-+ }
-+
-+ return NULL;
-+}
-+
-+static bool mtk_pctrl_is_function_valid(struct mtk_pinctrl *hw, u32 pin_num,
-+ u32 fnum)
-+{
-+ int i;
-+
-+ for (i = 0; i < hw->soc->npins; i++) {
-+ const struct mtk_pin_desc *pin = hw->soc->pins + i;
-+
-+ if (pin->number == pin_num) {
-+ const struct mtk_func_desc *func = pin->funcs;
-+
-+ while (func && func->name) {
-+ if (func->muxval == fnum)
-+ return true;
-+ func++;
-+ }
-+
-+ break;
-+ }
-+ }
-+
-+ return false;
-+}
-+
-+static int mtk_pctrl_dt_node_to_map_func(struct mtk_pinctrl *pctl,
-+ u32 pin, u32 fnum,
-+ struct mtk_pinctrl_group *grp,
-+ struct pinctrl_map **map,
-+ unsigned *reserved_maps,
-+ unsigned *num_maps)
-+{
-+ bool ret;
-+
-+ if (*num_maps == *reserved_maps)
-+ return -ENOSPC;
-+
-+ (*map)[*num_maps].type = PIN_MAP_TYPE_MUX_GROUP;
-+ (*map)[*num_maps].data.mux.group = grp->name;
-+
-+ ret = mtk_pctrl_is_function_valid(pctl, pin, fnum);
-+ if (!ret) {
-+ dev_err(pctl->dev, "invalid function %d on pin %d .\n",
-+ fnum, pin);
-+ return -EINVAL;
-+ }
-+
-+ (*map)[*num_maps].data.mux.function = mtk_gpio_functions[fnum];
-+ (*num_maps)++;
-+
-+ return 0;
-+}
-+
-+static int mtk_pctrl_dt_subnode_to_map(struct pinctrl_dev *pctldev,
-+ struct device_node *node,
-+ struct pinctrl_map **map,
-+ unsigned *reserved_maps,
-+ unsigned *num_maps)
-+{
-+ struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-+ int num_pins, num_funcs, maps_per_pin, i, err;
-+ struct mtk_pinctrl_group *grp;
-+ unsigned int num_configs;
-+ bool has_config = false;
-+ unsigned long *configs;
-+ u32 pinfunc, pin, func;
-+ struct property *pins;
-+ unsigned reserve = 0;
-+
-+ pins = of_find_property(node, "pinmux", NULL);
-+ if (!pins) {
-+ dev_err(hw->dev, "missing pins property in node %pOFn .\n",
-+ node);
-+ return -EINVAL;
-+ }
-+
-+ err = pinconf_generic_parse_dt_config(node, pctldev, &configs,
-+ &num_configs);
-+ if (err)
-+ return err;
-+
-+ if (num_configs)
-+ has_config = true;
-+
-+ num_pins = pins->length / sizeof(u32);
-+ num_funcs = num_pins;
-+ maps_per_pin = 0;
-+ if (num_funcs)
-+ maps_per_pin++;
-+ if (has_config && num_pins >= 1)
-+ maps_per_pin++;
-+
-+ if (!num_pins || !maps_per_pin) {
-+ err = -EINVAL;
-+ goto exit;
-+ }
-+
-+ reserve = num_pins * maps_per_pin;
-+
-+ err = pinctrl_utils_reserve_map(pctldev, map, reserved_maps, num_maps,
-+ reserve);
-+ if (err < 0)
-+ goto exit;
-+
-+ for (i = 0; i < num_pins; i++) {
-+ err = of_property_read_u32_index(node, "pinmux", i, &pinfunc);
-+ if (err)
-+ goto exit;
-+
-+ pin = MTK_GET_PIN_NO(pinfunc);
-+ func = MTK_GET_PIN_FUNC(pinfunc);
-+
-+ if (pin >= hw->soc->npins ||
-+ func >= ARRAY_SIZE(mtk_gpio_functions)) {
-+ dev_err(hw->dev, "invalid pins value.\n");
-+ err = -EINVAL;
-+ goto exit;
-+ }
-+
-+ grp = mtk_pctrl_find_group_by_pin(hw, pin);
-+ if (!grp) {
-+ dev_err(hw->dev, "unable to match pin %d to group\n",
-+ pin);
-+ err = -EINVAL;
-+ goto exit;
-+ }
-+
-+ err = mtk_pctrl_dt_node_to_map_func(hw, pin, func, grp, map,
-+ reserved_maps, num_maps);
-+ if (err < 0)
-+ goto exit;
-+
-+ if (has_config) {
-+ err = pinctrl_utils_add_map_configs(pctldev, map,
-+ reserved_maps,
-+ num_maps,
-+ grp->name,
-+ configs,
-+ num_configs,
-+ PIN_MAP_TYPE_CONFIGS_GROUP);
-+ if (err < 0)
-+ goto exit;
-+ }
-+ }
-+
-+ err = 0;
-+
-+exit:
-+ kfree(configs);
-+ return err;
-+}
-+
-+static int mtk_pctrl_dt_node_to_map(struct pinctrl_dev *pctldev,
-+ struct device_node *np_config,
-+ struct pinctrl_map **map,
-+ unsigned *num_maps)
-+{
-+ struct device_node *np;
-+ unsigned reserved_maps;
-+ int ret;
-+
-+ *map = NULL;
-+ *num_maps = 0;
-+ reserved_maps = 0;
-+
-+ for_each_child_of_node(np_config, np) {
-+ ret = mtk_pctrl_dt_subnode_to_map(pctldev, np, map,
-+ &reserved_maps,
-+ num_maps);
-+ if (ret < 0) {
-+ pinctrl_utils_free_map(pctldev, *map, *num_maps);
-+ of_node_put(np);
-+ return ret;
-+ }
-+ }
-+
-+ return 0;
-+}
-+
-+static int mtk_pctrl_get_groups_count(struct pinctrl_dev *pctldev)
-+{
-+ struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-+
-+ return hw->soc->ngrps;
-+}
-+
-+static const char *mtk_pctrl_get_group_name(struct pinctrl_dev *pctldev,
-+ unsigned group)
-+{
-+ struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-+
-+ return hw->groups[group].name;
-+}
-+
-+static int mtk_pctrl_get_group_pins(struct pinctrl_dev *pctldev,
-+ unsigned group, const unsigned **pins,
-+ unsigned *num_pins)
-+{
-+ struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-+
-+ *pins = (unsigned *)&hw->groups[group].pin;
-+ *num_pins = 1;
-+
-+ return 0;
-+}
-+
-+static const struct pinctrl_ops mtk_pctlops = {
-+ .dt_node_to_map = mtk_pctrl_dt_node_to_map,
-+ .dt_free_map = pinctrl_utils_free_map,
-+ .get_groups_count = mtk_pctrl_get_groups_count,
-+ .get_group_name = mtk_pctrl_get_group_name,
-+ .get_group_pins = mtk_pctrl_get_group_pins,
-+};
-+
-+static int mtk_pmx_get_funcs_cnt(struct pinctrl_dev *pctldev)
-+{
-+ return ARRAY_SIZE(mtk_gpio_functions);
-+}
-+
-+static const char *mtk_pmx_get_func_name(struct pinctrl_dev *pctldev,
-+ unsigned selector)
-+{
-+ return mtk_gpio_functions[selector];
-+}
-+
-+static int mtk_pmx_get_func_groups(struct pinctrl_dev *pctldev,
-+ unsigned function,
-+ const char * const **groups,
-+ unsigned * const num_groups)
-+{
-+ struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-+
-+ *groups = hw->grp_names;
-+ *num_groups = hw->soc->ngrps;
-+
-+ return 0;
-+}
-+
-+static int mtk_pmx_set_mux(struct pinctrl_dev *pctldev,
-+ unsigned function,
-+ unsigned group)
-+{
-+ struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-+ struct mtk_pinctrl_group *grp = hw->groups + group;
-+ const struct mtk_func_desc *desc_func;
-+ const struct mtk_pin_desc *desc;
-+ bool ret;
-+
-+ ret = mtk_pctrl_is_function_valid(hw, grp->pin, function);
-+ if (!ret) {
-+ dev_err(hw->dev, "invalid function %d on group %d .\n",
-+ function, group);
-+ return -EINVAL;
-+ }
-+
-+ desc_func = mtk_pctrl_find_function_by_pin(hw, grp->pin, function);
-+ if (!desc_func)
-+ return -EINVAL;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[grp->pin];
-+ mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_MODE, desc_func->muxval);
-+
-+ return 0;
-+}
-+
-+static const struct pinmux_ops mtk_pmxops = {
-+ .get_functions_count = mtk_pmx_get_funcs_cnt,
-+ .get_function_name = mtk_pmx_get_func_name,
-+ .get_function_groups = mtk_pmx_get_func_groups,
-+ .set_mux = mtk_pmx_set_mux,
-+ .gpio_set_direction = mtk_pinmux_gpio_set_direction,
-+ .gpio_request_enable = mtk_pinmux_gpio_request_enable,
-+};
-+
-+static int mtk_pconf_group_get(struct pinctrl_dev *pctldev, unsigned group,
-+ unsigned long *config)
-+{
-+ struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-+
-+ *config = hw->groups[group].config;
-+
-+ return 0;
-+}
-+
-+static int mtk_pconf_group_set(struct pinctrl_dev *pctldev, unsigned group,
-+ unsigned long *configs, unsigned num_configs)
-+{
-+ struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
-+ struct mtk_pinctrl_group *grp = &hw->groups[group];
-+ int i, ret;
-+
-+ for (i = 0; i < num_configs; i++) {
-+ ret = mtk_pinconf_set(pctldev, grp->pin,
-+ pinconf_to_config_param(configs[i]),
-+ pinconf_to_config_argument(configs[i]));
-+ if (ret < 0)
-+ return ret;
-+
-+ grp->config = configs[i];
-+ }
-+
-+ return 0;
-+}
-+
-+static const struct pinconf_ops mtk_confops = {
-+ .pin_config_get = mtk_pinconf_get,
-+ .pin_config_group_get = mtk_pconf_group_get,
-+ .pin_config_group_set = mtk_pconf_group_set,
-+};
-+
-+static struct pinctrl_desc mtk_desc = {
-+ .name = PINCTRL_PINCTRL_DEV,
-+ .pctlops = &mtk_pctlops,
-+ .pmxops = &mtk_pmxops,
-+ .confops = &mtk_confops,
-+ .owner = THIS_MODULE,
-+};
-+
-+static int mtk_gpio_get_direction(struct gpio_chip *chip, unsigned int gpio)
-+{
-+ struct mtk_pinctrl *hw = gpiochip_get_data(chip);
-+ const struct mtk_pin_desc *desc;
-+ int value, err;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[gpio];
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DIR, &value);
-+ if (err)
-+ return err;
-+
-+ return !value;
-+}
-+
-+static int mtk_gpio_get(struct gpio_chip *chip, unsigned int gpio)
-+{
-+ struct mtk_pinctrl *hw = gpiochip_get_data(chip);
-+ const struct mtk_pin_desc *desc;
-+ int value, err;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[gpio];
-+
-+ err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DI, &value);
-+ if (err)
-+ return err;
-+
-+ return !!value;
-+}
-+
-+static void mtk_gpio_set(struct gpio_chip *chip, unsigned int gpio, int value)
-+{
-+ struct mtk_pinctrl *hw = gpiochip_get_data(chip);
-+ const struct mtk_pin_desc *desc;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[gpio];
-+
-+ mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DO, !!value);
-+}
-+
-+static int mtk_gpio_direction_input(struct gpio_chip *chip, unsigned int gpio)
-+{
-+ return pinctrl_gpio_direction_input(chip->base + gpio);
-+}
-+
-+static int mtk_gpio_direction_output(struct gpio_chip *chip, unsigned int gpio,
-+ int value)
-+{
-+ mtk_gpio_set(chip, gpio, value);
-+
-+ return pinctrl_gpio_direction_output(chip->base + gpio);
-+}
-+
-+static int mtk_gpio_to_irq(struct gpio_chip *chip, unsigned int offset)
-+{
-+ struct mtk_pinctrl *hw = gpiochip_get_data(chip);
-+ const struct mtk_pin_desc *desc;
-+
-+ if (!hw->eint)
-+ return -ENOTSUPP;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[offset];
-+
-+ if (desc->eint.eint_n == EINT_NA)
-+ return -ENOTSUPP;
-+
-+ return mtk_eint_find_irq(hw->eint, desc->eint.eint_n);
-+}
-+
-+static int mtk_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
-+ unsigned long config)
-+{
-+ struct mtk_pinctrl *hw = gpiochip_get_data(chip);
-+ const struct mtk_pin_desc *desc;
-+ u32 debounce;
-+
-+ desc = (const struct mtk_pin_desc *)&hw->soc->pins[offset];
-+
-+ if (!hw->eint ||
-+ pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE ||
-+ desc->eint.eint_n == EINT_NA)
-+ return -ENOTSUPP;
-+
-+ debounce = pinconf_to_config_argument(config);
-+
-+ return mtk_eint_set_debounce(hw->eint, desc->eint.eint_n, debounce);
-+}
-+
-+static int mtk_build_gpiochip(struct mtk_pinctrl *hw, struct device_node *np)
-+{
-+ struct gpio_chip *chip = &hw->chip;
-+ int ret;
-+
-+ chip->label = PINCTRL_PINCTRL_DEV;
-+ chip->parent = hw->dev;
-+ chip->request = gpiochip_generic_request;
-+ chip->free = gpiochip_generic_free;
-+ chip->get_direction = mtk_gpio_get_direction;
-+ chip->direction_input = mtk_gpio_direction_input;
-+ chip->direction_output = mtk_gpio_direction_output;
-+ chip->get = mtk_gpio_get;
-+ chip->set = mtk_gpio_set;
-+ chip->to_irq = mtk_gpio_to_irq,
-+ chip->set_config = mtk_gpio_set_config,
-+ chip->base = -1;
-+ chip->ngpio = hw->soc->npins;
-+ chip->of_node = np;
-+ chip->of_gpio_n_cells = 2;
-+
-+ ret = gpiochip_add_data(chip, hw);
-+ if (ret < 0)
-+ return ret;
-+
-+ return 0;
-+}
-+
-+static int mtk_pctrl_build_state(struct platform_device *pdev)
-+{
-+ struct mtk_pinctrl *hw = platform_get_drvdata(pdev);
-+ int i;
-+
-+ /* Allocate groups */
-+ hw->groups = devm_kmalloc_array(&pdev->dev, hw->soc->ngrps,
-+ sizeof(*hw->groups), GFP_KERNEL);
-+ if (!hw->groups)
-+ return -ENOMEM;
-+
-+ /* We assume that one pin is one group, use pin name as group name. */
-+ hw->grp_names = devm_kmalloc_array(&pdev->dev, hw->soc->ngrps,
-+ sizeof(*hw->grp_names), GFP_KERNEL);
-+ if (!hw->grp_names)
-+ return -ENOMEM;
-+
-+ for (i = 0; i < hw->soc->npins; i++) {
-+ const struct mtk_pin_desc *pin = hw->soc->pins + i;
-+ struct mtk_pinctrl_group *group = hw->groups + i;
-+
-+ group->name = pin->name;
-+ group->pin = pin->number;
-+
-+ hw->grp_names[i] = pin->name;
-+ }
-+
-+ return 0;
-+}
-+
-+int mtk_paris_pinctrl_probe(struct platform_device *pdev,
-+ const struct mtk_pin_soc *soc)
-+{
-+ struct pinctrl_pin_desc *pins;
-+ struct mtk_pinctrl *hw;
-+ struct resource *res;
-+ int err, i;
-+
-+ hw = devm_kzalloc(&pdev->dev, sizeof(*hw), GFP_KERNEL);
-+ if (!hw)
-+ return -ENOMEM;
-+
-+ platform_set_drvdata(pdev, hw);
-+ hw->soc = soc;
-+ hw->dev = &pdev->dev;
-+
-+ if (!hw->soc->nbase_names) {
-+ dev_err(&pdev->dev,
-+ "SoC should be assigned at least one register base\n");
-+ return -EINVAL;
-+ }
-+
-+ hw->base = devm_kmalloc_array(&pdev->dev, hw->soc->nbase_names,
-+ sizeof(*hw->base), GFP_KERNEL);
-+ if (!hw->base)
-+ return -ENOMEM;
-+
-+ for (i = 0; i < hw->soc->nbase_names; i++) {
-+ res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
-+ hw->soc->base_names[i]);
-+ if (!res) {
-+ dev_err(&pdev->dev, "missing IO resource\n");
-+ return -ENXIO;
-+ }
-+
-+ hw->base[i] = devm_ioremap_resource(&pdev->dev, res);
-+ if (IS_ERR(hw->base[i]))
-+ return PTR_ERR(hw->base[i]);
-+ }
-+
-+ hw->nbase = hw->soc->nbase_names;
-+
-+ err = mtk_pctrl_build_state(pdev);
-+ if (err) {
-+ dev_err(&pdev->dev, "build state failed: %d\n", err);
-+ return -EINVAL;
-+ }
-+
-+ /* Copy from internal struct mtk_pin_desc to register to the core */
-+ pins = devm_kmalloc_array(&pdev->dev, hw->soc->npins, sizeof(*pins),
-+ GFP_KERNEL);
-+ if (!pins)
-+ return -ENOMEM;
-+
-+ for (i = 0; i < hw->soc->npins; i++) {
-+ pins[i].number = hw->soc->pins[i].number;
-+ pins[i].name = hw->soc->pins[i].name;
-+ }
-+
-+ /* Setup pins descriptions per SoC types */
-+ mtk_desc.pins = (const struct pinctrl_pin_desc *)pins;
-+ mtk_desc.npins = hw->soc->npins;
-+ mtk_desc.num_custom_params = ARRAY_SIZE(mtk_custom_bindings);
-+ mtk_desc.custom_params = mtk_custom_bindings;
-+#ifdef CONFIG_DEBUG_FS
-+ mtk_desc.custom_conf_items = mtk_conf_items;
-+#endif
-+
-+ err = devm_pinctrl_register_and_init(&pdev->dev, &mtk_desc, hw,
-+ &hw->pctrl);
-+ if (err)
-+ return err;
-+
-+ err = pinctrl_enable(hw->pctrl);
-+ if (err)
-+ return err;
-+
-+ err = mtk_build_eint(hw, pdev);
-+ if (err)
-+ dev_warn(&pdev->dev,
-+ "Failed to add EINT, but pinctrl still can work\n");
-+
-+ /* Build gpiochip should be after pinctrl_enable is done */
-+ err = mtk_build_gpiochip(hw, pdev->dev.of_node);
-+ if (err) {
-+ dev_err(&pdev->dev, "Failed to add gpio_chip\n");
-+ return err;
-+ }
-+
-+ platform_set_drvdata(pdev, hw);
-+
-+ return 0;
-+}
-+
-+static int mtk_paris_pinctrl_suspend(struct device *device)
-+{
-+ struct mtk_pinctrl *pctl = dev_get_drvdata(device);
-+
-+ return mtk_eint_do_suspend(pctl->eint);
-+}
-+
-+static int mtk_paris_pinctrl_resume(struct device *device)
-+{
-+ struct mtk_pinctrl *pctl = dev_get_drvdata(device);
-+
-+ return mtk_eint_do_resume(pctl->eint);
-+}
-+
-+const struct dev_pm_ops mtk_paris_pinctrl_pm_ops = {
-+ .suspend_noirq = mtk_paris_pinctrl_suspend,
-+ .resume_noirq = mtk_paris_pinctrl_resume,
-+};
---- /dev/null
-+++ b/drivers/pinctrl/mediatek/pinctrl-paris.h
-@@ -0,0 +1,65 @@
-+/* SPDX-License-Identifier: GPL-2.0 */
-+/*
-+ * Copyright (C) 2018 MediaTek Inc.
-+ *
-+ * Author: Sean Wang <sean.wang@mediatek.com>
-+ * Zhiyong Tao <zhiyong.tao@mediatek.com>
-+ * Hongzhou.Yang <hongzhou.yang@mediatek.com>
-+ */
-+#ifndef __PINCTRL_PARIS_H
-+#define __PINCTRL_PARIS_H
-+
-+#include <linux/io.h>
-+#include <linux/init.h>
-+#include <linux/of.h>
-+#include <linux/of_platform.h>
-+#include <linux/platform_device.h>
-+#include <linux/pinctrl/pinctrl.h>
-+#include <linux/pinctrl/pinmux.h>
-+#include <linux/pinctrl/pinconf.h>
-+#include <linux/pinctrl/pinconf-generic.h>
-+
-+#include "../core.h"
-+#include "../pinconf.h"
-+#include "../pinctrl-utils.h"
-+#include "../pinmux.h"
-+#include "mtk-eint.h"
-+#include "pinctrl-mtk-common-v2.h"
-+
-+#define MTK_RANGE(_a) { .range = (_a), .nranges = ARRAY_SIZE(_a), }
-+
-+#define MTK_EINT_FUNCTION(_eintmux, _eintnum) \
-+ { \
-+ .eint_m = _eintmux, \
-+ .eint_n = _eintnum, \
-+ }
-+
-+#define MTK_FUNCTION(_val, _name) \
-+ { \
-+ .muxval = _val, \
-+ .name = _name, \
-+ }
-+
-+#define MTK_PIN(_number, _name, _eint, _drv_n, ...) { \
-+ .number = _number, \
-+ .name = _name, \
-+ .eint = _eint, \
-+ .drv_n = _drv_n, \
-+ .funcs = (struct mtk_func_desc[]){ \
-+ __VA_ARGS__, { } }, \
-+ }
-+
-+#define PINCTRL_PIN_GROUP(name, id) \
-+ { \
-+ name, \
-+ id##_pins, \
-+ ARRAY_SIZE(id##_pins), \
-+ id##_funcs, \
-+ }
-+
-+int mtk_paris_pinctrl_probe(struct platform_device *pdev,
-+ const struct mtk_pin_soc *soc);
-+
-+extern const struct dev_pm_ops mtk_paris_pinctrl_pm_ops;
-+
-+#endif /* __PINCTRL_PARIS_H */
diff --git a/target/linux/mediatek/patches-4.19/0006-mtd-spi-nor-mtk-quadspi-add-SNOR_HWCAPS_READ-to-spi_.patch b/target/linux/mediatek/patches-4.19/0006-mtd-spi-nor-mtk-quadspi-add-SNOR_HWCAPS_READ-to-spi_.patch
deleted file mode 100644
index d0f74f3dcb..0000000000
--- a/target/linux/mediatek/patches-4.19/0006-mtd-spi-nor-mtk-quadspi-add-SNOR_HWCAPS_READ-to-spi_.patch
+++ /dev/null
@@ -1,29 +0,0 @@
-From 9cca9b3e55989f8b227d05897877648d67910a6d Mon Sep 17 00:00:00 2001
-From: Guochun Mao <guochun.mao@mediatek.com>
-Date: Wed, 16 Jan 2019 10:12:04 +0800
-Subject: [PATCH] mtd: spi-nor: mtk-quadspi: add SNOR_HWCAPS_READ to
- spi_nor_hwcaps mask
-
-SNOR_HWCAPS_READ should be supported by this controller, so add this
-flag to spi_nor_hwcaps mask.
-
-Signed-off-by: Guochun Mao <guochun.mao@mediatek.com>
-Signed-off-by: Ryder Lee <ryder.lee@mediatek.com>
-Reviewed-by: Tudor Ambarus <tudor.ambarus@microchip.com>
-Signed-off-by: Boris Brezillon <bbrezillon@kernel.org>
----
- drivers/mtd/spi-nor/mtk-quadspi.c | 3 ++-
- 1 file changed, 2 insertions(+), 1 deletion(-)
-
---- a/drivers/mtd/spi-nor/mtk-quadspi.c
-+++ b/drivers/mtd/spi-nor/mtk-quadspi.c
-@@ -431,7 +431,8 @@ static int mtk_nor_init(struct mtk_nor *
- struct device_node *flash_node)
- {
- const struct spi_nor_hwcaps hwcaps = {
-- .mask = SNOR_HWCAPS_READ_FAST |
-+ .mask = SNOR_HWCAPS_READ |
-+ SNOR_HWCAPS_READ_FAST |
- SNOR_HWCAPS_READ_1_1_2 |
- SNOR_HWCAPS_PP,
- };
diff --git a/target/linux/mediatek/patches-4.19/0101-pci-mediatek-backport-fix-pcie.patch b/target/linux/mediatek/patches-4.19/0101-pci-mediatek-backport-fix-pcie.patch
deleted file mode 100644
index f350564977..0000000000
--- a/target/linux/mediatek/patches-4.19/0101-pci-mediatek-backport-fix-pcie.patch
+++ /dev/null
@@ -1,376 +0,0 @@
---- a/drivers/clk/clk-devres.c
-+++ b/drivers/clk/clk-devres.c
-@@ -34,6 +34,17 @@ struct clk *devm_clk_get(struct device *
- }
- EXPORT_SYMBOL(devm_clk_get);
-
-+struct clk *devm_clk_get_optional(struct device *dev, const char *id)
-+{
-+ struct clk *clk = devm_clk_get(dev, id);
-+
-+ if (clk == ERR_PTR(-ENOENT))
-+ return NULL;
-+
-+ return clk;
-+}
-+EXPORT_SYMBOL(devm_clk_get_optional);
-+
- struct clk_bulk_devres {
- struct clk_bulk_data *clks;
- int num_clks;
---- a/drivers/pci/controller/pcie-mediatek.c
-+++ b/drivers/pci/controller/pcie-mediatek.c
-@@ -15,6 +15,7 @@
- #include <linux/irqdomain.h>
- #include <linux/kernel.h>
- #include <linux/msi.h>
-+#include <linux/module.h>
- #include <linux/of_address.h>
- #include <linux/of_pci.h>
- #include <linux/of_platform.h>
-@@ -167,6 +168,7 @@ struct mtk_pcie_soc {
- * @phy: pointer to PHY control block
- * @lane: lane count
- * @slot: port slot
-+ * @irq: GIC irq
- * @irq_domain: legacy INTx IRQ domain
- * @inner_domain: inner IRQ domain
- * @msi_domain: MSI IRQ domain
-@@ -187,6 +189,7 @@ struct mtk_pcie_port {
- struct phy *phy;
- u32 lane;
- u32 slot;
-+ int irq;
- struct irq_domain *irq_domain;
- struct irq_domain *inner_domain;
- struct irq_domain *msi_domain;
-@@ -230,10 +233,8 @@ static void mtk_pcie_subsys_powerdown(st
-
- clk_disable_unprepare(pcie->free_ck);
-
-- if (dev->pm_domain) {
-- pm_runtime_put_sync(dev);
-- pm_runtime_disable(dev);
-- }
-+ pm_runtime_put_sync(dev);
-+ pm_runtime_disable(dev);
- }
-
- static void mtk_pcie_port_free(struct mtk_pcie_port *port)
-@@ -537,6 +538,27 @@ static void mtk_pcie_enable_msi(struct m
- writel(val, port->base + PCIE_INT_MASK);
- }
-
-+static void mtk_pcie_irq_teardown(struct mtk_pcie *pcie)
-+{
-+ struct mtk_pcie_port *port, *tmp;
-+
-+ list_for_each_entry_safe(port, tmp, &pcie->ports, list) {
-+ irq_set_chained_handler_and_data(port->irq, NULL, NULL);
-+
-+ if (port->irq_domain)
-+ irq_domain_remove(port->irq_domain);
-+
-+ if (IS_ENABLED(CONFIG_PCI_MSI)) {
-+ if (port->msi_domain)
-+ irq_domain_remove(port->msi_domain);
-+ if (port->inner_domain)
-+ irq_domain_remove(port->inner_domain);
-+ }
-+
-+ irq_dispose_mapping(port->irq);
-+ }
-+}
-+
- static int mtk_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
- irq_hw_number_t hwirq)
- {
-@@ -566,6 +588,7 @@ static int mtk_pcie_init_irq_domain(stru
-
- port->irq_domain = irq_domain_add_linear(pcie_intc_node, PCI_NUM_INTX,
- &intx_domain_ops, port);
-+ of_node_put(pcie_intc_node);
- if (!port->irq_domain) {
- dev_err(dev, "failed to get INTx IRQ domain\n");
- return -ENODEV;
-@@ -627,7 +650,7 @@ static int mtk_pcie_setup_irq(struct mtk
- struct mtk_pcie *pcie = port->pcie;
- struct device *dev = pcie->dev;
- struct platform_device *pdev = to_platform_device(dev);
-- int err, irq;
-+ int err;
-
- err = mtk_pcie_init_irq_domain(port, node);
- if (err) {
-@@ -635,8 +658,9 @@ static int mtk_pcie_setup_irq(struct mtk
- return err;
- }
-
-- irq = platform_get_irq(pdev, port->slot);
-- irq_set_chained_handler_and_data(irq, mtk_pcie_intr_handler, port);
-+ port->irq = platform_get_irq(pdev, port->slot);
-+ irq_set_chained_handler_and_data(port->irq,
-+ mtk_pcie_intr_handler, port);
-
- return 0;
- }
-@@ -912,49 +936,29 @@ static int mtk_pcie_parse_port(struct mt
-
- /* sys_ck might be divided into the following parts in some chips */
- snprintf(name, sizeof(name), "ahb_ck%d", slot);
-- port->ahb_ck = devm_clk_get(dev, name);
-- if (IS_ERR(port->ahb_ck)) {
-- if (PTR_ERR(port->ahb_ck) == -EPROBE_DEFER)
-- return -EPROBE_DEFER;
--
-- port->ahb_ck = NULL;
-- }
-+ port->ahb_ck = devm_clk_get_optional(dev, name);
-+ if (IS_ERR(port->ahb_ck))
-+ return PTR_ERR(port->ahb_ck);
-
- snprintf(name, sizeof(name), "axi_ck%d", slot);
-- port->axi_ck = devm_clk_get(dev, name);
-- if (IS_ERR(port->axi_ck)) {
-- if (PTR_ERR(port->axi_ck) == -EPROBE_DEFER)
-- return -EPROBE_DEFER;
--
-- port->axi_ck = NULL;
-- }
-+ port->axi_ck = devm_clk_get_optional(dev, name);
-+ if (IS_ERR(port->axi_ck))
-+ return PTR_ERR(port->axi_ck);
-
- snprintf(name, sizeof(name), "aux_ck%d", slot);
-- port->aux_ck = devm_clk_get(dev, name);
-- if (IS_ERR(port->aux_ck)) {
-- if (PTR_ERR(port->aux_ck) == -EPROBE_DEFER)
-- return -EPROBE_DEFER;
--
-- port->aux_ck = NULL;
-- }
-+ port->aux_ck = devm_clk_get_optional(dev, name);
-+ if (IS_ERR(port->aux_ck))
-+ return PTR_ERR(port->aux_ck);
-
- snprintf(name, sizeof(name), "obff_ck%d", slot);
-- port->obff_ck = devm_clk_get(dev, name);
-- if (IS_ERR(port->obff_ck)) {
-- if (PTR_ERR(port->obff_ck) == -EPROBE_DEFER)
-- return -EPROBE_DEFER;
--
-- port->obff_ck = NULL;
-- }
-+ port->obff_ck = devm_clk_get_optional(dev, name);
-+ if (IS_ERR(port->obff_ck))
-+ return PTR_ERR(port->obff_ck);
-
- snprintf(name, sizeof(name), "pipe_ck%d", slot);
-- port->pipe_ck = devm_clk_get(dev, name);
-- if (IS_ERR(port->pipe_ck)) {
-- if (PTR_ERR(port->pipe_ck) == -EPROBE_DEFER)
-- return -EPROBE_DEFER;
--
-- port->pipe_ck = NULL;
-- }
-+ port->pipe_ck = devm_clk_get_optional(dev, name);
-+ if (IS_ERR(port->pipe_ck))
-+ return PTR_ERR(port->pipe_ck);
-
- snprintf(name, sizeof(name), "pcie-rst%d", slot);
- port->reset = devm_reset_control_get_optional_exclusive(dev, name);
-@@ -1007,10 +1011,8 @@ static int mtk_pcie_subsys_powerup(struc
- pcie->free_ck = NULL;
- }
-
-- if (dev->pm_domain) {
-- pm_runtime_enable(dev);
-- pm_runtime_get_sync(dev);
-- }
-+ pm_runtime_enable(dev);
-+ pm_runtime_get_sync(dev);
-
- /* enable top level clock */
- err = clk_prepare_enable(pcie->free_ck);
-@@ -1022,10 +1024,8 @@ static int mtk_pcie_subsys_powerup(struc
- return 0;
-
- err_free_ck:
-- if (dev->pm_domain) {
-- pm_runtime_put_sync(dev);
-- pm_runtime_disable(dev);
-- }
-+ pm_runtime_put_sync(dev);
-+ pm_runtime_disable(dev);
-
- return err;
- }
-@@ -1130,36 +1130,6 @@ static int mtk_pcie_request_resources(st
- return err;
-
- err = devm_pci_remap_iospace(dev, &pcie->pio, pcie->io.start);
-- if (err)
-- return err;
--
-- return 0;
--}
--
--static int mtk_pcie_register_host(struct pci_host_bridge *host)
--{
-- struct mtk_pcie *pcie = pci_host_bridge_priv(host);
-- struct pci_bus *child;
-- int err;
--
-- host->busnr = pcie->busn.start;
-- host->dev.parent = pcie->dev;
-- host->ops = pcie->soc->ops;
-- host->map_irq = of_irq_parse_and_map_pci;
-- host->swizzle_irq = pci_common_swizzle;
-- host->sysdata = pcie;
--
-- err = pci_scan_root_bus_bridge(host);
-- if (err < 0)
-- return err;
--
-- pci_bus_size_bridges(host->bus);
-- pci_bus_assign_resources(host->bus);
--
-- list_for_each_entry(child, &host->bus->children, node)
-- pcie_bus_configure_settings(child);
--
-- pci_bus_add_devices(host->bus);
-
- return 0;
- }
-@@ -1190,7 +1160,14 @@ static int mtk_pcie_probe(struct platfor
- if (err)
- goto put_resources;
-
-- err = mtk_pcie_register_host(host);
-+ host->busnr = pcie->busn.start;
-+ host->dev.parent = pcie->dev;
-+ host->ops = pcie->soc->ops;
-+ host->map_irq = of_irq_parse_and_map_pci;
-+ host->swizzle_irq = pci_common_swizzle;
-+ host->sysdata = pcie;
-+
-+ err = pci_host_probe(host);
- if (err)
- goto put_resources;
-
-@@ -1203,6 +1180,80 @@ put_resources:
- return err;
- }
-
-+
-+static void mtk_pcie_free_resources(struct mtk_pcie *pcie)
-+{
-+ struct pci_host_bridge *host = pci_host_bridge_from_priv(pcie);
-+ struct list_head *windows = &host->windows;
-+
-+ pci_free_resource_list(windows);
-+}
-+
-+static int mtk_pcie_remove(struct platform_device *pdev)
-+{
-+ struct mtk_pcie *pcie = platform_get_drvdata(pdev);
-+ struct pci_host_bridge *host = pci_host_bridge_from_priv(pcie);
-+
-+ pci_stop_root_bus(host->bus);
-+ pci_remove_root_bus(host->bus);
-+ mtk_pcie_free_resources(pcie);
-+
-+ mtk_pcie_irq_teardown(pcie);
-+
-+ mtk_pcie_put_resources(pcie);
-+
-+ return 0;
-+}
-+
-+static int __maybe_unused mtk_pcie_suspend_noirq(struct device *dev)
-+{
-+ struct mtk_pcie *pcie = dev_get_drvdata(dev);
-+ struct mtk_pcie_port *port;
-+
-+ if (list_empty(&pcie->ports))
-+ return 0;
-+
-+ list_for_each_entry(port, &pcie->ports, list) {
-+ clk_disable_unprepare(port->pipe_ck);
-+ clk_disable_unprepare(port->obff_ck);
-+ clk_disable_unprepare(port->axi_ck);
-+ clk_disable_unprepare(port->aux_ck);
-+ clk_disable_unprepare(port->ahb_ck);
-+ clk_disable_unprepare(port->sys_ck);
-+ phy_power_off(port->phy);
-+ phy_exit(port->phy);
-+ }
-+
-+ clk_disable_unprepare(pcie->free_ck);
-+
-+ return 0;
-+}
-+
-+static int __maybe_unused mtk_pcie_resume_noirq(struct device *dev)
-+{
-+ struct mtk_pcie *pcie = dev_get_drvdata(dev);
-+ struct mtk_pcie_port *port, *tmp;
-+
-+ if (list_empty(&pcie->ports))
-+ return 0;
-+
-+ clk_prepare_enable(pcie->free_ck);
-+
-+ list_for_each_entry_safe(port, tmp, &pcie->ports, list)
-+ mtk_pcie_enable_port(port);
-+
-+ /* In case of EP was removed while system suspend. */
-+ if (list_empty(&pcie->ports))
-+ clk_disable_unprepare(pcie->free_ck);
-+
-+ return 0;
-+}
-+
-+static const struct dev_pm_ops mtk_pcie_pm_ops = {
-+ SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(mtk_pcie_suspend_noirq,
-+ mtk_pcie_resume_noirq)
-+};
-+
- static const struct mtk_pcie_soc mtk_pcie_soc_v1 = {
- .ops = &mtk_pcie_ops,
- .startup = mtk_pcie_startup_port,
-@@ -1241,10 +1292,13 @@ static const struct of_device_id mtk_pci
-
- static struct platform_driver mtk_pcie_driver = {
- .probe = mtk_pcie_probe,
-+ .remove = mtk_pcie_remove,
- .driver = {
- .name = "mtk-pcie",
- .of_match_table = mtk_pcie_ids,
- .suppress_bind_attrs = true,
-+ .pm = &mtk_pcie_pm_ops,
- },
- };
--builtin_platform_driver(mtk_pcie_driver);
-+module_platform_driver(mtk_pcie_driver);
-+MODULE_LICENSE("GPL v2");
---- a/include/linux/clk.h
-+++ b/include/linux/clk.h
-@@ -349,6 +349,17 @@ int __must_check devm_clk_bulk_get(struc
- struct clk *devm_clk_get(struct device *dev, const char *id);
-
- /**
-+ * devm_clk_get_optional - lookup and obtain a managed reference to an optional
-+ * clock producer.
-+ * @dev: device for clock "consumer"
-+ * @id: clock consumer ID
-+ *
-+ * Behaves the same as devm_clk_get() except where there is no clock producer.
-+ * In this case, instead of returning -ENOENT, the function returns NULL.
-+ */
-+struct clk *devm_clk_get_optional(struct device *dev, const char *id);
-+
-+/**
- * devm_get_clk_from_child - lookup and obtain a managed reference to a
- * clock producer from child node.
- * @dev: device for clock "consumer"
diff --git a/target/linux/mediatek/patches-4.19/0227-arm-dts-Add-Unielec-U7623-DTS.patch b/target/linux/mediatek/patches-4.19/0227-arm-dts-Add-Unielec-U7623-DTS.patch
deleted file mode 100644
index 7b92141c5f..0000000000
--- a/target/linux/mediatek/patches-4.19/0227-arm-dts-Add-Unielec-U7623-DTS.patch
+++ /dev/null
@@ -1,396 +0,0 @@
-From 004eb24e939b5b31f828333f37fb5cb2a877d6f2 Mon Sep 17 00:00:00 2001
-From: Kristian Evensen <kristian.evensen@gmail.com>
-Date: Sun, 17 Jun 2018 14:41:47 +0200
-Subject: [PATCH] arm: dts: Add Unielec U7623 DTS
-
----
- arch/arm/boot/dts/Makefile | 1 +
- .../dts/mt7623a-unielec-u7623-02-emmc-512m.dts | 18 +
- .../boot/dts/mt7623a-unielec-u7623-02-emmc.dtsi | 366 +++++++++++++++++++++
- 3 files changed, 385 insertions(+)
- create mode 100644 arch/arm/boot/dts/mt7623a-unielec-u7623-02-emmc-512m.dts
- create mode 100644 arch/arm/boot/dts/mt7623a-unielec-u7623-02-emmc.dtsi
-
---- a/arch/arm/boot/dts/Makefile
-+++ b/arch/arm/boot/dts/Makefile
-@@ -1193,6 +1193,7 @@ dtb-$(CONFIG_ARCH_MEDIATEK) += \
- mt7623a-rfb-nand.dtb \
- mt7623n-rfb-emmc.dtb \
- mt7623n-bananapi-bpi-r2.dtb \
-+ mt7623a-unielec-u7623-02-emmc-512m.dtb \
- mt8127-moose.dtb \
- mt8135-evbp1.dtb
- dtb-$(CONFIG_ARCH_ZX) += zx296702-ad1.dtb
---- /dev/null
-+++ b/arch/arm/boot/dts/mt7623a-unielec-u7623-02-emmc-512m.dts
-@@ -0,0 +1,18 @@
-+/*
-+ * Copyright 2018 Kristian Evensen <kristian.evensen@gmail.com>
-+ *
-+ * SPDX-License-Identifier: (GPL-2.0+ OR MIT)
-+ */
-+
-+/dts-v1/;
-+#include "mt7623a-unielec-u7623-02-emmc.dtsi"
-+
-+/ {
-+ model = "UniElec U7623-02 eMMC (512M RAM)";
-+ compatible = "unielec,u7623-02-emmc-512m", "unielec,u7623-02-emmc", "mediatek,mt7623";
-+
-+ memory@80000000 {
-+ device_type = "memory";
-+ reg = <0 0x80000000 0 0x20000000>;
-+ };
-+};
---- /dev/null
-+++ b/arch/arm/boot/dts/mt7623a-unielec-u7623-02-emmc.dtsi
-@@ -0,0 +1,349 @@
-+/*
-+ * Copyright 2018 Kristian Evensen <kristian.evensen@gmail.com>
-+ *
-+ * SPDX-License-Identifier: (GPL-2.0+ OR MIT)
-+ */
-+
-+#include <dt-bindings/input/input.h>
-+#include "mt7623.dtsi"
-+#include "mt6323.dtsi"
-+
-+/ {
-+ compatible = "unielec,u7623-02-emmc", "mediatek,mt7623";
-+
-+ aliases {
-+ serial2 = &uart2;
-+ };
-+
-+ chosen {
-+ bootargs = "root=/dev/mmcblk0p2 rootfstype=squashfs,f2fs";
-+ stdout-path = "serial2:115200n8";
-+ };
-+
-+ cpus {
-+ cpu@0 {
-+ proc-supply = <&mt6323_vproc_reg>;
-+ };
-+
-+ cpu@1 {
-+ proc-supply = <&mt6323_vproc_reg>;
-+ };
-+
-+ cpu@2 {
-+ proc-supply = <&mt6323_vproc_reg>;
-+ };
-+
-+ cpu@3 {
-+ proc-supply = <&mt6323_vproc_reg>;
-+ };
-+ };
-+
-+ reg_1p8v: regulator-1p8v {
-+ compatible = "regulator-fixed";
-+ regulator-name = "fixed-1.8V";
-+ regulator-min-microvolt = <1800000>;
-+ regulator-max-microvolt = <1800000>;
-+ regulator-boot-on;
-+ regulator-always-on;
-+ };
-+
-+ reg_3p3v: regulator-3p3v {
-+ compatible = "regulator-fixed";
-+ regulator-name = "fixed-3.3V";
-+ regulator-min-microvolt = <3300000>;
-+ regulator-max-microvolt = <3300000>;
-+ regulator-boot-on;
-+ regulator-always-on;
-+ };
-+
-+ reg_5v: regulator-5v {
-+ compatible = "regulator-fixed";
-+ regulator-name = "fixed-5V";
-+ regulator-min-microvolt = <5000000>;
-+ regulator-max-microvolt = <5000000>;
-+ regulator-boot-on;
-+ regulator-always-on;
-+ };
-+
-+ gpio-keys {
-+ compatible = "gpio-keys";
-+ pinctrl-names = "default";
-+ pinctrl-0 = <&key_pins_a>;
-+
-+ factory {
-+ label = "factory";
-+ linux,code = <KEY_RESTART>;
-+ gpios = <&pio 256 GPIO_ACTIVE_LOW>;
-+ };
-+ };
-+
-+ leds {
-+ compatible = "gpio-leds";
-+ pinctrl-names = "default";
-+ pinctrl-0 = <&led_pins_unielec>;
-+
-+ led3 {
-+ label = "u7623-01:green:led3";
-+ gpios = <&pio 14 GPIO_ACTIVE_LOW>;
-+ default-state = "off";
-+ };
-+
-+ led4 {
-+ label = "u7623-01:green:led4";
-+ gpios = <&pio 15 GPIO_ACTIVE_LOW>;
-+ default-state = "off";
-+ };
-+ };
-+
-+ mt7530: switch@0 {
-+ compatible = "mediatek,mt7530";
-+ #address-cells = <1>;
-+ #size-cells = <0>;
-+ };
-+};
-+
-+&crypto {
-+ status = "okay";
-+};
-+
-+&eth {
-+ status = "okay";
-+
-+ gmac0: mac@0 {
-+ compatible = "mediatek,eth-mac";
-+ reg = <0>;
-+ phy-mode = "trgmii";
-+
-+ fixed-link {
-+ speed = <1000>;
-+ full-duplex;
-+ pause;
-+ };
-+ };
-+
-+ mdio: mdio-bus {
-+ #address-cells = <1>;
-+ #size-cells = <0>;
-+ phy5: ethernet-phy@5 {
-+ reg = <5>;
-+ phy-mode = "rgmii-rxid";
-+ };
-+ };
-+};
-+
-+&mt7530 {
-+ compatible = "mediatek,mt7530";
-+ #address-cells = <1>;
-+ #size-cells = <0>;
-+ reg = <0>;
-+ pinctrl-names = "default";
-+ mediatek,mcm;
-+ resets = <&ethsys 2>;
-+ reset-names = "mcm";
-+ core-supply = <&mt6323_vpa_reg>;
-+ io-supply = <&mt6323_vemc3v3_reg>;
-+
-+ dsa,mii-bus = <&mdio>;
-+
-+ ports {
-+ #address-cells = <1>;
-+ #size-cells = <0>;
-+ reg = <0>;
-+
-+ port@0 {
-+ reg = <0>;
-+ label = "lan0";
-+ cpu = <&cpu_port0>;
-+ };
-+
-+ port@1 {
-+ reg = <1>;
-+ label = "lan1";
-+ cpu = <&cpu_port0>;
-+ };
-+
-+ port@2 {
-+ reg = <2>;
-+ label = "lan2";
-+ cpu = <&cpu_port0>;
-+ };
-+
-+ port@3 {
-+ reg = <3>;
-+ label = "lan3";
-+ cpu = <&cpu_port0>;
-+ };
-+
-+ port@4 {
-+ reg = <4>;
-+ label = "wan";
-+ cpu = <&cpu_port0>;
-+ };
-+
-+ cpu_port0: port@6 {
-+ reg = <6>;
-+ label = "cpu";
-+ ethernet = <&gmac0>;
-+ phy-mode = "trgmii";
-+
-+ fixed-link {
-+ speed = <1000>;
-+ full-duplex;
-+ };
-+ };
-+ };
-+};
-+
-+&mmc0 {
-+ pinctrl-names = "default", "state_uhs";
-+ pinctrl-0 = <&mmc0_pins_default>;
-+ pinctrl-1 = <&mmc0_pins_uhs>;
-+ status = "okay";
-+ bus-width = <8>;
-+ max-frequency = <50000000>;
-+ cap-mmc-highspeed;
-+ vmmc-supply = <&reg_3p3v>;
-+ vqmmc-supply = <&reg_1p8v>;
-+ non-removable;
-+};
-+
-+&pio {
-+ key_pins_a: keys-alt {
-+ pins-keys {
-+ pinmux = <MT7623_PIN_256_GPIO256_FUNC_GPIO256>,
-+ <MT7623_PIN_257_GPIO257_FUNC_GPIO257>;
-+ input-enable;
-+ };
-+ };
-+
-+ led_pins_unielec: leds-unielec {
-+ pins-leds {
-+ pinmux = <MT7623_PIN_14_GPIO14_FUNC_GPIO14>,
-+ <MT7623_PIN_15_GPIO15_FUNC_GPIO15>;
-+ };
-+ };
-+
-+ mmc0_pins_default: mmc0default {
-+ pins_cmd_dat {
-+ pinmux = <MT7623_PIN_111_MSDC0_DAT7_FUNC_MSDC0_DAT7>,
-+ <MT7623_PIN_112_MSDC0_DAT6_FUNC_MSDC0_DAT6>,
-+ <MT7623_PIN_113_MSDC0_DAT5_FUNC_MSDC0_DAT5>,
-+ <MT7623_PIN_114_MSDC0_DAT4_FUNC_MSDC0_DAT4>,
-+ <MT7623_PIN_118_MSDC0_DAT3_FUNC_MSDC0_DAT3>,
-+ <MT7623_PIN_119_MSDC0_DAT2_FUNC_MSDC0_DAT2>,
-+ <MT7623_PIN_120_MSDC0_DAT1_FUNC_MSDC0_DAT1>,
-+ <MT7623_PIN_121_MSDC0_DAT0_FUNC_MSDC0_DAT0>,
-+ <MT7623_PIN_116_MSDC0_CMD_FUNC_MSDC0_CMD>;
-+ input-enable;
-+ bias-pull-up;
-+ };
-+
-+ pins_clk {
-+ pinmux = <MT7623_PIN_117_MSDC0_CLK_FUNC_MSDC0_CLK>;
-+ bias-pull-down;
-+ };
-+
-+ pins_rst {
-+ pinmux = <MT7623_PIN_115_MSDC0_RSTB_FUNC_MSDC0_RSTB>;
-+ bias-pull-up;
-+ };
-+ };
-+
-+ mmc0_pins_uhs: mmc0 {
-+ pins_cmd_dat {
-+ pinmux = <MT7623_PIN_111_MSDC0_DAT7_FUNC_MSDC0_DAT7>,
-+ <MT7623_PIN_112_MSDC0_DAT6_FUNC_MSDC0_DAT6>,
-+ <MT7623_PIN_113_MSDC0_DAT5_FUNC_MSDC0_DAT5>,
-+ <MT7623_PIN_114_MSDC0_DAT4_FUNC_MSDC0_DAT4>,
-+ <MT7623_PIN_118_MSDC0_DAT3_FUNC_MSDC0_DAT3>,
-+ <MT7623_PIN_119_MSDC0_DAT2_FUNC_MSDC0_DAT2>,
-+ <MT7623_PIN_120_MSDC0_DAT1_FUNC_MSDC0_DAT1>,
-+ <MT7623_PIN_121_MSDC0_DAT0_FUNC_MSDC0_DAT0>,
-+ <MT7623_PIN_116_MSDC0_CMD_FUNC_MSDC0_CMD>;
-+ input-enable;
-+ drive-strength = <MTK_DRIVE_2mA>;
-+ bias-pull-up = <MTK_PUPD_SET_R1R0_01>;
-+ };
-+
-+ pins_clk {
-+ pinmux = <MT7623_PIN_117_MSDC0_CLK_FUNC_MSDC0_CLK>;
-+ drive-strength = <MTK_DRIVE_2mA>;
-+ bias-pull-down = <MTK_PUPD_SET_R1R0_01>;
-+ };
-+
-+ pins_rst {
-+ pinmux = <MT7623_PIN_115_MSDC0_RSTB_FUNC_MSDC0_RSTB>;
-+ bias-pull-up;
-+ };
-+ };
-+
-+ pcie_default: pcie_pin_default {
-+ pins_cmd_dat {
-+ pinmux = <MT7623_PIN_208_AUD_EXT_CK1_FUNC_PCIE0_PERST_N>,
-+ <MT7623_PIN_209_AUD_EXT_CK2_FUNC_PCIE1_PERST_N>;
-+ bias-disable;
-+ };
-+ };
-+};
-+
-+&pwm {
-+ pinctrl-names = "default";
-+ pinctrl-0 = <&pwm_pins_a>;
-+ status = "okay";
-+};
-+
-+&pwrap {
-+ mt6323 {
-+ mt6323led: led {
-+ compatible = "mediatek,mt6323-led";
-+ #address-cells = <1>;
-+ #size-cells = <0>;
-+
-+ led@0 {
-+ reg = <0>;
-+ label = "led0";
-+ default-state = "off";
-+ };
-+ };
-+ };
-+};
-+
-+&uart2 {
-+ pinctrl-names = "default";
-+ pinctrl-0 = <&uart2_pins_b>;
-+ status = "okay";
-+};
-+
-+&usb1 {
-+ vusb33-supply = <&reg_3p3v>;
-+ vbus-supply = <&reg_3p3v>;
-+ status = "okay";
-+};
-+
-+&u3phy1 {
-+ status = "okay";
-+};
-+
-+&u3phy2 {
-+ status = "okay";
-+ mediatek,phy-switch = <&hifsys>;
-+};
-+
-+&pcie {
-+ pinctrl-names = "default";
-+ pinctrl-0 = <&pcie_default>;
-+ status = "okay";
-+
-+ pcie@1,0 {
-+ status = "okay";
-+ };
-+
-+ pcie@2,0 {
-+ status = "okay";
-+ };
-+};
-+
-+&pcie1_phy {
-+ status = "okay";
-+};
-+
diff --git a/target/linux/mediatek/patches-4.19/0228-arm-dts-bpir2-fix-console.patch b/target/linux/mediatek/patches-4.19/0228-arm-dts-bpir2-fix-console.patch
deleted file mode 100644
index b7251177f2..0000000000
--- a/target/linux/mediatek/patches-4.19/0228-arm-dts-bpir2-fix-console.patch
+++ /dev/null
@@ -1,10 +0,0 @@
---- a/arch/arm/boot/dts/mt7623n-bananapi-bpi-r2.dts
-+++ b/arch/arm/boot/dts/mt7623n-bananapi-bpi-r2.dts
-@@ -19,6 +19,7 @@
-
- chosen {
- stdout-path = "serial2:115200n8";
-+ bootargs = "console=ttyS2,115200n8";
- };
-
- cpus {
diff --git a/target/linux/mediatek/patches-4.19/0301-mtd-mtk-ecc-move-mtk-ecc-header-file-to-include-mtd.patch b/target/linux/mediatek/patches-4.19/0301-mtd-mtk-ecc-move-mtk-ecc-header-file-to-include-mtd.patch
deleted file mode 100644
index 2f82a130c3..0000000000
--- a/target/linux/mediatek/patches-4.19/0301-mtd-mtk-ecc-move-mtk-ecc-header-file-to-include-mtd.patch
+++ /dev/null
@@ -1,141 +0,0 @@
-From a2479dc254ebe31c84fbcfda73f35e2321576494 Mon Sep 17 00:00:00 2001
-From: Xiangsheng Hou <xiangsheng.hou@mediatek.com>
-Date: Tue, 19 Mar 2019 13:57:38 +0800
-Subject: [PATCH 1/6] mtd: mtk ecc: move mtk ecc header file to include/mtd
-
-Change-Id: I8dc1d30e21b40d68ef5efd9587012f82970156a5
-Signed-off-by: Xiangsheng Hou <xiangsheng.hou@mediatek.com>
----
- drivers/mtd/nand/raw/mtk_ecc.c | 3 +--
- drivers/mtd/nand/raw/mtk_nand.c | 2 +-
- {drivers/mtd/nand/raw => include/linux/mtd}/mtk_ecc.h | 0
- 3 files changed, 2 insertions(+), 3 deletions(-)
- rename {drivers/mtd/nand/raw => include/linux/mtd}/mtk_ecc.h (100%)
-
---- a/drivers/mtd/nand/raw/mtk_ecc.c
-+++ b/drivers/mtd/nand/raw/mtk_ecc.c
-@@ -23,8 +23,7 @@
- #include <linux/of.h>
- #include <linux/of_platform.h>
- #include <linux/mutex.h>
--
--#include "mtk_ecc.h"
-+#include <linux/mtd/mtk_ecc.h>
-
- #define ECC_IDLE_MASK BIT(0)
- #define ECC_IRQ_EN BIT(0)
---- a/drivers/mtd/nand/raw/mtk_nand.c
-+++ b/drivers/mtd/nand/raw/mtk_nand.c
-@@ -25,7 +25,7 @@
- #include <linux/iopoll.h>
- #include <linux/of.h>
- #include <linux/of_device.h>
--#include "mtk_ecc.h"
-+#include <linux/mtd/mtk_ecc.h>
-
- /* NAND controller register definition */
- #define NFI_CNFG (0x00)
---- a/drivers/mtd/nand/raw/mtk_ecc.h
-+++ /dev/null
-@@ -1,49 +0,0 @@
--/*
-- * MTK SDG1 ECC controller
-- *
-- * Copyright (c) 2016 Mediatek
-- * Authors: Xiaolei Li <xiaolei.li@mediatek.com>
-- * Jorge Ramirez-Ortiz <jorge.ramirez-ortiz@linaro.org>
-- * This program is free software; you can redistribute it and/or modify it
-- * under the terms of the GNU General Public License version 2 as published
-- * by the Free Software Foundation.
-- */
--
--#ifndef __DRIVERS_MTD_NAND_MTK_ECC_H__
--#define __DRIVERS_MTD_NAND_MTK_ECC_H__
--
--#include <linux/types.h>
--
--enum mtk_ecc_mode {ECC_DMA_MODE = 0, ECC_NFI_MODE = 1};
--enum mtk_ecc_operation {ECC_ENCODE, ECC_DECODE};
--
--struct device_node;
--struct mtk_ecc;
--
--struct mtk_ecc_stats {
-- u32 corrected;
-- u32 bitflips;
-- u32 failed;
--};
--
--struct mtk_ecc_config {
-- enum mtk_ecc_operation op;
-- enum mtk_ecc_mode mode;
-- dma_addr_t addr;
-- u32 strength;
-- u32 sectors;
-- u32 len;
--};
--
--int mtk_ecc_encode(struct mtk_ecc *, struct mtk_ecc_config *, u8 *, u32);
--void mtk_ecc_get_stats(struct mtk_ecc *, struct mtk_ecc_stats *, int);
--int mtk_ecc_wait_done(struct mtk_ecc *, enum mtk_ecc_operation);
--int mtk_ecc_enable(struct mtk_ecc *, struct mtk_ecc_config *);
--void mtk_ecc_disable(struct mtk_ecc *);
--void mtk_ecc_adjust_strength(struct mtk_ecc *ecc, u32 *p);
--unsigned int mtk_ecc_get_parity_bits(struct mtk_ecc *ecc);
--
--struct mtk_ecc *of_mtk_ecc_get(struct device_node *);
--void mtk_ecc_release(struct mtk_ecc *);
--
--#endif
---- /dev/null
-+++ b/include/linux/mtd/mtk_ecc.h
-@@ -0,0 +1,49 @@
-+/*
-+ * MTK SDG1 ECC controller
-+ *
-+ * Copyright (c) 2016 Mediatek
-+ * Authors: Xiaolei Li <xiaolei.li@mediatek.com>
-+ * Jorge Ramirez-Ortiz <jorge.ramirez-ortiz@linaro.org>
-+ * This program is free software; you can redistribute it and/or modify it
-+ * under the terms of the GNU General Public License version 2 as published
-+ * by the Free Software Foundation.
-+ */
-+
-+#ifndef __DRIVERS_MTD_NAND_MTK_ECC_H__
-+#define __DRIVERS_MTD_NAND_MTK_ECC_H__
-+
-+#include <linux/types.h>
-+
-+enum mtk_ecc_mode {ECC_DMA_MODE = 0, ECC_NFI_MODE = 1};
-+enum mtk_ecc_operation {ECC_ENCODE, ECC_DECODE};
-+
-+struct device_node;
-+struct mtk_ecc;
-+
-+struct mtk_ecc_stats {
-+ u32 corrected;
-+ u32 bitflips;
-+ u32 failed;
-+};
-+
-+struct mtk_ecc_config {
-+ enum mtk_ecc_operation op;
-+ enum mtk_ecc_mode mode;
-+ dma_addr_t addr;
-+ u32 strength;
-+ u32 sectors;
-+ u32 len;
-+};
-+
-+int mtk_ecc_encode(struct mtk_ecc *, struct mtk_ecc_config *, u8 *, u32);
-+void mtk_ecc_get_stats(struct mtk_ecc *, struct mtk_ecc_stats *, int);
-+int mtk_ecc_wait_done(struct mtk_ecc *, enum mtk_ecc_operation);
-+int mtk_ecc_enable(struct mtk_ecc *, struct mtk_ecc_config *);
-+void mtk_ecc_disable(struct mtk_ecc *);
-+void mtk_ecc_adjust_strength(struct mtk_ecc *ecc, u32 *p);
-+unsigned int mtk_ecc_get_parity_bits(struct mtk_ecc *ecc);
-+
-+struct mtk_ecc *of_mtk_ecc_get(struct device_node *);
-+void mtk_ecc_release(struct mtk_ecc *);
-+
-+#endif
diff --git a/target/linux/mediatek/patches-4.19/0303-mtd-spinand-disable-on-die-ECC.patch b/target/linux/mediatek/patches-4.19/0303-mtd-spinand-disable-on-die-ECC.patch
deleted file mode 100644
index cdf214688c..0000000000
--- a/target/linux/mediatek/patches-4.19/0303-mtd-spinand-disable-on-die-ECC.patch
+++ /dev/null
@@ -1,31 +0,0 @@
-From b341f120cfc9ca1dfd48364b7f36ac2c1fbdea43 Mon Sep 17 00:00:00 2001
-From: Xiangsheng Hou <xiangsheng.hou@mediatek.com>
-Date: Wed, 3 Apr 2019 16:30:01 +0800
-Subject: [PATCH 3/6] mtd: spinand: disable on-die ECC
-
-Change-Id: I9745adaed5295202fabbe8ab8947885c57a5b847
-Signed-off-by: Xiangsheng Hou <xiangsheng.hou@mediatek.com>
----
- drivers/mtd/nand/spi/core.c | 4 ++--
- 1 file changed, 2 insertions(+), 2 deletions(-)
-
---- a/drivers/mtd/nand/spi/core.c
-+++ b/drivers/mtd/nand/spi/core.c
-@@ -552,7 +552,7 @@ static int spinand_mtd_read(struct mtd_i
- int ret = 0;
-
- if (ops->mode != MTD_OPS_RAW && spinand->eccinfo.ooblayout)
-- enable_ecc = true;
-+ enable_ecc = false;
-
- mutex_lock(&spinand->lock);
-
-@@ -600,7 +600,7 @@ static int spinand_mtd_write(struct mtd_
- int ret = 0;
-
- if (ops->mode != MTD_OPS_RAW && mtd->ooblayout)
-- enable_ecc = true;
-+ enable_ecc = false;
-
- mutex_lock(&spinand->lock);
-
diff --git a/target/linux/mediatek/patches-4.19/0304-dt-bindings-ARM-MediaTek-Document-devicetree-binding.patch b/target/linux/mediatek/patches-4.19/0304-dt-bindings-ARM-MediaTek-Document-devicetree-binding.patch
deleted file mode 100644
index 29c4b951e6..0000000000
--- a/target/linux/mediatek/patches-4.19/0304-dt-bindings-ARM-MediaTek-Document-devicetree-binding.patch
+++ /dev/null
@@ -1,60 +0,0 @@
-From 28ec0b7e48bb27435a8b3134019b88628faf497f Mon Sep 17 00:00:00 2001
-From: Xiangsheng Hou <xiangsheng.hou@mediatek.com>
-Date: Tue, 11 Dec 2018 17:37:28 +0800
-Subject: [PATCH 4/6] dt-bindings: ARM: MediaTek: Document devicetree bindings
- for SPI NAND interface
-
-Change-Id: I9ece142055ae27100da95826fb3ea1960c2994e6
-Signed-off-by: Xiangsheng Hou <xiangsheng.hou@mediatek.com>
----
- .../devicetree/bindings/spi/spi-mtk-snfi.txt | 44 +++++++++++++++++++
- 1 file changed, 44 insertions(+)
- create mode 100644 Documentation/devicetree/bindings/spi/spi-mtk-snfi.txt
-
---- /dev/null
-+++ b/Documentation/devicetree/bindings/spi/spi-mtk-snfi.txt
-@@ -0,0 +1,44 @@
-+MediaTek SoCs SPI NAND FLASH interface (SNFI) DT binding
-+
-+This file documents the device tree bindings for MTK SoCs SPI NAND controller.
-+Note that Parallel Nand and SPI NAND is alternative on MTK SoCs.
-+
-+Required properties:
-+- compatible: should be "mediatek,mt7622-snfi"
-+- reg: base physical address and size of SNFI.
-+- interrupts: interrupts of SNFI.
-+- clocks: SNFI required clocks.
-+- clock-names: SNFI clocks internal names.
-+- #address-cells: NAND chip index, should be 1.
-+- #size-cells: Should be 0.
-+
-+Example:
-+ snfi: spi@1100d000 {
-+ compatible = "mediatek,mt7622-snfi";
-+ reg = <0 0x1100d000 0 0x1000>;
-+ interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_LOW>;
-+ clocks = <&pericfg CLK_PERI_NFI_PD>,
-+ <&pericfg CLK_PERI_SNFI_PD>;
-+ clock-names = "nfi_clk", "spi_clk";
-+ ecc-engine = <&bch>;
-+ #address-cells = <1>;
-+ #size-cells = <0>;
-+ };
-+
-+Subnodes properties:
-+- Should use spi-nand framework, see Documentation/devicetree/bindings/mtd/spi-nand.txt
-+
-+Example:
-+&snfi {
-+ pinctrl-names = "default";
-+ pinctrl-0 = <&serial_nand_pins>;
-+ status = "okay";
-+
-+ spi_nand@0 {
-+ #address-cells = <1>;
-+ #size-cells = <1>;
-+ compatible = "spi-nand";
-+ spi-max-frequency = <104000000>;
-+ reg = <0>;
-+ };
-+};
diff --git a/target/linux/mediatek/patches-4.19/0306-spi-spi-mem-MediaTek-Add-SPI-NAND-Flash-interface-dr.patch b/target/linux/mediatek/patches-4.19/0306-spi-spi-mem-MediaTek-Add-SPI-NAND-Flash-interface-dr.patch
deleted file mode 100644
index 2370925372..0000000000
--- a/target/linux/mediatek/patches-4.19/0306-spi-spi-mem-MediaTek-Add-SPI-NAND-Flash-interface-dr.patch
+++ /dev/null
@@ -1,1229 +0,0 @@
-From 1ecb38eabd90efe93957d0a822a167560c39308a Mon Sep 17 00:00:00 2001
-From: Xiangsheng Hou <xiangsheng.hou@mediatek.com>
-Date: Wed, 20 Mar 2019 16:19:51 +0800
-Subject: [PATCH 6/6] spi: spi-mem: MediaTek: Add SPI NAND Flash interface
- driver for MediaTek MT7622
-
-Change-Id: I3e78406bb9b46b0049d3988a5c71c7069e4f809c
-Signed-off-by: Xiangsheng Hou <xiangsheng.hou@mediatek.com>
----
- drivers/spi/Kconfig | 9 +
- drivers/spi/Makefile | 1 +
- drivers/spi/spi-mtk-snfi.c | 1183 ++++++++++++++++++++++++++++++++++++
- 3 files changed, 1193 insertions(+)
- create mode 100644 drivers/spi/spi-mtk-snfi.c
-
---- /dev/null
-+++ b/drivers/spi/spi-mtk-snfi.c
-@@ -0,0 +1,1183 @@
-+// SPDX-License-Identifier: GPL-2.0
-+/*
-+ * Driver for MediaTek SPI Nand interface
-+ *
-+ * Copyright (C) 2018 MediaTek Inc.
-+ * Authors: Xiangsheng Hou <xiangsheng.hou@mediatek.com>
-+ *
-+ */
-+
-+#include <linux/clk.h>
-+#include <linux/delay.h>
-+#include <linux/dma-mapping.h>
-+#include <linux/interrupt.h>
-+#include <linux/iopoll.h>
-+#include <linux/mtd/mtd.h>
-+#include <linux/mtd/mtk_ecc.h>
-+#include <linux/mtd/spinand.h>
-+#include <linux/module.h>
-+#include <linux/of.h>
-+#include <linux/of_device.h>
-+#include <linux/platform_device.h>
-+#include <linux/spi/spi.h>
-+#include <linux/spi/spi-mem.h>
-+
-+/* NAND controller register definition */
-+/* NFI control */
-+#define NFI_CNFG 0x00
-+#define CNFG_DMA BIT(0)
-+#define CNFG_READ_EN BIT(1)
-+#define CNFG_DMA_BURST_EN BIT(2)
-+#define CNFG_BYTE_RW BIT(6)
-+#define CNFG_HW_ECC_EN BIT(8)
-+#define CNFG_AUTO_FMT_EN BIT(9)
-+#define CNFG_OP_PROGRAM (3UL << 12)
-+#define CNFG_OP_CUST (6UL << 12)
-+#define NFI_PAGEFMT 0x04
-+#define PAGEFMT_512 0
-+#define PAGEFMT_2K 1
-+#define PAGEFMT_4K 2
-+#define PAGEFMT_FDM_SHIFT 8
-+#define PAGEFMT_FDM_ECC_SHIFT 12
-+#define NFI_CON 0x08
-+#define CON_FIFO_FLUSH BIT(0)
-+#define CON_NFI_RST BIT(1)
-+#define CON_BRD BIT(8)
-+#define CON_BWR BIT(9)
-+#define CON_SEC_SHIFT 12
-+#define NFI_INTR_EN 0x10
-+#define INTR_AHB_DONE_EN BIT(6)
-+#define NFI_INTR_STA 0x14
-+#define NFI_CMD 0x20
-+#define NFI_STA 0x60
-+#define STA_EMP_PAGE BIT(12)
-+#define NAND_FSM_MASK (0x1f << 24)
-+#define NFI_FSM_MASK (0xf << 16)
-+#define NFI_ADDRCNTR 0x70
-+#define CNTR_MASK GENMASK(16, 12)
-+#define ADDRCNTR_SEC_SHIFT 12
-+#define ADDRCNTR_SEC(val) \
-+ (((val) & CNTR_MASK) >> ADDRCNTR_SEC_SHIFT)
-+#define NFI_STRADDR 0x80
-+#define NFI_BYTELEN 0x84
-+#define NFI_CSEL 0x90
-+#define NFI_FDML(x) (0xa0 + (x) * sizeof(u32) * 2)
-+#define NFI_FDMM(x) (0xa4 + (x) * sizeof(u32) * 2)
-+#define NFI_MASTER_STA 0x224
-+#define MASTER_STA_MASK 0x0fff
-+/* NFI_SPI control */
-+#define SNFI_MAC_OUTL 0x504
-+#define SNFI_MAC_INL 0x508
-+#define SNFI_RD_CTL2 0x510
-+#define RD_CMD_MASK 0x00ff
-+#define RD_DUMMY_SHIFT 8
-+#define SNFI_RD_CTL3 0x514
-+#define RD_ADDR_MASK 0xffff
-+#define SNFI_MISC_CTL 0x538
-+#define RD_MODE_X2 BIT(16)
-+#define RD_MODE_X4 (2UL << 16)
-+#define RD_QDUAL_IO (4UL << 16)
-+#define RD_MODE_MASK (7UL << 16)
-+#define RD_CUSTOM_EN BIT(6)
-+#define WR_CUSTOM_EN BIT(7)
-+#define WR_X4_EN BIT(20)
-+#define SW_RST BIT(28)
-+#define SNFI_MISC_CTL2 0x53c
-+#define WR_LEN_SHIFT 16
-+#define SNFI_PG_CTL1 0x524
-+#define WR_LOAD_CMD_SHIFT 8
-+#define SNFI_PG_CTL2 0x528
-+#define WR_LOAD_ADDR_MASK 0xffff
-+#define SNFI_MAC_CTL 0x500
-+#define MAC_WIP BIT(0)
-+#define MAC_WIP_READY BIT(1)
-+#define MAC_TRIG BIT(2)
-+#define MAC_EN BIT(3)
-+#define MAC_SIO_SEL BIT(4)
-+#define SNFI_STA_CTL1 0x550
-+#define SPI_STATE_IDLE 0xf
-+#define SNFI_CNFG 0x55c
-+#define SNFI_MODE_EN BIT(0)
-+#define SNFI_GPRAM_DATA 0x800
-+#define SNFI_GPRAM_MAX_LEN 16
-+
-+/* Dummy command trigger NFI to spi mode */
-+#define NAND_CMD_DUMMYREAD 0x00
-+#define NAND_CMD_DUMMYPROG 0x80
-+
-+#define MTK_TIMEOUT 500000
-+#define MTK_RESET_TIMEOUT 1000000
-+#define MTK_SNFC_MIN_SPARE 16
-+#define KB(x) ((x) * 1024UL)
-+
-+/*
-+ * supported spare size of each IP.
-+ * order should be the same with the spare size bitfiled defination of
-+ * register NFI_PAGEFMT.
-+ */
-+static const u8 spare_size_mt7622[] = {
-+ 16, 26, 27, 28
-+};
-+
-+struct mtk_snfi_caps {
-+ const u8 *spare_size;
-+ u8 num_spare_size;
-+ u32 nand_sec_size;
-+ u8 nand_fdm_size;
-+ u8 nand_fdm_ecc_size;
-+ u8 ecc_parity_bits;
-+ u8 pageformat_spare_shift;
-+ u8 bad_mark_swap;
-+};
-+
-+struct mtk_snfi_bad_mark_ctl {
-+ void (*bm_swap)(struct spi_mem *mem, u8 *buf, int raw);
-+ u32 sec;
-+ u32 pos;
-+};
-+
-+struct mtk_snfi_nand_chip {
-+ struct mtk_snfi_bad_mark_ctl bad_mark;
-+ u32 spare_per_sector;
-+};
-+
-+struct mtk_snfi_clk {
-+ struct clk *nfi_clk;
-+ struct clk *spi_clk;
-+};
-+
-+struct mtk_snfi {
-+ const struct mtk_snfi_caps *caps;
-+ struct mtk_snfi_nand_chip snfi_nand;
-+ struct mtk_snfi_clk clk;
-+ struct mtk_ecc_config ecc_cfg;
-+ struct mtk_ecc *ecc;
-+ struct completion done;
-+ struct device *dev;
-+
-+ void __iomem *regs;
-+
-+ u8 *buffer;
-+};
-+
-+static inline u8 *oob_ptr(struct spi_mem *mem, int i)
-+{
-+ struct spinand_device *spinand = spi_mem_get_drvdata(mem);
-+ struct mtk_snfi *snfi = spi_controller_get_devdata(mem->spi->master);
-+ struct mtk_snfi_nand_chip *snfi_nand = &snfi->snfi_nand;
-+ u8 *poi;
-+
-+ /* map the sector's FDM data to free oob:
-+ * the beginning of the oob area stores the FDM data of bad mark
-+ */
-+
-+ if (i < snfi_nand->bad_mark.sec)
-+ poi = spinand->oobbuf + (i + 1) * snfi->caps->nand_fdm_size;
-+ else if (i == snfi_nand->bad_mark.sec)
-+ poi = spinand->oobbuf;
-+ else
-+ poi = spinand->oobbuf + i * snfi->caps->nand_fdm_size;
-+
-+ return poi;
-+}
-+
-+static inline int mtk_data_len(struct spi_mem *mem)
-+{
-+ struct mtk_snfi *snfi = spi_controller_get_devdata(mem->spi->master);
-+ struct mtk_snfi_nand_chip *snfi_nand = &snfi->snfi_nand;
-+
-+ return snfi->caps->nand_sec_size + snfi_nand->spare_per_sector;
-+}
-+
-+static inline u8 *mtk_oob_ptr(struct spi_mem *mem,
-+ const u8 *p, int i)
-+{
-+ struct mtk_snfi *snfi = spi_controller_get_devdata(mem->spi->master);
-+
-+ return (u8 *)p + i * mtk_data_len(mem) + snfi->caps->nand_sec_size;
-+}
-+
-+static void mtk_snfi_bad_mark_swap(struct spi_mem *mem,
-+ u8 *buf, int raw)
-+{
-+ struct spinand_device *spinand = spi_mem_get_drvdata(mem);
-+ struct mtk_snfi *snfi = spi_controller_get_devdata(mem->spi->master);
-+ struct mtk_snfi_nand_chip *snfi_nand = &snfi->snfi_nand;
-+ u32 bad_pos = snfi_nand->bad_mark.pos;
-+
-+ if (raw)
-+ bad_pos += snfi_nand->bad_mark.sec * mtk_data_len(mem);
-+ else
-+ bad_pos += snfi_nand->bad_mark.sec * snfi->caps->nand_sec_size;
-+
-+ swap(spinand->oobbuf[0], buf[bad_pos]);
-+}
-+
-+static void mtk_snfi_set_bad_mark_ctl(struct mtk_snfi_bad_mark_ctl *bm_ctl,
-+ struct spi_mem *mem)
-+{
-+ struct spinand_device *spinand = spi_mem_get_drvdata(mem);
-+ struct mtd_info *mtd = spinand_to_mtd(spinand);
-+
-+ bm_ctl->bm_swap = mtk_snfi_bad_mark_swap;
-+ bm_ctl->sec = mtd->writesize / mtk_data_len(mem);
-+ bm_ctl->pos = mtd->writesize % mtk_data_len(mem);
-+}
-+
-+static void mtk_snfi_mac_enable(struct mtk_snfi *snfi)
-+{
-+ u32 mac;
-+
-+ mac = readl(snfi->regs + SNFI_MAC_CTL);
-+ mac &= ~MAC_SIO_SEL;
-+ mac |= MAC_EN;
-+
-+ writel(mac, snfi->regs + SNFI_MAC_CTL);
-+}
-+
-+static int mtk_snfi_mac_trigger(struct mtk_snfi *snfi)
-+{
-+ u32 mac, reg;
-+ int ret = 0;
-+
-+ mac = readl(snfi->regs + SNFI_MAC_CTL);
-+ mac |= MAC_TRIG;
-+ writel(mac, snfi->regs + SNFI_MAC_CTL);
-+
-+ ret = readl_poll_timeout_atomic(snfi->regs + SNFI_MAC_CTL, reg,
-+ reg & MAC_WIP_READY, 10,
-+ MTK_TIMEOUT);
-+ if (ret < 0) {
-+ dev_err(snfi->dev, "polling wip ready for read timeout\n");
-+ return -EIO;
-+ }
-+
-+ ret = readl_poll_timeout_atomic(snfi->regs + SNFI_MAC_CTL, reg,
-+ !(reg & MAC_WIP), 10,
-+ MTK_TIMEOUT);
-+ if (ret < 0) {
-+ dev_err(snfi->dev, "polling flash update timeout\n");
-+ return -EIO;
-+ }
-+
-+ return ret;
-+}
-+
-+static void mtk_snfi_mac_leave(struct mtk_snfi *snfi)
-+{
-+ u32 mac;
-+
-+ mac = readl(snfi->regs + SNFI_MAC_CTL);
-+ mac &= ~(MAC_TRIG | MAC_EN | MAC_SIO_SEL);
-+ writel(mac, snfi->regs + SNFI_MAC_CTL);
-+}
-+
-+static int mtk_snfi_mac_op(struct mtk_snfi *snfi)
-+{
-+ int ret = 0;
-+
-+ mtk_snfi_mac_enable(snfi);
-+
-+ ret = mtk_snfi_mac_trigger(snfi);
-+ if (ret)
-+ return ret;
-+
-+ mtk_snfi_mac_leave(snfi);
-+
-+ return ret;
-+}
-+
-+static irqreturn_t mtk_snfi_irq(int irq, void *id)
-+{
-+ struct mtk_snfi *snfi = id;
-+ u16 sta, ien;
-+
-+ sta = readw(snfi->regs + NFI_INTR_STA);
-+ ien = readw(snfi->regs + NFI_INTR_EN);
-+
-+ if (!(sta & ien))
-+ return IRQ_NONE;
-+
-+ writew(~sta & ien, snfi->regs + NFI_INTR_EN);
-+ complete(&snfi->done);
-+
-+ return IRQ_HANDLED;
-+}
-+
-+static int mtk_snfi_enable_clk(struct device *dev, struct mtk_snfi_clk *clk)
-+{
-+ int ret;
-+
-+ ret = clk_prepare_enable(clk->nfi_clk);
-+ if (ret) {
-+ dev_err(dev, "failed to enable nfi clk\n");
-+ return ret;
-+ }
-+
-+ ret = clk_prepare_enable(clk->spi_clk);
-+ if (ret) {
-+ dev_err(dev, "failed to enable spi clk\n");
-+ clk_disable_unprepare(clk->nfi_clk);
-+ return ret;
-+ }
-+
-+ return 0;
-+}
-+
-+static void mtk_snfi_disable_clk(struct mtk_snfi_clk *clk)
-+{
-+ clk_disable_unprepare(clk->nfi_clk);
-+ clk_disable_unprepare(clk->spi_clk);
-+}
-+
-+static int mtk_snfi_reset(struct mtk_snfi *snfi)
-+{
-+ u32 val;
-+ int ret;
-+
-+ /* SW reset controller */
-+ val = readl(snfi->regs + SNFI_MISC_CTL) | SW_RST;
-+ writel(val, snfi->regs + SNFI_MISC_CTL);
-+
-+ ret = readw_poll_timeout(snfi->regs + SNFI_STA_CTL1, val,
-+ !(val & SPI_STATE_IDLE), 50,
-+ MTK_RESET_TIMEOUT);
-+ if (ret) {
-+ dev_warn(snfi->dev, "spi state active in reset [0x%x] = 0x%x\n",
-+ SNFI_STA_CTL1, val);
-+ return ret;
-+ }
-+
-+ val = readl(snfi->regs + SNFI_MISC_CTL);
-+ val &= ~SW_RST;
-+ writel(val, snfi->regs + SNFI_MISC_CTL);
-+
-+ /* reset all registers and force the NFI master to terminate */
-+ writew(CON_FIFO_FLUSH | CON_NFI_RST, snfi->regs + NFI_CON);
-+ ret = readw_poll_timeout(snfi->regs + NFI_STA, val,
-+ !(val & (NFI_FSM_MASK | NAND_FSM_MASK)), 50,
-+ MTK_RESET_TIMEOUT);
-+ if (ret) {
-+ dev_warn(snfi->dev, "nfi active in reset [0x%x] = 0x%x\n",
-+ NFI_STA, val);
-+ return ret;
-+ }
-+
-+ return 0;
-+}
-+
-+static int mtk_snfi_set_spare_per_sector(struct spinand_device *spinand,
-+ const struct mtk_snfi_caps *caps,
-+ u32 *sps)
-+{
-+ struct mtd_info *mtd = spinand_to_mtd(spinand);
-+ const u8 *spare = caps->spare_size;
-+ u32 sectors, i, closest_spare = 0;
-+
-+ sectors = mtd->writesize / caps->nand_sec_size;
-+ *sps = mtd->oobsize / sectors;
-+
-+ if (*sps < MTK_SNFC_MIN_SPARE)
-+ return -EINVAL;
-+
-+ for (i = 0; i < caps->num_spare_size; i++) {
-+ if (*sps >= spare[i] && spare[i] >= spare[closest_spare]) {
-+ closest_spare = i;
-+ if (*sps == spare[i])
-+ break;
-+ }
-+ }
-+
-+ *sps = spare[closest_spare];
-+
-+ return 0;
-+}
-+
-+static void mtk_snfi_read_fdm_data(struct spi_mem *mem,
-+ u32 sectors)
-+{
-+ struct mtk_snfi *snfi = spi_controller_get_devdata(mem->spi->master);
-+ const struct mtk_snfi_caps *caps = snfi->caps;
-+ u32 vall, valm;
-+ int i, j;
-+ u8 *oobptr;
-+
-+ for (i = 0; i < sectors; i++) {
-+ oobptr = oob_ptr(mem, i);
-+ vall = readl(snfi->regs + NFI_FDML(i));
-+ valm = readl(snfi->regs + NFI_FDMM(i));
-+
-+ for (j = 0; j < caps->nand_fdm_size; j++)
-+ oobptr[j] = (j >= 4 ? valm : vall) >> ((j % 4) * 8);
-+ }
-+}
-+
-+static void mtk_snfi_write_fdm_data(struct spi_mem *mem,
-+ u32 sectors)
-+{
-+ struct mtk_snfi *snfi = spi_controller_get_devdata(mem->spi->master);
-+ const struct mtk_snfi_caps *caps = snfi->caps;
-+ u32 vall, valm;
-+ int i, j;
-+ u8 *oobptr;
-+
-+ for (i = 0; i < sectors; i++) {
-+ oobptr = oob_ptr(mem, i);
-+ vall = 0;
-+ valm = 0;
-+ for (j = 0; j < 8; j++) {
-+ if (j < 4)
-+ vall |= (j < caps->nand_fdm_size ? oobptr[j] :
-+ 0xff) << (j * 8);
-+ else
-+ valm |= (j < caps->nand_fdm_size ? oobptr[j] :
-+ 0xff) << ((j - 4) * 8);
-+ }
-+ writel(vall, snfi->regs + NFI_FDML(i));
-+ writel(valm, snfi->regs + NFI_FDMM(i));
-+ }
-+}
-+
-+static int mtk_snfi_update_ecc_stats(struct spi_mem *mem,
-+ u8 *buf, u32 sectors)
-+{
-+ struct spinand_device *spinand = spi_mem_get_drvdata(mem);
-+ struct mtd_info *mtd = spinand_to_mtd(spinand);
-+ struct mtk_snfi *snfi = spi_controller_get_devdata(mem->spi->master);
-+ struct mtk_ecc_stats stats;
-+ int rc, i;
-+
-+ rc = readl(snfi->regs + NFI_STA) & STA_EMP_PAGE;
-+ if (rc) {
-+ memset(buf, 0xff, sectors * snfi->caps->nand_sec_size);
-+ for (i = 0; i < sectors; i++)
-+ memset(spinand->oobbuf, 0xff,
-+ snfi->caps->nand_fdm_size);
-+ return 0;
-+ }
-+
-+ mtk_ecc_get_stats(snfi->ecc, &stats, sectors);
-+ mtd->ecc_stats.corrected += stats.corrected;
-+ mtd->ecc_stats.failed += stats.failed;
-+
-+ return 0;
-+}
-+
-+static int mtk_snfi_hw_runtime_config(struct spi_mem *mem)
-+{
-+ struct spinand_device *spinand = spi_mem_get_drvdata(mem);
-+ struct mtd_info *mtd = spinand_to_mtd(spinand);
-+ struct nand_device *nand = mtd_to_nanddev(mtd);
-+ struct mtk_snfi *snfi = spi_controller_get_devdata(mem->spi->master);
-+ const struct mtk_snfi_caps *caps = snfi->caps;
-+ struct mtk_snfi_nand_chip *snfi_nand = &snfi->snfi_nand;
-+ u32 fmt, spare, i = 0;
-+ int ret;
-+
-+ ret = mtk_snfi_set_spare_per_sector(spinand, caps, &spare);
-+ if (ret)
-+ return ret;
-+
-+ /* calculate usable oob bytes for ecc parity data */
-+ snfi_nand->spare_per_sector = spare;
-+ spare -= caps->nand_fdm_size;
-+
-+ nand->memorg.oobsize = snfi_nand->spare_per_sector
-+ * (mtd->writesize / caps->nand_sec_size);
-+ mtd->oobsize = nanddev_per_page_oobsize(nand);
-+
-+ snfi->ecc_cfg.strength = (spare << 3) / caps->ecc_parity_bits;
-+ mtk_ecc_adjust_strength(snfi->ecc, &snfi->ecc_cfg.strength);
-+
-+ switch (mtd->writesize) {
-+ case 512:
-+ fmt = PAGEFMT_512;
-+ break;
-+ case KB(2):
-+ fmt = PAGEFMT_2K;
-+ break;
-+ case KB(4):
-+ fmt = PAGEFMT_4K;
-+ break;
-+ default:
-+ dev_err(snfi->dev, "invalid page len: %d\n", mtd->writesize);
-+ return -EINVAL;
-+ }
-+
-+ /* Setup PageFormat */
-+ while (caps->spare_size[i] != snfi_nand->spare_per_sector) {
-+ i++;
-+ if (i == (caps->num_spare_size - 1)) {
-+ dev_err(snfi->dev, "invalid spare size %d\n",
-+ snfi_nand->spare_per_sector);
-+ return -EINVAL;
-+ }
-+ }
-+
-+ fmt |= i << caps->pageformat_spare_shift;
-+ fmt |= caps->nand_fdm_size << PAGEFMT_FDM_SHIFT;
-+ fmt |= caps->nand_fdm_ecc_size << PAGEFMT_FDM_ECC_SHIFT;
-+ writel(fmt, snfi->regs + NFI_PAGEFMT);
-+
-+ snfi->ecc_cfg.len = caps->nand_sec_size + caps->nand_fdm_ecc_size;
-+
-+ mtk_snfi_set_bad_mark_ctl(&snfi_nand->bad_mark, mem);
-+
-+ return 0;
-+}
-+
-+static int mtk_snfi_read_from_cache(struct spi_mem *mem,
-+ const struct spi_mem_op *op, int oob_on)
-+{
-+ struct mtk_snfi *snfi = spi_controller_get_devdata(mem->spi->master);
-+ struct spinand_device *spinand = spi_mem_get_drvdata(mem);
-+ struct mtd_info *mtd = spinand_to_mtd(spinand);
-+ u32 sectors = mtd->writesize / snfi->caps->nand_sec_size;
-+ struct mtk_snfi_nand_chip *snfi_nand = &snfi->snfi_nand;
-+ u32 reg, len, col_addr = 0;
-+ int dummy_cycle, ret;
-+ dma_addr_t dma_addr;
-+
-+ len = sectors * (snfi->caps->nand_sec_size
-+ + snfi_nand->spare_per_sector);
-+
-+ dma_addr = dma_map_single(snfi->dev, snfi->buffer,
-+ len, DMA_FROM_DEVICE);
-+ ret = dma_mapping_error(snfi->dev, dma_addr);
-+ if (ret) {
-+ dev_err(snfi->dev, "dma mapping error\n");
-+ return -EINVAL;
-+ }
-+
-+ /* set Read cache command and dummy cycle */
-+ dummy_cycle = (op->dummy.nbytes << 3) >> (ffs(op->dummy.buswidth) - 1);
-+ reg = ((op->cmd.opcode & RD_CMD_MASK) |
-+ (dummy_cycle << RD_DUMMY_SHIFT));
-+ writel(reg, snfi->regs + SNFI_RD_CTL2);
-+
-+ writel((col_addr & RD_ADDR_MASK), snfi->regs + SNFI_RD_CTL3);
-+
-+ reg = readl(snfi->regs + SNFI_MISC_CTL);
-+ reg |= RD_CUSTOM_EN;
-+ reg &= ~(RD_MODE_MASK | WR_X4_EN);
-+
-+ /* set data and addr buswidth */
-+ if (op->data.buswidth == 4)
-+ reg |= RD_MODE_X4;
-+ else if (op->data.buswidth == 2)
-+ reg |= RD_MODE_X2;
-+
-+ if (op->addr.buswidth == 4 || op->addr.buswidth == 2)
-+ reg |= RD_QDUAL_IO;
-+ writel(reg, snfi->regs + SNFI_MISC_CTL);
-+
-+ writel(len, snfi->regs + SNFI_MISC_CTL2);
-+ writew(sectors << CON_SEC_SHIFT, snfi->regs + NFI_CON);
-+ reg = readw(snfi->regs + NFI_CNFG);
-+ reg |= CNFG_READ_EN | CNFG_DMA_BURST_EN | CNFG_DMA | CNFG_OP_CUST;
-+
-+ if (!oob_on) {
-+ reg |= CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN;
-+ writew(reg, snfi->regs + NFI_CNFG);
-+
-+ snfi->ecc_cfg.mode = ECC_NFI_MODE;
-+ snfi->ecc_cfg.sectors = sectors;
-+ snfi->ecc_cfg.op = ECC_DECODE;
-+ ret = mtk_ecc_enable(snfi->ecc, &snfi->ecc_cfg);
-+ if (ret) {
-+ dev_err(snfi->dev, "ecc enable failed\n");
-+ /* clear NFI_CNFG */
-+ reg &= ~(CNFG_READ_EN | CNFG_DMA_BURST_EN | CNFG_DMA |
-+ CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN);
-+ writew(reg, snfi->regs + NFI_CNFG);
-+ goto out;
-+ }
-+ } else {
-+ writew(reg, snfi->regs + NFI_CNFG);
-+ }
-+
-+ writel(lower_32_bits(dma_addr), snfi->regs + NFI_STRADDR);
-+ readw(snfi->regs + NFI_INTR_STA);
-+ writew(INTR_AHB_DONE_EN, snfi->regs + NFI_INTR_EN);
-+
-+ init_completion(&snfi->done);
-+
-+ /* set dummy command to trigger NFI enter SPI mode */
-+ writew(NAND_CMD_DUMMYREAD, snfi->regs + NFI_CMD);
-+ reg = readl(snfi->regs + NFI_CON) | CON_BRD;
-+ writew(reg, snfi->regs + NFI_CON);
-+
-+ ret = wait_for_completion_timeout(&snfi->done, msecs_to_jiffies(500));
-+ if (!ret) {
-+ dev_err(snfi->dev, "read ahb done timeout\n");
-+ writew(0, snfi->regs + NFI_INTR_EN);
-+ ret = -ETIMEDOUT;
-+ goto out;
-+ }
-+
-+ ret = readl_poll_timeout_atomic(snfi->regs + NFI_BYTELEN, reg,
-+ ADDRCNTR_SEC(reg) >= sectors, 10,
-+ MTK_TIMEOUT);
-+ if (ret < 0) {
-+ dev_err(snfi->dev, "polling read byte len timeout\n");
-+ ret = -EIO;
-+ } else {
-+ if (!oob_on) {
-+ ret = mtk_ecc_wait_done(snfi->ecc, ECC_DECODE);
-+ if (ret) {
-+ dev_warn(snfi->dev, "wait ecc done timeout\n");
-+ } else {
-+ mtk_snfi_update_ecc_stats(mem, snfi->buffer,
-+ sectors);
-+ mtk_snfi_read_fdm_data(mem, sectors);
-+ }
-+ }
-+ }
-+
-+ if (oob_on)
-+ goto out;
-+
-+ mtk_ecc_disable(snfi->ecc);
-+out:
-+ dma_unmap_single(snfi->dev, dma_addr, len, DMA_FROM_DEVICE);
-+ writel(0, snfi->regs + NFI_CON);
-+ writel(0, snfi->regs + NFI_CNFG);
-+ reg = readl(snfi->regs + SNFI_MISC_CTL);
-+ reg &= ~RD_CUSTOM_EN;
-+ writel(reg, snfi->regs + SNFI_MISC_CTL);
-+
-+ return ret;
-+}
-+
-+static int mtk_snfi_write_to_cache(struct spi_mem *mem,
-+ const struct spi_mem_op *op,
-+ int oob_on)
-+{
-+ struct mtk_snfi *snfi = spi_controller_get_devdata(mem->spi->master);
-+ struct spinand_device *spinand = spi_mem_get_drvdata(mem);
-+ struct mtd_info *mtd = spinand_to_mtd(spinand);
-+ u32 sectors = mtd->writesize / snfi->caps->nand_sec_size;
-+ struct mtk_snfi_nand_chip *snfi_nand = &snfi->snfi_nand;
-+ u32 reg, len, col_addr = 0;
-+ dma_addr_t dma_addr;
-+ int ret;
-+
-+ len = sectors * (snfi->caps->nand_sec_size
-+ + snfi_nand->spare_per_sector);
-+
-+ dma_addr = dma_map_single(snfi->dev, snfi->buffer, len,
-+ DMA_TO_DEVICE);
-+ ret = dma_mapping_error(snfi->dev, dma_addr);
-+ if (ret) {
-+ dev_err(snfi->dev, "dma mapping error\n");
-+ return -EINVAL;
-+ }
-+
-+ /* set program load cmd and address */
-+ reg = (op->cmd.opcode << WR_LOAD_CMD_SHIFT);
-+ writel(reg, snfi->regs + SNFI_PG_CTL1);
-+ writel(col_addr & WR_LOAD_ADDR_MASK, snfi->regs + SNFI_PG_CTL2);
-+
-+ reg = readl(snfi->regs + SNFI_MISC_CTL);
-+ reg |= WR_CUSTOM_EN;
-+ reg &= ~(RD_MODE_MASK | WR_X4_EN);
-+
-+ if (op->data.buswidth == 4)
-+ reg |= WR_X4_EN;
-+ writel(reg, snfi->regs + SNFI_MISC_CTL);
-+
-+ writel(len << WR_LEN_SHIFT, snfi->regs + SNFI_MISC_CTL2);
-+ writew(sectors << CON_SEC_SHIFT, snfi->regs + NFI_CON);
-+
-+ reg = readw(snfi->regs + NFI_CNFG);
-+ reg &= ~(CNFG_READ_EN | CNFG_BYTE_RW);
-+ reg |= CNFG_DMA | CNFG_DMA_BURST_EN | CNFG_OP_PROGRAM;
-+
-+ if (!oob_on) {
-+ reg |= CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN;
-+ writew(reg, snfi->regs + NFI_CNFG);
-+
-+ snfi->ecc_cfg.mode = ECC_NFI_MODE;
-+ snfi->ecc_cfg.op = ECC_ENCODE;
-+ ret = mtk_ecc_enable(snfi->ecc, &snfi->ecc_cfg);
-+ if (ret) {
-+ dev_err(snfi->dev, "ecc enable failed\n");
-+ /* clear NFI_CNFG */
-+ reg &= ~(CNFG_DMA_BURST_EN | CNFG_DMA |
-+ CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN);
-+ writew(reg, snfi->regs + NFI_CNFG);
-+ dma_unmap_single(snfi->dev, dma_addr, len,
-+ DMA_FROM_DEVICE);
-+ goto out;
-+ }
-+ /* write OOB into the FDM registers (OOB area in MTK NAND) */
-+ mtk_snfi_write_fdm_data(mem, sectors);
-+ } else {
-+ writew(reg, snfi->regs + NFI_CNFG);
-+ }
-+ writel(lower_32_bits(dma_addr), snfi->regs + NFI_STRADDR);
-+ readw(snfi->regs + NFI_INTR_STA);
-+ writew(INTR_AHB_DONE_EN, snfi->regs + NFI_INTR_EN);
-+
-+ init_completion(&snfi->done);
-+
-+ /* set dummy command to trigger NFI enter SPI mode */
-+ writew(NAND_CMD_DUMMYPROG, snfi->regs + NFI_CMD);
-+ reg = readl(snfi->regs + NFI_CON) | CON_BWR;
-+ writew(reg, snfi->regs + NFI_CON);
-+
-+ ret = wait_for_completion_timeout(&snfi->done, msecs_to_jiffies(500));
-+ if (!ret) {
-+ dev_err(snfi->dev, "custom program done timeout\n");
-+ writew(0, snfi->regs + NFI_INTR_EN);
-+ ret = -ETIMEDOUT;
-+ goto ecc_disable;
-+ }
-+
-+ ret = readl_poll_timeout_atomic(snfi->regs + NFI_ADDRCNTR, reg,
-+ ADDRCNTR_SEC(reg) >= sectors,
-+ 10, MTK_TIMEOUT);
-+ if (ret)
-+ dev_err(snfi->dev, "hwecc write timeout\n");
-+
-+ecc_disable:
-+ mtk_ecc_disable(snfi->ecc);
-+
-+out:
-+ dma_unmap_single(snfi->dev, dma_addr, len, DMA_TO_DEVICE);
-+ writel(0, snfi->regs + NFI_CON);
-+ writel(0, snfi->regs + NFI_CNFG);
-+ reg = readl(snfi->regs + SNFI_MISC_CTL);
-+ reg &= ~WR_CUSTOM_EN;
-+ writel(reg, snfi->regs + SNFI_MISC_CTL);
-+
-+ return ret;
-+}
-+
-+static int mtk_snfi_read(struct spi_mem *mem,
-+ const struct spi_mem_op *op)
-+{
-+ struct spinand_device *spinand = spi_mem_get_drvdata(mem);
-+ struct mtk_snfi *snfi = spi_controller_get_devdata(mem->spi->master);
-+ struct mtd_info *mtd = spinand_to_mtd(spinand);
-+ struct mtk_snfi_nand_chip *snfi_nand = &snfi->snfi_nand;
-+ u32 col_addr = op->addr.val;
-+ int i, ret, sectors, oob_on = false;
-+
-+ if (col_addr == mtd->writesize)
-+ oob_on = true;
-+
-+ ret = mtk_snfi_read_from_cache(mem, op, oob_on);
-+ if (ret) {
-+ dev_warn(snfi->dev, "read from cache fail\n");
-+ return ret;
-+ }
-+
-+ sectors = mtd->writesize / snfi->caps->nand_sec_size;
-+ for (i = 0; i < sectors; i++) {
-+ if (oob_on)
-+ memcpy(oob_ptr(mem, i),
-+ mtk_oob_ptr(mem, snfi->buffer, i),
-+ snfi->caps->nand_fdm_size);
-+
-+ if (i == snfi_nand->bad_mark.sec && snfi->caps->bad_mark_swap)
-+ snfi_nand->bad_mark.bm_swap(mem, snfi->buffer,
-+ oob_on);
-+ }
-+
-+ if (!oob_on)
-+ memcpy(spinand->databuf, snfi->buffer, mtd->writesize);
-+
-+ return ret;
-+}
-+
-+static int mtk_snfi_write(struct spi_mem *mem,
-+ const struct spi_mem_op *op)
-+{
-+ struct spinand_device *spinand = spi_mem_get_drvdata(mem);
-+ struct mtk_snfi *snfi = spi_controller_get_devdata(mem->spi->master);
-+ struct mtd_info *mtd = spinand_to_mtd(spinand);
-+ struct mtk_snfi_nand_chip *snfi_nand = &snfi->snfi_nand;
-+ u32 ret, i, sectors, col_addr = op->addr.val;
-+ int oob_on = false;
-+
-+ if (col_addr == mtd->writesize)
-+ oob_on = true;
-+
-+ sectors = mtd->writesize / snfi->caps->nand_sec_size;
-+ memset(snfi->buffer, 0xff, mtd->writesize + mtd->oobsize);
-+
-+ if (!oob_on)
-+ memcpy(snfi->buffer, spinand->databuf, mtd->writesize);
-+
-+ for (i = 0; i < sectors; i++) {
-+ if (i == snfi_nand->bad_mark.sec && snfi->caps->bad_mark_swap)
-+ snfi_nand->bad_mark.bm_swap(mem, snfi->buffer, oob_on);
-+
-+ if (oob_on)
-+ memcpy(mtk_oob_ptr(mem, snfi->buffer, i),
-+ oob_ptr(mem, i),
-+ snfi->caps->nand_fdm_size);
-+ }
-+
-+ ret = mtk_snfi_write_to_cache(mem, op, oob_on);
-+ if (ret)
-+ dev_warn(snfi->dev, "write to cache fail\n");
-+
-+ return ret;
-+}
-+
-+static int mtk_snfi_command_exec(struct mtk_snfi *snfi,
-+ const u8 *txbuf, u8 *rxbuf,
-+ const u32 txlen, const u32 rxlen)
-+{
-+ u32 tmp, i, j, reg, m;
-+ u8 *p_tmp = (u8 *)(&tmp);
-+ int ret = 0;
-+
-+ /* Moving tx data to NFI_SPI GPRAM */
-+ for (i = 0, m = 0; i < txlen; ) {
-+ for (j = 0, tmp = 0; i < txlen && j < 4; i++, j++)
-+ p_tmp[j] = txbuf[i];
-+
-+ writel(tmp, snfi->regs + SNFI_GPRAM_DATA + m);
-+ m += 4;
-+ }
-+
-+ writel(txlen, snfi->regs + SNFI_MAC_OUTL);
-+ writel(rxlen, snfi->regs + SNFI_MAC_INL);
-+ ret = mtk_snfi_mac_op(snfi);
-+ if (ret)
-+ return ret;
-+
-+ /* For NULL input data, this loop will be skipped */
-+ if (rxlen)
-+ for (i = 0, m = 0; i < rxlen; ) {
-+ reg = readl(snfi->regs +
-+ SNFI_GPRAM_DATA + m);
-+ for (j = 0; i < rxlen && j < 4; i++, j++, rxbuf++) {
-+ if (m == 0 && i == 0)
-+ j = i + txlen;
-+ *rxbuf = (reg >> (j * 8)) & 0xFF;
-+ }
-+ m += 4;
-+ }
-+
-+ return ret;
-+}
-+
-+/*
-+ * mtk_snfi_exec_op - to process command/data to send to the
-+ * SPI NAND by mtk controller
-+ */
-+static int mtk_snfi_exec_op(struct spi_mem *mem,
-+ const struct spi_mem_op *op)
-+
-+{
-+ struct mtk_snfi *snfi = spi_controller_get_devdata(mem->spi->master);
-+ struct spinand_device *spinand = spi_mem_get_drvdata(mem);
-+ struct mtd_info *mtd = spinand_to_mtd(spinand);
-+ struct nand_device *nand = mtd_to_nanddev(mtd);
-+ const struct spi_mem_op *read_cache;
-+ const struct spi_mem_op *write_cache;
-+ u32 tmpbufsize, txlen = 0, rxlen = 0;
-+ u8 *txbuf, *rxbuf = NULL, *buf;
-+ int i, ret = 0;
-+
-+ ret = mtk_snfi_reset(snfi);
-+ if (ret) {
-+ dev_warn(snfi->dev, "reset spi memory controller fail\n");
-+ return ret;
-+ }
-+
-+ /*if bbt initial, framework have detect nand information */
-+ if (nand->bbt.cache) {
-+ read_cache = spinand->op_templates.read_cache;
-+ write_cache = spinand->op_templates.write_cache;
-+
-+ ret = mtk_snfi_hw_runtime_config(mem);
-+ if (ret)
-+ return ret;
-+
-+ /* For Read/Write with cache, Erase use framework flow */
-+ if (op->cmd.opcode == read_cache->cmd.opcode) {
-+ ret = mtk_snfi_read(mem, op);
-+ if (ret)
-+ dev_warn(snfi->dev, "snfi read fail\n");
-+ return ret;
-+ } else if (op->cmd.opcode == write_cache->cmd.opcode) {
-+ ret = mtk_snfi_write(mem, op);
-+ if (ret)
-+ dev_warn(snfi->dev, "snfi write fail\n");
-+ return ret;
-+ }
-+ }
-+
-+ tmpbufsize = sizeof(op->cmd.opcode) + op->addr.nbytes +
-+ op->dummy.nbytes + op->data.nbytes;
-+
-+ txbuf = kzalloc(tmpbufsize, GFP_KERNEL);
-+ if (!txbuf)
-+ return -ENOMEM;
-+
-+ txbuf[txlen++] = op->cmd.opcode;
-+
-+ if (op->addr.nbytes)
-+ for (i = 0; i < op->addr.nbytes; i++)
-+ txbuf[txlen++] = op->addr.val >>
-+ (8 * (op->addr.nbytes - i - 1));
-+
-+ txlen += op->dummy.nbytes;
-+
-+ if (op->data.dir == SPI_MEM_DATA_OUT)
-+ for (i = 0; i < op->data.nbytes; i++) {
-+ buf = (u8 *)op->data.buf.out;
-+ txbuf[txlen++] = buf[i];
-+ }
-+
-+ if (op->data.dir == SPI_MEM_DATA_IN) {
-+ rxbuf = (u8 *)op->data.buf.in;
-+ rxlen += op->data.nbytes;
-+ }
-+
-+ ret = mtk_snfi_command_exec(snfi, txbuf, rxbuf, txlen, rxlen);
-+ kfree(txbuf);
-+
-+ return ret;
-+}
-+
-+static int mtk_snfi_init(struct mtk_snfi *snfi)
-+{
-+ int ret;
-+
-+ /* Reset the state machine and data FIFO */
-+ ret = mtk_snfi_reset(snfi);
-+ if (ret) {
-+ dev_warn(snfi->dev, "MTK reset controller fail\n");
-+ return ret;
-+ }
-+
-+ snfi->buffer = devm_kzalloc(snfi->dev, 4096 + 256, GFP_KERNEL);
-+ if (!snfi->buffer)
-+ return -ENOMEM;
-+
-+ /* Clear interrupt, read clear. */
-+ readw(snfi->regs + NFI_INTR_STA);
-+ writew(0, snfi->regs + NFI_INTR_EN);
-+
-+ writel(0, snfi->regs + NFI_CON);
-+ writel(0, snfi->regs + NFI_CNFG);
-+
-+ /* Change to NFI_SPI mode. */
-+ writel(SNFI_MODE_EN, snfi->regs + SNFI_CNFG);
-+
-+ return 0;
-+}
-+
-+static int mtk_snfi_check_buswidth(u8 width)
-+{
-+ switch (width) {
-+ case 1:
-+ case 2:
-+ case 4:
-+ return 0;
-+
-+ default:
-+ break;
-+ }
-+
-+ return -ENOTSUPP;
-+}
-+
-+static bool mtk_snfi_supports_op(struct spi_mem *mem,
-+ const struct spi_mem_op *op)
-+{
-+ int ret = 0;
-+
-+ /* For MTK Spi Nand controller, cmd buswidth just support 1 bit*/
-+ if (op->cmd.buswidth != 1)
-+ ret = -ENOTSUPP;
-+
-+ if (op->addr.nbytes)
-+ ret |= mtk_snfi_check_buswidth(op->addr.buswidth);
-+
-+ if (op->dummy.nbytes)
-+ ret |= mtk_snfi_check_buswidth(op->dummy.buswidth);
-+
-+ if (op->data.nbytes)
-+ ret |= mtk_snfi_check_buswidth(op->data.buswidth);
-+
-+ if (ret)
-+ return false;
-+
-+ return true;
-+}
-+
-+static const struct spi_controller_mem_ops mtk_snfi_ops = {
-+ .supports_op = mtk_snfi_supports_op,
-+ .exec_op = mtk_snfi_exec_op,
-+};
-+
-+static const struct mtk_snfi_caps snfi_mt7622 = {
-+ .spare_size = spare_size_mt7622,
-+ .num_spare_size = 4,
-+ .nand_sec_size = 512,
-+ .nand_fdm_size = 8,
-+ .nand_fdm_ecc_size = 1,
-+ .ecc_parity_bits = 13,
-+ .pageformat_spare_shift = 4,
-+ .bad_mark_swap = 0,
-+};
-+
-+static const struct of_device_id mtk_snfi_id_table[] = {
-+ { .compatible = "mediatek,mt7622-snfi", .data = &snfi_mt7622, },
-+ { /* sentinel */ }
-+};
-+
-+static int mtk_snfi_probe(struct platform_device *pdev)
-+{
-+ struct device *dev = &pdev->dev;
-+ struct device_node *np = dev->of_node;
-+ struct spi_controller *ctlr;
-+ struct mtk_snfi *snfi;
-+ struct resource *res;
-+ int ret = 0, irq;
-+
-+ ctlr = spi_alloc_master(&pdev->dev, sizeof(*snfi));
-+ if (!ctlr)
-+ return -ENOMEM;
-+
-+ snfi = spi_controller_get_devdata(ctlr);
-+ snfi->caps = of_device_get_match_data(dev);
-+ snfi->dev = dev;
-+
-+ snfi->ecc = of_mtk_ecc_get(np);
-+ if (IS_ERR_OR_NULL(snfi->ecc))
-+ goto err_put_master;
-+
-+ res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
-+ snfi->regs = devm_ioremap_resource(dev, res);
-+ if (IS_ERR(snfi->regs)) {
-+ ret = PTR_ERR(snfi->regs);
-+ goto release_ecc;
-+ }
-+
-+ /* find the clocks */
-+ snfi->clk.nfi_clk = devm_clk_get(dev, "nfi_clk");
-+ if (IS_ERR(snfi->clk.nfi_clk)) {
-+ dev_err(dev, "no nfi clk\n");
-+ ret = PTR_ERR(snfi->clk.nfi_clk);
-+ goto release_ecc;
-+ }
-+
-+ snfi->clk.spi_clk = devm_clk_get(dev, "spi_clk");
-+ if (IS_ERR(snfi->clk.spi_clk)) {
-+ dev_err(dev, "no spi clk\n");
-+ ret = PTR_ERR(snfi->clk.spi_clk);
-+ goto release_ecc;
-+ }
-+
-+ ret = mtk_snfi_enable_clk(dev, &snfi->clk);
-+ if (ret)
-+ goto release_ecc;
-+
-+ /* find the irq */
-+ irq = platform_get_irq(pdev, 0);
-+ if (irq < 0) {
-+ dev_err(dev, "no snfi irq resource\n");
-+ ret = -EINVAL;
-+ goto clk_disable;
-+ }
-+
-+ ret = devm_request_irq(dev, irq, mtk_snfi_irq, 0, "mtk-snfi", snfi);
-+ if (ret) {
-+ dev_err(dev, "failed to request snfi irq\n");
-+ goto clk_disable;
-+ }
-+
-+ ret = dma_set_mask(dev, DMA_BIT_MASK(32));
-+ if (ret) {
-+ dev_err(dev, "failed to set dma mask\n");
-+ goto clk_disable;
-+ }
-+
-+ ctlr->dev.of_node = np;
-+ ctlr->mem_ops = &mtk_snfi_ops;
-+
-+ platform_set_drvdata(pdev, snfi);
-+ ret = mtk_snfi_init(snfi);
-+ if (ret) {
-+ dev_err(dev, "failed to init snfi\n");
-+ goto clk_disable;
-+ }
-+
-+ ret = devm_spi_register_master(dev, ctlr);
-+ if (ret)
-+ goto clk_disable;
-+
-+ return 0;
-+
-+clk_disable:
-+ mtk_snfi_disable_clk(&snfi->clk);
-+
-+release_ecc:
-+ mtk_ecc_release(snfi->ecc);
-+
-+err_put_master:
-+ spi_master_put(ctlr);
-+
-+ dev_err(dev, "MediaTek SPI NAND interface probe failed %d\n", ret);
-+ return ret;
-+}
-+
-+static int mtk_snfi_remove(struct platform_device *pdev)
-+{
-+ struct mtk_snfi *snfi = platform_get_drvdata(pdev);
-+
-+ mtk_snfi_disable_clk(&snfi->clk);
-+
-+ return 0;
-+}
-+
-+static int mtk_snfi_suspend(struct platform_device *pdev, pm_message_t state)
-+{
-+ struct mtk_snfi *snfi = platform_get_drvdata(pdev);
-+
-+ mtk_snfi_disable_clk(&snfi->clk);
-+
-+ return 0;
-+}
-+
-+static int mtk_snfi_resume(struct platform_device *pdev)
-+{
-+ struct device *dev = &pdev->dev;
-+ struct mtk_snfi *snfi = dev_get_drvdata(dev);
-+ int ret;
-+
-+ ret = mtk_snfi_enable_clk(dev, &snfi->clk);
-+ if (ret)
-+ return ret;
-+
-+ ret = mtk_snfi_init(snfi);
-+ if (ret)
-+ dev_err(dev, "failed to init snfi controller\n");
-+
-+ return ret;
-+}
-+
-+static struct platform_driver mtk_snfi_driver = {
-+ .driver = {
-+ .name = "mtk-snfi",
-+ .of_match_table = mtk_snfi_id_table,
-+ },
-+ .probe = mtk_snfi_probe,
-+ .remove = mtk_snfi_remove,
-+ .suspend = mtk_snfi_suspend,
-+ .resume = mtk_snfi_resume,
-+};
-+
-+module_platform_driver(mtk_snfi_driver);
-+
-+MODULE_LICENSE("GPL v2");
-+MODULE_AUTHOR("Xiangsheng Hou <xiangsheng.hou@mediatek.com>");
-+MODULE_DESCRIPTION("Mediatek SPI Memory Interface Driver");
---- a/drivers/spi/Kconfig
-+++ b/drivers/spi/Kconfig
-@@ -389,6 +389,15 @@ config SPI_MT65XX
- say Y or M here.If you are not sure, say N.
- SPI drivers for Mediatek MT65XX and MT81XX series ARM SoCs.
-
-+config SPI_MTK_SNFI
-+ tristate "MediaTek SPI NAND interface"
-+ select MTD_SPI_NAND
-+ help
-+ This selects the SPI NAND FLASH interface(SNFI),
-+ which could be found on MediaTek Soc.
-+ Say Y or M here.If you are not sure, say N.
-+ Note Parallel Nand and SPI NAND is alternative on MediaTek SoCs.
-+
- config SPI_NUC900
- tristate "Nuvoton NUC900 series SPI"
- depends on ARCH_W90X900
---- a/drivers/spi/Makefile
-+++ b/drivers/spi/Makefile
-@@ -57,6 +57,7 @@ obj-$(CONFIG_SPI_MPC512x_PSC) += spi-mp
- obj-$(CONFIG_SPI_MPC52xx_PSC) += spi-mpc52xx-psc.o
- obj-$(CONFIG_SPI_MPC52xx) += spi-mpc52xx.o
- obj-$(CONFIG_SPI_MT65XX) += spi-mt65xx.o
-+obj-$(CONFIG_SPI_MTK_SNFI) += spi-mtk-snfi.o
- obj-$(CONFIG_SPI_MXS) += spi-mxs.o
- obj-$(CONFIG_SPI_NUC900) += spi-nuc900.o
- obj-$(CONFIG_SPI_OC_TINY) += spi-oc-tiny.o
diff --git a/target/linux/mediatek/patches-4.19/0307-spi-mem-Mediatek-Add-SPI-Nand-support-for-MT7629.patch b/target/linux/mediatek/patches-4.19/0307-spi-mem-Mediatek-Add-SPI-Nand-support-for-MT7629.patch
deleted file mode 100644
index b8cb416b3e..0000000000
--- a/target/linux/mediatek/patches-4.19/0307-spi-mem-Mediatek-Add-SPI-Nand-support-for-MT7629.patch
+++ /dev/null
@@ -1,121 +0,0 @@
-From c813fbe806257c574240770ef716fbee19f7dbfa Mon Sep 17 00:00:00 2001
-From: Xiangsheng Hou <xiangsheng.hou@mediatek.com>
-Date: Thu, 6 Jun 2019 16:29:04 +0800
-Subject: [PATCH] spi: spi-mem: Mediatek: Add SPI Nand support for MT7629
-
-Signed-off-by: Xiangsheng Hou <xiangsheng.hou@mediatek.com>
----
- arch/arm/boot/dts/mt7629-rfb.dts | 45 ++++++++++++++++++++++++++++++++
- arch/arm/boot/dts/mt7629.dtsi | 22 ++++++++++++++++
- drivers/spi/spi-mtk-snfi.c | 12 +++++++++
- 3 files changed, 79 insertions(+)
-
---- a/arch/arm/boot/dts/mt7629.dtsi
-+++ b/arch/arm/boot/dts/mt7629.dtsi
-@@ -259,6 +259,28 @@
- status = "disabled";
- };
-
-+ bch: ecc@1100e000 {
-+ compatible = "mediatek,mt7622-ecc";
-+ reg = <0x1100e000 0x1000>;
-+ interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_LOW>;
-+ clocks = <&pericfg CLK_PERI_NFIECC_PD>;
-+ clock-names = "nfiecc_clk";
-+ status = "disabled";
-+ };
-+
-+ snfi: spi@1100d000 {
-+ compatible = "mediatek,mt7629-snfi";
-+ reg = <0x1100d000 0x1000>;
-+ interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_LOW>;
-+ clocks = <&pericfg CLK_PERI_NFI_PD>,
-+ <&pericfg CLK_PERI_SNFI_PD>;
-+ clock-names = "nfi_clk", "spi_clk";
-+ ecc-engine = <&bch>;
-+ #address-cells = <1>;
-+ #size-cells = <0>;
-+ status = "disabled";
-+ };
-+
- spi: spi@1100a000 {
- compatible = "mediatek,mt7629-spi",
- "mediatek,mt7622-spi";
---- a/drivers/spi/spi-mtk-snfi.c
-+++ b/drivers/spi/spi-mtk-snfi.c
-@@ -1029,8 +1029,20 @@ static const struct mtk_snfi_caps snfi_m
- .bad_mark_swap = 0,
- };
-
-+static const struct mtk_snfi_caps snfi_mt7629 = {
-+ .spare_size = spare_size_mt7622,
-+ .num_spare_size = 4,
-+ .nand_sec_size = 512,
-+ .nand_fdm_size = 8,
-+ .nand_fdm_ecc_size = 1,
-+ .ecc_parity_bits = 13,
-+ .pageformat_spare_shift = 4,
-+ .bad_mark_swap = 1,
-+};
-+
- static const struct of_device_id mtk_snfi_id_table[] = {
- { .compatible = "mediatek,mt7622-snfi", .data = &snfi_mt7622, },
-+ { .compatible = "mediatek,mt7629-snfi", .data = &snfi_mt7629, },
- { /* sentinel */ }
- };
-
---- a/arch/arm/boot/dts/mt7629-rfb.dts
-+++ b/arch/arm/boot/dts/mt7629-rfb.dts
-@@ -281,6 +281,52 @@
- };
- };
-
-+&bch {
-+ status = "okay";
-+};
-+
-+&snfi {
-+ pinctrl-names = "default";
-+ pinctrl-0 = <&serial_nand_pins>;
-+ status = "okay";
-+
-+ spi_nand@0 {
-+ #address-cells = <1>;
-+ #size-cells = <1>;
-+ compatible = "spi-nand";
-+ spi-max-frequency = <104000000>;
-+ reg = <0>;
-+
-+ partitions {
-+ compatible = "fixed-partitions";
-+ #address-cells = <1>;
-+ #size-cells = <1>;
-+
-+ partition@0 {
-+ label = "Bootloader";
-+ reg = <0x00000 0x0100000>;
-+ read-only;
-+ };
-+
-+ partition@100000 {
-+ label = "Config";
-+ reg = <0x100000 0x0040000>;
-+ };
-+
-+ partition@140000 {
-+ label = "factory";
-+ reg = <0x140000 0x0080000>;
-+ };
-+
-+ partition@1c0000 {
-+ label = "firmware";
-+ reg = <0x1c0000 0x1000000>;
-+ };
-+
-+ };
-+ };
-+};
-+
- &spi {
- pinctrl-names = "default";
- pinctrl-0 = <&spi_pins>;
diff --git a/target/linux/mediatek/patches-4.19/0900-bt-mtk-serial-fix.patch b/target/linux/mediatek/patches-4.19/0900-bt-mtk-serial-fix.patch
deleted file mode 100644
index 1c3c1d9497..0000000000
--- a/target/linux/mediatek/patches-4.19/0900-bt-mtk-serial-fix.patch
+++ /dev/null
@@ -1,33 +0,0 @@
---- a/drivers/tty/serial/8250/8250.h
-+++ b/drivers/tty/serial/8250/8250.h
-@@ -80,6 +80,7 @@ struct serial8250_config {
- #define UART_CAP_MINI (1 << 17) /* Mini UART on BCM283X family lacks:
- * STOP PARITY EPAR SPAR WLEN5 WLEN6
- */
-+#define UART_CAP_NMOD (1 << 18) /* UART doesn't do termios */
-
- #define UART_BUG_QUOT (1 << 0) /* UART has buggy quot LSB */
- #define UART_BUG_TXEN (1 << 1) /* UART has buggy TX IIR status */
---- a/drivers/tty/serial/8250/8250_port.c
-+++ b/drivers/tty/serial/8250/8250_port.c
-@@ -297,7 +297,7 @@ static const struct serial8250_config ua
- .tx_loadsz = 16,
- .fcr = UART_FCR_ENABLE_FIFO |
- UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT,
-- .flags = UART_CAP_FIFO,
-+ .flags = UART_CAP_FIFO | UART_CAP_NMOD,
- },
- [PORT_NPCM] = {
- .name = "Nuvoton 16550",
-@@ -2650,6 +2650,11 @@ serial8250_do_set_termios(struct uart_po
- unsigned long flags;
- unsigned int baud, quot, frac = 0;
-
-+ if (up->capabilities & UART_CAP_NMOD) {
-+ termios->c_cflag = 0;
-+ return;
-+ }
-+
- if (up->capabilities & UART_CAP_MINI) {
- termios->c_cflag &= ~(CSTOPB | PARENB | PARODD | CMSPAR);
- if ((termios->c_cflag & CSIZE) == CS5 ||