diff options
author | John Crispin <john@openwrt.org> | 2015-01-08 20:26:13 +0000 |
---|---|---|
committer | John Crispin <john@openwrt.org> | 2015-01-08 20:26:13 +0000 |
commit | 5ea31bbc582c745abea2a54ccfd341fade1207cd (patch) | |
tree | bf6846c6b691c6490a3d559908c94872d5a33bf5 /target/linux | |
parent | 2ea64717e2ef72d7181256daa2528ee147ad99a1 (diff) | |
download | upstream-5ea31bbc582c745abea2a54ccfd341fade1207cd.tar.gz upstream-5ea31bbc582c745abea2a54ccfd341fade1207cd.tar.bz2 upstream-5ea31bbc582c745abea2a54ccfd341fade1207cd.zip |
ramips: Fix for gpio falling interrupt mask
This patch fixes a wrong mask operation for the rt2880-compatible ralink devices.
The mask operation reads the actual flags and then logical combines it with the pin flag it want to set.
Unfortunally, for rising as for falling interrupt flags the actual flag status of the rising interrupts was used.
That caused a problem if you want to use more than one falling GPIO interrupt.
Now the correct (seperated) actual status is used for both, falling and rising.
Signed-off-by: Jonas Arndt <info@greenwire-elektronik.de>
Signed-off-by: John Crispin <blogic@openwrt.org>
SVN-Revision: 43882
Diffstat (limited to 'target/linux')
-rw-r--r-- | target/linux/ramips/patches-3.14/999-gpi_irq.patch | 42 |
1 files changed, 42 insertions, 0 deletions
diff --git a/target/linux/ramips/patches-3.14/999-gpi_irq.patch b/target/linux/ramips/patches-3.14/999-gpi_irq.patch new file mode 100644 index 0000000000..a421570672 --- /dev/null +++ b/target/linux/ramips/patches-3.14/999-gpi_irq.patch @@ -0,0 +1,42 @@ +--- a/drivers/gpio/gpio-ralink.c ++++ b/drivers/gpio/gpio-ralink.c +@@ -148,14 +148,15 @@ + { + struct ralink_gpio_chip *rg; + unsigned long flags; +- u32 val; ++ u32 rise, fall; + + rg = (struct ralink_gpio_chip *) d->domain->host_data; +- val = rt_gpio_r32(rg, GPIO_REG_RENA); ++ rise = rt_gpio_r32(rg, GPIO_REG_RENA); ++ fall = rt_gpio_r32(rg, GPIO_REG_FENA); + + spin_lock_irqsave(&rg->lock, flags); +- rt_gpio_w32(rg, GPIO_REG_RENA, val | (BIT(d->hwirq) & rg->rising)); +- rt_gpio_w32(rg, GPIO_REG_FENA, val | (BIT(d->hwirq) & rg->falling)); ++ rt_gpio_w32(rg, GPIO_REG_RENA, rise | (BIT(d->hwirq) & rg->rising)); ++ rt_gpio_w32(rg, GPIO_REG_FENA, fall | (BIT(d->hwirq) & rg->falling)); + spin_unlock_irqrestore(&rg->lock, flags); + } + +@@ -163,14 +164,15 @@ + { + struct ralink_gpio_chip *rg; + unsigned long flags; +- u32 val; ++ u32 rise, fall; + + rg = (struct ralink_gpio_chip *) d->domain->host_data; +- val = rt_gpio_r32(rg, GPIO_REG_RENA); ++ rise = rt_gpio_r32(rg, GPIO_REG_RENA); ++ fall = rt_gpio_r32(rg, GPIO_REG_FENA); + + spin_lock_irqsave(&rg->lock, flags); +- rt_gpio_w32(rg, GPIO_REG_FENA, val & ~BIT(d->hwirq)); +- rt_gpio_w32(rg, GPIO_REG_RENA, val & ~BIT(d->hwirq)); ++ rt_gpio_w32(rg, GPIO_REG_FENA, fall & ~BIT(d->hwirq)); ++ rt_gpio_w32(rg, GPIO_REG_RENA, rise & ~BIT(d->hwirq)); + spin_unlock_irqrestore(&rg->lock, flags); + } + |