From 3a09d6bb65d833ffe7c6f9b10e97a1adbefdb6c4 Mon Sep 17 00:00:00 2001 From: Clifford Wolf Date: Sun, 16 Oct 2016 23:03:29 +0200 Subject: Improvements and bugfixes in clk2fflogic --- passes/sat/clk2fflogic.cc | 34 +++++++++++++++++++++------------- 1 file changed, 21 insertions(+), 13 deletions(-) (limited to 'passes/sat') diff --git a/passes/sat/clk2fflogic.cc b/passes/sat/clk2fflogic.cc index ecdc8621c..301d3e783 100644 --- a/passes/sat/clk2fflogic.cc +++ b/passes/sat/clk2fflogic.cc @@ -58,7 +58,6 @@ struct Clk2fflogicPass : public Pass { SigMap sigmap(module); dict initbits; pool del_initbits; - vector ffcells; for (auto wire : module->wires()) if (wire->attributes.count("\\init") > 0) @@ -71,18 +70,15 @@ struct Clk2fflogicPass : public Pass { initbits[initsig[i]] = initval[i]; } - for (auto cell : module->selected_cells()) - if (cell->type.in("$dff")) - ffcells.push_back(cell); - - for (auto cell : ffcells) + for (auto cell : vector(module->selected_cells())) { - if (cell->type == "$dff") + if (cell->type.in("$dff", "$adff")) { bool clkpol = cell->parameters["\\CLK_POLARITY"].as_bool(); SigSpec clk = cell->getPort("\\CLK"); - SigSpec past_clk = module->addWire(NEW_ID); + Wire *past_clk = module->addWire(NEW_ID); + past_clk->attributes["\\init"] = clkpol ? State::S1 : State::S0; module->addFf(NEW_ID, clk, past_clk); SigSpec sig_d = cell->getPort("\\D"); @@ -91,7 +87,6 @@ struct Clk2fflogicPass : public Pass { log("Replacing %s.%s (%s): CLK=%s, D=%s, Q=%s\n", log_id(module), log_id(cell), log_id(cell->type), log_signal(clk), log_signal(sig_d), log_signal(sig_q)); - module->remove(cell); SigSpec clock_edge_pattern; @@ -103,14 +98,28 @@ struct Clk2fflogicPass : public Pass { clock_edge_pattern.append_bit(State::S0); } - SigSpec clock_edge = module->Eqx(NEW_ID, {past_clk, clk}, clock_edge_pattern); + SigSpec clock_edge = module->Eqx(NEW_ID, {clk, SigSpec(past_clk)}, clock_edge_pattern); Wire *past_d = module->addWire(NEW_ID, GetSize(sig_d)); Wire *past_q = module->addWire(NEW_ID, GetSize(sig_q)); module->addFf(NEW_ID, sig_d, past_d); module->addFf(NEW_ID, sig_q, past_q); - module->addMux(NEW_ID, past_q, past_d, clock_edge, sig_q); + if (cell->type == "$adff") + { + SigSpec arst = cell->getPort("\\ARST"); + SigSpec qval = module->Mux(NEW_ID, past_q, past_d, clock_edge); + Const rstval = cell->parameters["\\ARST_VALUE"]; + + if (cell->parameters["\\ARST_POLARITY"].as_bool()) + module->addMux(NEW_ID, qval, rstval, arst, sig_q); + else + module->addMux(NEW_ID, rstval, qval, arst, sig_q); + } + else + { + module->addMux(NEW_ID, past_q, past_d, clock_edge, sig_q); + } Const initval; bool assign_initval = false; @@ -130,10 +139,9 @@ struct Clk2fflogicPass : public Pass { past_q->attributes["\\init"] = initval; } + module->remove(cell); continue; } - - log_abort(); } for (auto wire : module->wires()) -- cgit v1.2.3