Commit message (Collapse) | Author | Age | Files | Lines | |
---|---|---|---|---|---|
* | Read init from outputs | Eddie Hung | 2019-06-15 | 1 | -0/+4 |
| | |||||
* | Fix debug message | Eddie Hung | 2019-06-15 | 1 | -0/+1 |
| | |||||
* | Fix log_debug messages | Eddie Hung | 2019-06-15 | 1 | -17/+23 |
| | |||||
* | Missing close bracket | Eddie Hung | 2019-06-15 | 1 | -1/+1 |
| | |||||
* | read_aiger to not require clk_name for latches, plus debug | Eddie Hung | 2019-06-15 | 1 | -21/+37 |
| | |||||
* | Cover __APPLE__ too for little to big endian | Eddie Hung | 2019-06-14 | 1 | -4/+7 |
| | |||||
* | Further cleanup based on @daveshah1 | Eddie Hung | 2019-06-14 | 1 | -10/+20 |
| | |||||
* | Resolve comments from @daveshah1 | Eddie Hung | 2019-06-14 | 1 | -2/+2 |
| | |||||
* | Cleanup | Eddie Hung | 2019-06-14 | 1 | -7/+3 |
| | |||||
* | Add TODO to parse_xaiger | Eddie Hung | 2019-06-14 | 1 | -0/+1 |
| | |||||
* | Optimise some more | Eddie Hung | 2019-06-13 | 1 | -58/+53 |
| | |||||
* | Move ConstEvalAig to aigerparse.cc | Eddie Hung | 2019-06-13 | 1 | -3/+161 |
| | |||||
* | Add ConstEvalAig specialised for AIGs | Eddie Hung | 2019-06-13 | 1 | -3/+2 |
| | |||||
* | parse_xaiger to cope with inouts | Eddie Hung | 2019-06-12 | 1 | -6/+0 |
| | |||||
* | Consistency | Eddie Hung | 2019-06-12 | 2 | -2/+2 |
| | |||||
* | Merge remote-tracking branch 'origin/master' into xaig | Eddie Hung | 2019-06-12 | 16 | -957/+1462 |
|\ | |||||
| * | Fix spacing from spaces to tabs | Eddie Hung | 2019-06-07 | 1 | -362/+362 |
| | | |||||
| * | Fix spacing (entire file is wrong anyway, will fix later) | Eddie Hung | 2019-06-07 | 1 | -3/+3 |
| | | |||||
| * | Remove unnecessary std::getline() for ASCII | Eddie Hung | 2019-06-07 | 1 | -3/+0 |
| | | |||||
| * | Fix read_aiger -- create zero driver, fix init width, parse 'b' | Eddie Hung | 2019-06-07 | 2 | -13/+52 |
| | | |||||
| * | Fixes and cleanups in AST_TECALL handling | Clifford Wolf | 2019-06-07 | 3 | -46/+34 |
| | | | | | | | | Signed-off-by: Clifford Wolf <clifford@clifford.at> | ||||
| * | Merge branch 'pr_elab_sys_tasks' of https://github.com/udif/yosys into ↵ | Clifford Wolf | 2019-06-07 | 6 | -5/+64 |
| |\ | | | | | | | | | | clifford/pr983 | ||||
| | * | Initial implementation of elaboration system tasks | Udi Finkelstein | 2019-05-03 | 6 | -5/+64 |
| | | | | | | | | | | | | | | | | | | | | | (IEEE1800-2017 section 20.11) This PR allows us to use $info/$warning/$error/$fatal **at elaboration time** within a generate block. This is very useful to stop a synthesis of a parametrized block when an illegal combination of parameters is chosen. | ||||
| * | | Cleanup tux3-implicit_named_connection | Clifford Wolf | 2019-06-07 | 1 | -1/+1 |
| | | | | | | | | | | | | Signed-off-by: Clifford Wolf <clifford@clifford.at> | ||||
| * | | Merge branch 'implicit_named_connection' of https://github.com/tux3/yosys ↵ | Clifford Wolf | 2019-06-07 | 1 | -1/+10 |
| |\ \ | | | | | | | | | | | | | into tux3-implicit_named_connection | ||||
| | * | | SystemVerilog support for implicit named port connections | tux3 | 2019-06-06 | 1 | -9/+17 |
| | | | | | | | | | | | | | | | | | | | | This is the `foo foo(.port1, .port2);` SystemVerilog syntax introduced in IEEE1800-2005. | ||||
| * | | | Merge pull request #1060 from antmicro/parsing_attr_on_port_conn | Clifford Wolf | 2019-06-06 | 1 | -10/+14 |
| |\ \ \ | | |/ / | |/| | | Added support for parsing attributes on port connections. | ||||
| | * | | Fixed memory leak. | Maciej Kurc | 2019-06-05 | 1 | -0/+4 |
| | | | | | | | | | | | | | | | | Signed-off-by: Maciej Kurc <mkurc@antmicro.com> | ||||
| | * | | Added support for parsing attributes on port connections. | Maciej Kurc | 2019-05-31 | 1 | -10/+10 |
| | | | | | | | | | | | | | | | | Signed-off-by: Maciej Kurc <mkurc@antmicro.com> | ||||
| * | | | Only support Symbiotic EDA flavored Verific | Clifford Wolf | 2019-06-02 | 1 | -0/+8 |
| |/ / | | | | | | | | | | Signed-off-by: Clifford Wolf <clifford@clifford.at> | ||||
| * | | Enable Verific flag veri_elaborate_top_level_modules_having_interface_ports, ↵ | Clifford Wolf | 2019-05-30 | 1 | -0/+3 |
| | | | | | | | | | | | | | | | | | | fixes #1055 Signed-off-by: Clifford Wolf <clifford@clifford.at> | ||||
| * | | Merge branch 'master' into wandwor | Stefan Biereigel | 2019-05-27 | 5 | -14/+47 |
| |\ \ | |||||
| | * \ | Merge pull request #1044 from mmicko/invalid_width_range | Clifford Wolf | 2019-05-27 | 1 | -1/+2 |
| | |\ \ | | | | | | | | | | | Give error instead of asserting for invalid range, fixes #947 | ||||
| | | * | | Give error instead of asserting for invalid range, fixes #947 | Miodrag Milanovic | 2019-05-27 | 1 | -1/+2 |
| | | | | | |||||
| | * | | | Added support for unsized constants, fixes #1022 | Miodrag Milanovic | 2019-05-27 | 5 | -13/+45 |
| | |/ / | | | | | | | | | | | | | Includes work from @sumit0190 and @AaronKel | ||||
| * | | | remove leftovers from ast data structures | Stefan Biereigel | 2019-05-27 | 2 | -4/+0 |
| | | | | |||||
| * | | | move wand/wor resolution into hierarchy pass | Stefan Biereigel | 2019-05-27 | 1 | -97/+14 |
| | | | | |||||
| * | | | fix assignment of non-wires | Stefan Biereigel | 2019-05-23 | 1 | -16/+19 |
| | | | | |||||
| * | | | fix indentation across files | Stefan Biereigel | 2019-05-23 | 4 | -63/+83 |
| | | | | |||||
| * | | | implementation for assignments working | Stefan Biereigel | 2019-05-23 | 3 | -14/+83 |
| | | | | |||||
| * | | | make lexer/parser aware of wand/wor net types | Stefan Biereigel | 2019-05-23 | 3 | -2/+10 |
| |/ / | |||||
| * | | Rename label | Eddie Hung | 2019-05-21 | 1 | -6/+5 |
| | | | |||||
| * | | Try again | Eddie Hung | 2019-05-21 | 1 | -4/+10 |
| | | | |||||
| * | | Fix warning | Eddie Hung | 2019-05-21 | 1 | -3/+2 |
| | | | |||||
| * | | Read bigger Verilog files. | Kaj Tuomi | 2019-05-18 | 1 | -1/+1 |
| | | | | | | | | | | | | Hit parser limit with 3M gate design. This commit fix it. | ||||
| * | | Merge pull request #1013 from antmicro/parameter_attributes | Clifford Wolf | 2019-05-16 | 1 | -2/+2 |
| |\ \ | | | | | | | | | Support for attributes on parameters and localparams for Verilog frontend | ||||
| | * | | Added support for parsing attributes on parameters in Verilog frontent. ↵ | Maciej Kurc | 2019-05-16 | 1 | -2/+2 |
| | | | | | | | | | | | | | | | | | | | | | | | | Content of those attributes is ignored. Signed-off-by: Maciej Kurc <mkurc@antmicro.com> | ||||
| * | | | Make the generated *.tab.hh include all the headers needed to define the union. | Henner Zeller | 2019-05-14 | 2 | -2/+18 |
| |/ / | |||||
| * | | Merge pull request #946 from YosysHQ/clifford/specify | Clifford Wolf | 2019-05-06 | 8 | -35/+366 |
| |\ \ | | | | | | | | | Add specify parser | ||||
| | * | | Add "real" keyword to ilang format | Clifford Wolf | 2019-05-06 | 2 | -1/+8 |
| | | | | | | | | | | | | | | | | Signed-off-by: Clifford Wolf <clifford@clifford.at> |