-- Copyright (C) 2001 Bill Billowitch. -- Some of the work to develop this test suite was done with Air Force -- support. The Air Force and Bill Billowitch assume no -- responsibilities for this software. -- This file is part of VESTs (Vhdl tESTs). -- VESTs is free software; you can redistribute it and/or modify it -- under the terms of the GNU General Public License as published by the -- Free Software Foundation; either version 2 of the License, or (at -- your option) any later version. -- VESTs is distributed in the hope that it will be useful, but WITHOUT -- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or -- FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License -- for more details. -- You should have received a copy of the GNU General Public License -- along with VESTs; if not, write to the Free Software Foundation, -- Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA -- --------------------------------------------------------------------- -- -- $Id: tc1596.vhd,v 1.2 2001-10-26 16:29:42 paw Exp $ -- $Revision: 1.2 $ -- -- --------------------------------------------------------------------- ENTITY c08s11b00x00p03n01i01596ent IS END c08s11b00x00p03n01i01596ent; ARCHITECTURE c08s11b00x00p03n01i01596arch OF c08s11b00x00p03n01i01596ent IS BEGIN TESTING: PROCESS variable p : integer := 0; BEGIN L : for j in 1 to 10 loop K : for i in 1 to 20 loop exit when j = 5; p := p + 1; end loop K; end loop; assert NOT( p=180 ) report "***PASSED TEST: c08s11b00x00p03n01i01596" severity NOTE; assert ( p=180 ) report "***FAILED TEST: c08s11b00x00p03n01i01596 - Exit applies only to inner loop" severity ERROR; wait; END PROCESS TESTING; END c08s11b00x00p03n01i01596arch;