Commit message (Collapse) | Author | Age | Files | Lines | |
---|---|---|---|---|---|
* | vhdl-parse.adb: improve error recovery. For #1837 | Tristan Gingold | 2021-08-24 | 1 | -0/+2 |
| | |||||
* | vhdl: remove iir_kind_anonymous_signal_declaration (now unused) | Tristan Gingold | 2021-08-24 | 22 | -463/+198 |
| | |||||
* | vhdl-sem_specs: avoid ownership issue on default map aspect. | Tristan Gingold | 2021-08-24 | 1 | -1/+4 |
| | |||||
* | Rework inertial associations. | Tristan Gingold | 2021-08-23 | 8 | -46/+228 |
| | | | | | Fix #1625 Fix #1672 | ||||
* | trans-chap3: handle (ignore) use clauses in protected types. Fix #1833 | Tristan Gingold | 2021-08-14 | 1 | -1/+2 |
| | |||||
* | vhdl: introduce iir_kind_association_element_by_name | Tristan Gingold | 2021-08-06 | 17 | -392/+482 |
| | |||||
* | trans-chap7: handle strings in static array. Fix #1637 | Tristan Gingold | 2021-08-06 | 1 | -2/+2 |
| | |||||
* | vhdl-sem_expr.adb: check matching subtype of array aggregate elements. | Tristan Gingold | 2021-08-06 | 1 | -31/+67 |
| | | | | | When the subtype of the aggregate is not known by the context. Fix #1723 | ||||
* | trans-chap3: do not create same range_var for enumeration subtype. | Tristan Gingold | 2021-08-06 | 1 | -27/+41 |
| | | | | | | As there is not ranges for enumerated type, a range_var was always created for subtypes of enumerated types even if they had the same range. Create the range_var for bool types. | ||||
* | vhdl: adjust ownership of agrgegate element subtypes. Fix #1419 | Tristan Gingold | 2021-08-05 | 2 | -14/+31 |
| | | | | | Disable transfer of array aggregate element subtype ownership, but create the info of aggregate element subtype. | ||||
* | vhdl-sem_expr: add comments | Tristan Gingold | 2021-08-04 | 1 | -0/+6 |
| | |||||
* | vhdl-sem_expr: check subtype constraint of record aggregate elements. | Tristan Gingold | 2021-08-04 | 1 | -1/+2 |
| | | | | For #1419 | ||||
* | vhdl-disp_tree: disp integer literal value | Tristan Gingold | 2021-08-04 | 1 | -15/+27 |
| | |||||
* | vhdl-sem_expr.adb: build element subtype for aggregate when possible. | Tristan Gingold | 2021-08-03 | 3 | -13/+164 |
| | | | | | | | | In case of array aggregate whose element subtype is not bounded, extract it from the aggregate elements. Fix #1055 Fix #1455 | ||||
* | ghdldrv.adb: use cc (instead of gcc) as linker driver. Fix #1629 | Tristan Gingold | 2021-08-01 | 1 | -1/+1 |
| | |||||
* | vhdl-parse: use if_generate_else_clause for elsif clauses. Fix #1824 | Tristan Gingold | 2021-07-29 | 1 | -1/+1 |
| | |||||
* | vhdl-sem_expr: analyze choices before expressions in array aggregate. | Tristan Gingold | 2021-07-28 | 1 | -22/+39 |
| | | | | | Avoid considering expression to be possibly of the type of the aggregate if the choice is an expression. | ||||
* | vhdl: move check on instantiation name from sem to parse. | Tristan Gingold | 2021-07-28 | 2 | -1/+4 |
| | | | | Fix #1823 | ||||
* | ghdldrv.adb: factorize code (for #1817) | Tristan Gingold | 2021-07-23 | 1 | -68/+57 |
| | |||||
* | ghdldrv.adb: pass option -auxbase to ghdl1. For #1817 | Tristan Gingold | 2021-07-23 | 1 | -1/+14 |
| | |||||
* | vhdl-sem_stmts.adb: avoid a crash when forced analysis. | Tristan Gingold | 2021-07-23 | 1 | -0/+4 |
| | |||||
* | vhdl-utils(free_recursive): only free the name (not the entity) | Tristan Gingold | 2021-07-22 | 1 | -1/+1 |
| | | | | Fix #1820 | ||||
* | oread: add support for debug line decl | Tristan Gingold | 2021-07-20 | 1 | -0/+7 |
| | |||||
* | vhdl-sem_assocs: improve handling of generic types | Tristan Gingold | 2021-07-19 | 1 | -17/+21 |
| | |||||
* | trans-chap9: set line number for gcc. Fix #1817 | Tristan Gingold | 2021-07-19 | 1 | -2/+5 |
| | |||||
* | vhdl-evaluation: handle element attribute. Fix #1818 | Tristan Gingold | 2021-07-17 | 1 | -1/+2 |
| | |||||
* | vhdl-sem_stmts.adb: avoid a crash on invalid expression | Tristan Gingold | 2021-07-05 | 1 | -1/+3 |
| | |||||
* | vhdl-sem_scopes.adb: consider operators for interface chain | Tristan Gingold | 2021-07-05 | 1 | -1/+2 |
| | | | | | | A type interface also implicitly declares equality and inequality operators for the type. Adjust Add_Declaration_From_Interface_Chain so that these operators are visible | ||||
* | ghdllocal.adb: do not set Exec_Prefix if already set (by libghdl) | Tristan Gingold | 2021-07-05 | 1 | -1/+4 |
| | |||||
* | adjust previous commit (no identifier in Psl_Default_Clock) | Tristan Gingold | 2021-07-01 | 4 | -3/+5 |
| | |||||
* | vhdl-nodes: remove Identifier from Psl_Default_Clock | Tristan Gingold | 2021-06-30 | 5 | -107/+116 |
| | |||||
* | vhdl: handle mod/rem for physical. Fix #1810 | Tristan Gingold | 2021-06-30 | 4 | -1/+23 |
| | |||||
* | synth: minor renaming in netlists-memories | Tristan Gingold | 2021-06-30 | 3 | -10/+11 |
| | |||||
* | src/ortho: adjust constructor for codacy warning. | Tristan Gingold | 2021-06-30 | 1 | -1/+1 |
| | | | | Not sure how legitimate it is. | ||||
* | vhdl-nodes: do not reset free hooks on initialization | Tristan Gingold | 2021-06-26 | 3 | -2/+2 |
| | |||||
* | synth-vhdl_context.adb(Is_Full): consider fractional words. | Tristan Gingold | 2021-06-23 | 1 | -2/+16 |
| | |||||
* | vhdl/Makefile: use python3 by default | Tristan Gingold | 2021-06-22 | 1 | -1/+1 |
| | |||||
* | synth-vhdl_stmts: add location on Addidx | Tristan Gingold | 2021-06-21 | 1 | -0/+2 |
| | |||||
* | synth-environment: early transformation of dyn_insert to dyn_insert_en | Tristan Gingold | 2021-06-21 | 4 | -25/+59 |
| | | | | Simplifies memory extraction | ||||
* | synth-vhdl_stmts: merge static extract before dyn_extract. | Tristan Gingold | 2021-06-21 | 1 | -4/+2 |
| | | | | No reasons to use an extra gate. | ||||
* | synth-vhdl_expr: adjust width of memidx for indexed names. | Tristan Gingold | 2021-06-21 | 1 | -1/+1 |
| | | | | In general the width of memidx is ignored, but it's better to correctly set it | ||||
* | vhdl-nodes: Initialize global state to allow restart. | Tristan Gingold | 2021-06-19 | 2 | -0/+4 |
| | | | | Fix handling of multiple files by cli/DOM.py | ||||
* | vhdl-nodes.ads: use pnodes layout for Number_Base_Type | Tristan Gingold | 2021-06-18 | 1 | -1/+8 |
| | | | | So that it can be extracted. | ||||
* | synth: add a gate on an optimization to simplify memory handling. | Tristan Gingold | 2021-06-17 | 2 | -67/+38 |
| | |||||
* | netlists-memories: strengthen dyn_extract mux reduction. Fix #1781 | Tristan Gingold | 2021-06-16 | 2 | -1/+52 |
| | |||||
* | synth: minor fixes | Tristan Gingold | 2021-06-15 | 2 | -9/+8 |
| | |||||
* | src/ortho/mcode/memsegs_c.c: Don't define HAVE_MREMAP on OpenBSD. | Alfred M. Szmidt | 2021-06-13 | 1 | -1/+1 |
| | |||||
* | vpi: handle get_value for indexed names. Fix #237 | Tristan Gingold | 2021-06-10 | 5 | -164/+411 |
| | |||||
* | grt-vpi: add more traces for vpi_register_systf | Tristan Gingold | 2021-06-08 | 2 | -5/+19 |
| | |||||
* | grt-vcd: add get_vcd_value_kind | Tristan Gingold | 2021-06-08 | 3 | -35/+47 |
| |