aboutsummaryrefslogtreecommitdiffstats
path: root/testsuite/vests/vhdl-93/clifton-labs/compliant/functional/components/integer-default-binding.vhdl
diff options
context:
space:
mode:
Diffstat (limited to 'testsuite/vests/vhdl-93/clifton-labs/compliant/functional/components/integer-default-binding.vhdl')
-rw-r--r--testsuite/vests/vhdl-93/clifton-labs/compliant/functional/components/integer-default-binding.vhdl41
1 files changed, 41 insertions, 0 deletions
diff --git a/testsuite/vests/vhdl-93/clifton-labs/compliant/functional/components/integer-default-binding.vhdl b/testsuite/vests/vhdl-93/clifton-labs/compliant/functional/components/integer-default-binding.vhdl
new file mode 100644
index 000000000..d162a1117
--- /dev/null
+++ b/testsuite/vests/vhdl-93/clifton-labs/compliant/functional/components/integer-default-binding.vhdl
@@ -0,0 +1,41 @@
+entity forty_two is
+ port (
+ int_out : out integer);
+end forty_two;
+
+architecture only of forty_two is
+begin -- only
+ process
+ begin -- process
+ int_out <= 42;
+ wait;
+ end process;
+end only;
+
+entity test_bench is
+end test_bench;
+
+architecture only of test_bench is
+
+ component forty_two
+ port (
+ int_out : out integer);
+ end component;
+
+ signal int_signal : integer;
+
+begin -- only
+
+ ft0 : component forty_two
+ port map (
+ int_out => int_signal );
+
+ test: process
+ begin -- process test
+ wait for 1 ms;
+ assert int_signal = 42 report "TEST FAILED" severity ERROR;
+ assert not(int_signal = 42) report "TEST PASSED" severity NOTE;
+ wait;
+ end process test;
+
+end only;