aboutsummaryrefslogtreecommitdiffstats
path: root/testsuite/vests/vhdl-93/billowitch/compliant/tc2061.vhd
diff options
context:
space:
mode:
Diffstat (limited to 'testsuite/vests/vhdl-93/billowitch/compliant/tc2061.vhd')
-rw-r--r--testsuite/vests/vhdl-93/billowitch/compliant/tc2061.vhd54
1 files changed, 54 insertions, 0 deletions
diff --git a/testsuite/vests/vhdl-93/billowitch/compliant/tc2061.vhd b/testsuite/vests/vhdl-93/billowitch/compliant/tc2061.vhd
new file mode 100644
index 000000000..1451f8cdb
--- /dev/null
+++ b/testsuite/vests/vhdl-93/billowitch/compliant/tc2061.vhd
@@ -0,0 +1,54 @@
+
+-- Copyright (C) 2001 Bill Billowitch.
+
+-- Some of the work to develop this test suite was done with Air Force
+-- support. The Air Force and Bill Billowitch assume no
+-- responsibilities for this software.
+
+-- This file is part of VESTs (Vhdl tESTs).
+
+-- VESTs is free software; you can redistribute it and/or modify it
+-- under the terms of the GNU General Public License as published by the
+-- Free Software Foundation; either version 2 of the License, or (at
+-- your option) any later version.
+
+-- VESTs is distributed in the hope that it will be useful, but WITHOUT
+-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
+-- FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
+-- for more details.
+
+-- You should have received a copy of the GNU General Public License
+-- along with VESTs; if not, write to the Free Software Foundation,
+-- Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
+
+-- ---------------------------------------------------------------------
+--
+-- $Id: tc2061.vhd,v 1.2 2001-10-26 16:29:45 paw Exp $
+-- $Revision: 1.2 $
+--
+-- ---------------------------------------------------------------------
+
+ENTITY c07s02b04x00p01n02i02061ent IS
+END c07s02b04x00p01n02i02061ent;
+
+ARCHITECTURE c07s02b04x00p01n02i02061arch OF c07s02b04x00p01n02i02061ent IS
+ signal S1 : Integer;
+ signal S2 : Integer;
+ signal S3 : BIT_VECTOR(0 to 7);
+BEGIN
+ TESTING: PROCESS
+ variable V1,V2 : Integer := 10;
+ variable V3,V4 : BIT_VECTOR(0 to 3) := "0101" ;
+ BEGIN
+ S1 <= V1 + V2;
+ wait for 1 ns;
+ assert NOT(S1 = 20)
+ report "***PASSED TEST: c07s02b04x00p01n02i02061"
+ severity NOTE;
+ assert (S1 = 20)
+ report "***FAILED TEST: c07s02b04x00p01n02i02061 - Operands must be of the same type."
+ severity ERROR;
+ wait;
+ END PROCESS TESTING;
+
+END c07s02b04x00p01n02i02061arch;