summaryrefslogtreecommitdiffstats
path: root/src/map/if/if.h
Commit message (Expand)AuthorAgeFilesLines
...
* Changes to LUT mappers.Alan Mishchenko2014-02-281-1/+2
* Changes to LUT mappers.Alan Mishchenko2014-02-271-3/+4
* Changes to LUT mappers.Alan Mishchenko2014-02-251-4/+6
* Changes to LUT mappers.Alan Mishchenko2014-02-251-1/+1
* Changes to LUT mappers.Alan Mishchenko2014-02-191-0/+1
* Changes to LUT mappers.Alan Mishchenko2014-02-171-2/+7
* Changes to LUT mappers.Alan Mishchenko2014-02-171-3/+2
* Removing unused LMS code.Alan Mishchenko2014-02-161-12/+0
* Significant improvement to LUT mappers (if, &if).Alan Mishchenko2014-02-161-19/+24
* Structural mapper into structures.Alan Mishchenko2013-11-121-0/+1
* Changes in specialized matching.Alan Mishchenko2013-10-011-0/+1
* Experiments with exact matching into LUT structures.Alan Mishchenko2013-09-231-0/+1
* Adding new switch to &if to relax the delay.Alan Mishchenko2013-09-161-0/+2
* Removing some old useless code.Alan Mishchenko2013-09-021-1/+0
* Removing some old useless code.Alan Mishchenko2013-09-021-2/+1
* Adding code to count statistics about decomposable LUT5.Alan Mishchenko2013-08-181-0/+1
* Enabling additional matching feature in the LUT mapper.Alan Mishchenko2013-08-121-0/+5
* Saving delay information after mapping.Alan Mishchenko2013-06-261-0/+1
* Improving integration of the 'if' mapper with GIA.Alan Mishchenko2013-06-251-0/+1
* Adding a wrapper around clock() for more accurate time counting in ABC.Alan Mishchenko2013-05-271-1/+1
* Integrating box library.Alan Mishchenko2013-03-081-0/+1
* Improvements to the hierarchy/timing manager.Alan Mishchenko2013-03-051-1/+6
* Improvements to the hierarchy/timing manager.Alan Mishchenko2013-03-051-1/+2
* Renaming If_Lut_t into If_LibLut_t.Alan Mishchenko2012-12-101-15/+15
* Adding box library.Alan Mishchenko2012-12-101-1/+26
* DSD manager.Alan Mishchenko2012-11-201-0/+1
* DSD manager.Alan Mishchenko2012-11-191-2/+4
* DSD manager.Alan Mishchenko2012-11-131-1/+3
* Improved DSD.Alan Mishchenko2012-11-101-1/+6
* Performance bug fix in choice generation.Alan Mishchenko2012-11-091-1/+1
* Improvements to LMS code.Alan Mishchenko2012-11-011-0/+2
* Move truth table code into a separte file.Alan Mishchenko2012-10-281-1/+1
* Improvements to LMS code.Alan Mishchenko2012-10-281-1/+4
* Improvements to LMS code.Alan Mishchenko2012-10-271-0/+1
* Improvements to the truth table computation in 'if' package.Alan Mishchenko2012-10-261-2/+4
* Added new API to traverse the cut in the mapper.Alan Mishchenko2012-10-251-0/+1
* Integrating GIA with LUT mapping.Alan Mishchenko2012-10-241-1/+1
* Upgrading hierarchy timing manager.Alan Mishchenko2012-09-211-3/+2
* Updated code for lazy man's synthesis.Alan Mishchenko2012-07-201-0/+4
* Updated code for lazy man's synthesis.Alan Mishchenko2012-07-151-1/+5
* Updating project settings to have simpler include paths.Alan Mishchenko2012-07-071-3/+3
* Fixing time primtouts throughout the code.Alan Mishchenko2012-07-071-2/+2
* Changing 'if' to allow for delay optimization on sequential paths only.Alan Mishchenko2012-05-201-5/+7
* Changing 'if' to allow for delay optimization on sequential paths only.Alan Mishchenko2012-05-201-7/+8
* Misc changes.Alan Mishchenko2012-05-031-0/+2
* Adding on-the-fly truth-table minimization.Alan Mishchenko2012-04-281-0/+2
* Enabling mapping into multi-input AND/OR gates.Alan Mishchenko2012-03-271-0/+3
* Alternative way of computing delay in SOP balancing.Alan Mishchenko2012-03-161-0/+1
* Experiment with technology mapping.Alan Mishchenko2012-02-221-0/+13
* Major restructuring of the code.Alan Mishchenko2012-01-211-5/+5