/* ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio Licensed under the Apache License, Version 2.0 (the "License"); you may not use this file except in compliance with the License. You may obtain a copy of the License at http://www.apache.org/licenses/LICENSE-2.0 Unless required by applicable law or agreed to in writing, software distributed under the License is distributed on an "AS IS" BASIS, WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. See the License for the specific language governing permissions and limitations under the License. */ /** * @file STM32L4xx+/stm32_rcc.h * @brief RCC helper driver header. * @note This file requires definitions from the ST header file * @p stm32l4xx.h. * * @addtogroup STM32L4xx_RCC * @{ */ #ifndef STM32_RCC_H #define STM32_RCC_H /*===========================================================================*/ /* Driver constants. */ /*===========================================================================*/ /*===========================================================================*/ /* Driver pre-compile time settings. */ /*===========================================================================*/ /*===========================================================================*/ /* Derived constants and error checks. */ /*===========================================================================*/ /*===========================================================================*/ /* Driver data structures and types. */ /*===========================================================================*/ /*===========================================================================*/ /* Driver macros. */ /*===========================================================================*/ /** * @name Generic RCC operations * @{ */ /** * @brief Enables the clock of one or more peripheral on the APB1 bus (R1). * * @param[in] mask APB1 R1 peripherals mask * @param[in] lp low power enable flag * * @api */ #define rccEnableAPB1R1(mask, lp) { \ RCC->APB1ENR1 |= (mask); \ if (lp) \ RCC->APB1SMENR1 |= (mask); \ else \ RCC->APB1SMENR1 &= ~(mask); \ (void)RCC->APB1SMENR1; \ } /** * @brief Disables the clock of one or more peripheral on the APB1 bus (R1). * * @param[in] mask APB1 R1 peripherals mask * * @api */ #define rccDisableAPB1R1(mask) { \ RCC->APB1ENR1 &= ~(mask); \ RCC->APB1SMENR1 &= ~(mask); \ (void)RCC->APB1SMENR1; \ } /** * @brief Resets one or more peripheral on the APB1 bus (R1). * * @param[in] mask APB1 R1 peripherals mask * * @api */ #define rccResetAPB1R1(mask) { \ RCC->APB1RSTR1 |= (mask); \ RCC->APB1RSTR1 &= ~(mask); \ (void)RCC->APB1RSTR1; \ } /** * @brief Enables the clock of one or more peripheral on the APB1 bus (R2). * * @param[in] mask APB1 R2 peripherals mask * @param[in] lp low power enable flag * * @api */ #define rccEnableAPB1R2(mask, lp) { \ RCC->APB1ENR2 |= (mask); \ if (lp) \ RCC->APB1SMENR2 |= (mask); \ else \ RCC->APB1SMENR2 &= ~(mask); \ (void)RCC->APB1SMENR2; \ } /** * @brief Disables the clock of one or more peripheral on the APB1 bus (R2). * * @param[in] mask APB1 R2 peripherals mask * * @api */ #define rccDisableAPB1R2(mask) { \ RCC->APB1ENR2 &= ~(mask); \ RCC->APB1SMENR2 &= ~(mask); \ (void)RCC->APB1SMENR2; \ } /** * @brief Resets one or more peripheral on the APB1 bus (R2). * * @param[in] mask APB1 R2 peripherals mask * * @api */ #define rccResetAPB1R2(mask) { \ RCC->APB1RSTR2 |= (mask); \ RCC->APB1RSTR2 &= ~(mask); \ (void)RCC->APB1RSTR2; \ } /** * @brief Enables the clock of one or more peripheral on the APB2 bus. * * @param[in] mask APB2 peripherals mask * @param[in] lp low power enable flag * * @api */ #define rccEnableAPB2(mask, lp) { \ RCC->APB2ENR |= (mask); \ if (lp) \ RCC->APB2SMENR |= (mask); \ else \ RCC->APB2SMENR &= ~(mask); \ (void)RCC->APB2SMENR; \ } /** * @brief Disables the clock of one or more peripheral on the APB2 bus. * * @param[in] mask APB2 peripherals mask * * @api */ #define rccDisableAPB2(mask) { \ RCC->APB2ENR &= ~(mask); \ RCC->APB2SMENR &= ~(mask); \ (void)RCC->APB2SMENR; \ } /** * @brief Resets one or more peripheral on the APB2 bus. * * @param[in] mask APB2 peripherals mask * * @api */ #define rccResetAPB2(mask) { \ RCC->APB2RSTR |= (mask); \ RCC->APB2RSTR &= ~(mask); \ (void)RCC->APB2RSTR; \ } /** * @brief Enables the clock of one or more peripheral on the AHB1 bus. * * @param[in] mask AHB1 peripherals mask * @param[in] lp low power enable flag * * @api */ #define rccEnableAHB1(mask, lp) { \ RCC->AHB1ENR |= (mask); \ if (lp) \ RCC->AHB1SMENR |= (mask); \ else \ RCC->AHB1SMENR &= ~(mask); \ (void)RCC->AHB1SMENR; \ } /** * @brief Disables the clock of one or more peripheral on the AHB1 bus. * * @param[in] mask AHB1 peripherals mask * * @api */ #define rccDisableAHB1(mask) { \ RCC->AHB1ENR &= ~(mask); \ RCC->AHB1SMENR &= ~(mask); \ (void)RCC->AHB1SMENR; \ } /** * @brief Resets one or more peripheral on the AHB1 bus. * * @param[in] mask AHB1 peripherals mask * * @api */ #define rccResetAHB1(mask) { \ RCC->AHB1RSTR |= (mask); \ RCC->AHB1RSTR &= ~(mask); \ (void)RCC->AHB1RSTR; \ } /** * @brief Enables the clock of one or more peripheral on the AHB2 bus. * * @param[in] mask AHB2 peripherals mask * @param[in] lp low power enable flag * * @api */ #define rccEnableAHB2(mask, lp) { \ RCC->AHB2ENR |= (mask); \ if (lp) \ RCC->AHB2SMENR |= (mask); \ else \ RCC->AHB2SMENR &= ~(mask); \ (void)RCC->AHB2SMENR; \ } /** * @brief Disables the clock of one or more peripheral on the AHB2 bus. * * @param[in] mask AHB2 peripherals mask * * @api */ #define rccDisableAHB2(mask) { \ RCC->AHB2ENR &= ~(mask); \ RCC->AHB2SMENR &= ~(mask); \ (void)RCC->AHB2SMENR; \ } /** * @brief Resets one or more peripheral on the AHB2 bus. * * @param[in] mask AHB2 peripherals mask * * @api */ #define rccResetAHB2(mask) { \ RCC->AHB2RSTR |= (mask); \ RCC->AHB2RSTR &= ~(mask); \ (void)RCC->AHB2RSTR; \ } /** * @brief Enables the clock of one or more peripheral on the AHB3 (FSMC) bus. * * @param[in] mask AHB3 peripherals mask * @param[in] lp low power enable flag * * @api */ #define rccEnableAHB3(mask, lp) { \ RCC->AHB3ENR |= (mask); \ if (lp) \ RCC->AHB3SMENR |= (mask); \ else \ RCC->AHB3SMENR &= ~(mask); \ (void)RCC->AHB3SMENR; \ } /** * @brief Disables the clock of one or more peripheral on the AHB3 (FSMC) bus. * * @param[in] mask AHB3 peripherals mask * * @api */ #define rccDisableAHB3(mask) { \ RCC->AHB3ENR &= ~(mask); \ RCC->AHB3SMENR &= ~(mask); \ (void)RCC->AHB3SMENR; \ } /** * @brief Resets one or more peripheral on the AHB3 (FSMC) bus. * * @param[in] mask AHB3 peripherals mask * * @api */ #define rccResetAHB3(mask) { \ RCC->AHB3RSTR |= (mask); \ RCC->AHB3RSTR &= ~(mask); \ (void)RCC->AHB3RSTR; \ } /** @} */ /** * @name ADC peripherals specific RCC operations * @{ */ /** * @brief Enables the ADC1/ADC2/ADC3 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableADC123(lp) rccEnableAHB2(RCC_AHB2ENR_ADCEN, lp) /** * @brief Disables the ADC1/ADC2/ADC3 peripheral clock. * * @api */ #define rccDisableADC123() rccDisableAHB2(RCC_AHB2ENR_ADCEN) /** * @brief Resets the ADC1/ADC2/ADC3 peripheral. * * @api */ #define rccResetADC123() rccResetAHB2(RCC_AHB2RSTR_ADCRST) /** @} */ /** * @name DAC peripheral specific RCC operations * @{ */ /** * @brief Enables the DAC1 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableDAC1(lp) rccEnableAPB1R1(RCC_APB1ENR1_DAC1EN, lp) /** * @brief Disables the DAC1 peripheral clock. * * @api */ #define rccDisableDAC1() rccDisableAPB1R1(RCC_APB1ENR1_DAC1EN) /** * @brief Resets the DAC1 peripheral. * * @api */ #define rccResetDAC1() rccResetAPB1R1(RCC_APB1RSTR1_DAC1RST) /** @} */ /** * @name DMA peripheral specific RCC operations * @{ */ /** * @brief Enables the DMA1 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableDMA1(lp) rccEnableAHB1(RCC_AHB1ENR_DMA1EN, lp) /** * @brief Disables the DMA1 peripheral clock. * * @api */ #define rccDisableDMA1() rccDisableAHB1(RCC_AHB1ENR_DMA1EN) /** * @brief Resets the DMA1 peripheral. * * @api */ #define rccResetDMA1() rccResetAHB1(RCC_AHB1RSTR_DMA1RST) /** * @brief Enables the DMA2 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableDMA2(lp) rccEnableAHB1(RCC_AHB1ENR_DMA2EN, lp) /** * @brief Disables the DMA2 peripheral clock. * * @api */ #define rccDisableDMA2() rccDisableAHB1(RCC_AHB1ENR_DMA2EN) /** * @brief Resets the DMA2 peripheral. * * @api */ #define rccResetDMA2() rccResetAHB1(RCC_AHB1RSTR_DMA2RST) /** @} */ /** * @name DMAMUX peripheral specific RCC operations * @{ */ /** * @brief Enables the DMAMUX peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableDMAMUX(lp) rccEnableAHB1(RCC_AHB1ENR_DMAMUX1EN, lp) /** * @brief Disables the DMAMUX peripheral clock. * * @api */ #define rccDisableDMAMUX() rccDisableAHB1(RCC_AHB1ENR_DMAMUX1EN) /** * @brief Resets the DMAMUX peripheral. * * @api */ #define rccResetDMAMUX() rccResetAHB1(RCC_AHB1RSTR_DMAMUX1RST) /** @} */ /** * @name PWR interface specific RCC operations * @{ */ /** * @brief Enables the PWR interface clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnablePWRInterface(lp) rccEnableAPB1R1(RCC_APB1ENR1_PWREN, lp) /** * @brief Disables PWR interface clock. * * @api */ #define rccDisablePWRInterface() rccDisableAPB1R1(RCC_APB1ENR1_PWREN) /** * @brief Resets the PWR interface. * * @api */ #define rccResetPWRInterface() rccResetAPB1R1(RCC_APB1RSTR1_PWRRST) /** @} */ /** * @name CAN peripherals specific RCC operations * @{ */ /** * @brief Enables the CAN1 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableCAN1(lp) rccEnableAPB1R1(RCC_APB1ENR1_CAN1EN, lp) /** * @brief Disables the CAN1 peripheral clock. * * @api */ #define rccDisableCAN1() rccDisableAPB1R1(RCC_APB1ENR1_CAN1EN) /** * @brief Resets the CAN1 peripheral. * * @api */ #define rccResetCAN1() rccResetAPB1R1(RCC_APB1RSTR1_CAN1RST) /** * @brief Enables the CAN2 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableCAN2(lp) rccEnableAPB1R1(RCC_APB1ENR1_CAN2EN, lp) /** * @brief Disables the CAN2 peripheral clock. * * @api */ #define rccDisableCAN2() rccDisableAPB1R1(RCC_APB1ENR1_CAN2EN) /** * @brief Resets the CAN2 peripheral. * * @api */ #define rccResetCAN2() rccResetAPB1R1(RCC_APB1RSTR1_CAN2RST) /** @} */ /** * @name I2C peripherals specific RCC operations * @{ */ /** * @brief Enables the I2C1 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableI2C1(lp) rccEnableAPB1R1(RCC_APB1ENR1_I2C1EN, lp) /** * @brief Disables the I2C1 peripheral clock. * * @api */ #define rccDisableI2C1() rccDisableAPB1R1(RCC_APB1ENR1_I2C1EN) /** * @brief Resets the I2C1 peripheral. * * @api */ #define rccResetI2C1() rccResetAPB1R1(RCC_APB1RSTR1_I2C1RST) /** * @brief Enables the I2C2 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableI2C2(lp) rccEnableAPB1R1(RCC_APB1ENR1_I2C2EN, lp) /** * @brief Disables the I2C2 peripheral clock. * * @api */ #define rccDisableI2C2() rccDisableAPB1R1(RCC_APB1ENR1_I2C2EN) /** * @brief Resets the I2C2 peripheral. * * @api */ #define rccResetI2C2() rccResetAPB1R1(RCC_APB1RSTR1_I2C2RST) /** * @brief Enables the I2C3 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableI2C3(lp) rccEnableAPB1R1(RCC_APB1ENR1_I2C3EN, lp) /** * @brief Disables the I2C3 peripheral clock. * * @api */ #define rccDisableI2C3() rccDisableAPB1R1(RCC_APB1ENR1_I2C3EN) /** * @brief Resets the I2C3 peripheral. * * @api */ #define rccResetI2C3() rccResetAPB1R1(RCC_APB1RSTR1_I2C3RST) /** * @brief Enables the I2C4 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableI2C4(lp) rccEnableAPB1R2(RCC_APB1ENR2_I2C4EN, lp) /** * @brief Disables the I2C4 peripheral clock. * * @api */ #define rccDisableI2C4() rccDisableAPB1R1(RCC_APB1ENR2_I2C4EN) /** * @brief Resets the I2C4 peripheral. * * @api */ #define rccResetI2C4() rccResetAPB1R1(RCC_APB1RSTR2_I2C4RST) /** @} */ /** * @name OTG peripherals specific RCC operations * @{ */ /** * @brief Enables the OTG_FS peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableOTG_FS(lp) rccEnableAHB2(RCC_AHB2ENR_OTGFSEN, lp) /** * @brief Disables the OTG_FS peripheral clock. * * @api */ #define rccDisableOTG_FS() rccDisableAHB2(RCC_AHB2ENR_OTGFSEN) /** * @brief Resets the OTG_FS peripheral. * * @api */ #define rccResetOTG_FS() rccResetAHB2(RCC_AHB2RSTR_OTGFSRST) /** @} */ /** * @name OCTOSPI peripherals specific RCC operations * @{ */ /** * @brief Enables the OCTOSPI1 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableOCTOSPI1(lp) rccEnableAHB3(RCC_AHB3ENR_OSPI1EN, lp) /** * @brief Disables the OCTOSPI1 peripheral clock. * * @api */ #define rccDisableOCTOSPI1() rccDisableAHB3(RCC_AHB3ENR_OSPI1EN) /** * @brief Resets the OCTOSPI1 peripheral. * * @api */ #define rccResetOCTOSPI1() rccResetAHB3(RCC_AHB3RSTR_OSPI1RST) /** * @brief Enables the OCTOSPI2 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableOCTOSPI2(lp) rccEnableAHB3(RCC_AHB3ENR_OSPI2EN, lp) /** * @brief Disables the OCTOSPI2 peripheral clock. * * @api */ #define rccDisableOCTOSPI2() rccDisableAHB3(RCC_AHB3ENR_OSPI2EN) /** * @brief Resets the OCTOSPI1 peripheral. * * @api */ #define rccResetOCTOSPI2() rccResetAHB3(RCC_AHB3RSTR_OSPI2RST) /** @} */ /** * @name RNG peripherals specific RCC operations * @{ */ /** * @brief Enables the RNG peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableRNG(lp) rccEnableAHB2(RCC_AHB2ENR_RNGEN, lp) /** * @brief Disables the RNG peripheral clock. * * @api */ #define rccDisableRNG() rccDisableAHB2(RCC_AHB2ENR_RNGEN) /** * @brief Resets the RNG peripheral. * * @api */ #define rccResetRNG() rccResetAHB3(RCC_AHB2RSTR_RNGRST) /** @} */ /** * @name SDMMC peripheral specific RCC operations * @{ */ /** * @brief Enables the SDMMC1 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableSDMMC1(lp) rccEnableAPB2(RCC_APB2ENR_SDMMC1EN, lp) /** * @brief Disables the SDMMC1 peripheral clock. * * @api */ #define rccDisableSDMMC1() rccDisableAPB2(RCC_APB2ENR_SDMMC1EN) /** * @brief Resets the SDMMC1 peripheral. * * @api */ #define rccResetSDMMC1() rccResetAPB2(RCC_APB2RSTR_SDMMC1RST) /** @} */ /** * @name SPI peripherals specific RCC operations * @{ */ /** * @brief Enables the SPI1 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableSPI1(lp) rccEnableAPB2(RCC_APB2ENR_SPI1EN, lp) /** * @brief Disables the SPI1 peripheral clock. * * @api */ #define rccDisableSPI1() rccDisableAPB2(RCC_APB2ENR_SPI1EN) /** * @brief Resets the SPI1 peripheral. * * @api */ #define rccResetSPI1() rccResetAPB2(RCC_APB2RSTR_SPI1RST) /** * @brief Enables the SPI2 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableSPI2(lp) rccEnableAPB1R1(RCC_APB1ENR1_SPI2EN, lp) /** * @brief Disables the SPI2 peripheral clock. * * @api */ #define rccDisableSPI2() rccDisableAPB1R1(RCC_APB1ENR1_SPI2EN) /** * @brief Resets the SPI2 peripheral. * * @api */ #define rccResetSPI2() rccResetAPB1R1(RCC_APB1RSTR1_SPI2RST) /** * @brief Enables the SPI3 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableSPI3(lp) rccEnableAPB1R1(RCC_APB1ENR1_SPI3EN, lp) /** * @brief Disables the SPI3 peripheral clock. * * @api */ #define rccDisableSPI3() rccDisableAPB1R1(RCC_APB1ENR1_SPI3EN) /** * @brief Resets the SPI3 peripheral. * * @api */ #define rccResetSPI3() rccResetAPB1R1(RCC_APB1RSTR1_SPI3RST) /** @} */ /** * @name TIM peripherals specific RCC operations * @{ */ /** * @brief Enables the TIM1 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableTIM1(lp) rccEnableAPB2(RCC_APB2ENR_TIM1EN, lp) /** * @brief Disables the TIM1 peripheral clock. * * @api */ #define rccDisableTIM1() rccDisableAPB2(RCC_APB2ENR_TIM1EN) /** * @brief Resets the TIM1 peripheral. * * @api */ #define rccResetTIM1() rccResetAPB2(RCC_APB2RSTR_TIM1RST) /** * @brief Enables the TIM2 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableTIM2(lp) rccEnableAPB1R1(RCC_APB1ENR1_TIM2EN, lp) /** * @brief Disables the TIM2 peripheral clock. * * @api */ #define rccDisableTIM2() rccDisableAPB1R1(RCC_APB1ENR1_TIM2EN) /** * @brief Resets the TIM2 peripheral. * * @api */ #define rccResetTIM2() rccResetAPB1R1(RCC_APB1RSTR1_TIM2RST) /** * @brief Enables the TIM3 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableTIM3(lp) rccEnableAPB1R1(RCC_APB1ENR1_TIM3EN, lp) /** * @brief Disables the TIM3 peripheral clock. * * @api */ #define rccDisableTIM3() rccDisableAPB1R1(RCC_APB1ENR1_TIM3EN) /** * @brief Resets the TIM3 peripheral. * * @api */ #define rccResetTIM3() rccResetAPB1R1(RCC_APB1RSTR1_TIM3RST) /** * @brief Enables the TIM4 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableTIM4(lp) rccEnableAPB1R1(RCC_APB1ENR1_TIM4EN, lp) /** * @brief Disables the TIM4 peripheral clock. * * @api */ #define rccDisableTIM4() rccDisableAPB1R1(RCC_APB1ENR1_TIM4EN) /** * @brief Resets the TIM4 peripheral. * * @api */ #define rccResetTIM4() rccResetAPB1R1(RCC_APB1RSTR1_TIM4RST) /** * @brief Enables the TIM5 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableTIM5(lp) rccEnableAPB1R1(RCC_APB1ENR1_TIM5EN, lp) /** * @brief Disables the TIM5 peripheral clock. * * @api */ #define rccDisableTIM5() rccDisableAPB1R1(RCC_APB1ENR1_TIM5EN) /** * @brief Resets the TIM5 peripheral. * * @api */ #define rccResetTIM5() rccResetAPB1R1(RCC_APB1RSTR1_TIM5RST) /** * @brief Enables the TIM6 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableTIM6(lp) rccEnableAPB1R1(RCC_APB1ENR1_TIM6EN, lp) /** * @brief Disables the TIM6 peripheral clock. * * @api */ #define rccDisableTIM6() rccDisableAPB1R1(RCC_APB1ENR1_TIM6EN) /** * @brief Resets the TIM6 peripheral. * * @api */ #define rccResetTIM6() rccResetAPB1R1(RCC_APB1RSTR1_TIM6RST) /** * @brief Enables the TIM7 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableTIM7(lp) rccEnableAPB1R1(RCC_APB1ENR1_TIM7EN, lp) /** * @brief Disables the TIM7 peripheral clock. * * @api */ #define rccDisableTIM7() rccDisableAPB1R1(RCC_APB1ENR1_TIM7EN) /** * @brief Resets the TIM7 peripheral. * * @api */ #define rccResetTIM7() rccResetAPB1R1(RCC_APB1RSTR1_TIM7RST) /** * @brief Enables the TIM8 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableTIM8(lp) rccEnableAPB2(RCC_APB2ENR_TIM8EN, lp) /** * @brief Disables the TIM8 peripheral clock. * * @api */ #define rccDisableTIM8() rccDisableAPB2(RCC_APB2ENR_TIM8EN) /** * @brief Resets the TIM8 peripheral. * * @api */ #define rccResetTIM8() rccResetAPB2(RCC_APB2RSTR_TIM8RST) /** * @brief Enables the TIM15 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableTIM15(lp) rccEnableAPB2(RCC_APB2ENR_TIM15EN, lp) /** * @brief Disables the TIM15 peripheral clock. * * @api */ #define rccDisableTIM15() rccDisableAPB2(RCC_APB2ENR_TIM15EN) /** * @brief Resets the TIM15 peripheral. * * @api */ #define rccResetTIM15() rccResetAPB2(RCC_APB2RSTR_TIM15RST) /** * @brief Enables the TIM16 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableTIM16(lp) rccEnableAPB2(RCC_APB2ENR_TIM16EN, lp) /** * @brief Disables the TIM16 peripheral clock. * * @api */ #define rccDisableTIM16() rccDisableAPB2(RCC_APB2ENR_TIM16EN) /** * @brief Resets the TIM16 peripheral. * * @api */ #define rccResetTIM16() rccResetAPB2(RCC_APB2RSTR_TIM16RST) /** * @brief Enables the TIM17 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableTIM17(lp) rccEnableAPB2(RCC_APB2ENR_TIM17EN, lp) /** * @brief Disables the TIM17 peripheral clock. * * @api */ #define rccDisableTIM17() rccDisableAPB2(RCC_APB2ENR_TIM17EN) /** * @brief Resets the TIM17 peripheral. * * @api */ #define rccResetTIM17() rccResetAPB2(RCC_APB2RSTR_TIM17RST) /** @} */ /** * @name USART/UART peripherals specific RCC operations * @{ */ /** * @brief Enables the USART1 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableUSART1(lp) rccEnableAPB2(RCC_APB2ENR_USART1EN, lp) /** * @brief Disables the USART1 peripheral clock. * * @api */ #define rccDisableUSART1() rccDisableAPB2(RCC_APB2ENR_USART1EN) /** * @brief Resets the USART1 peripheral. * * @api */ #define rccResetUSART1() rccResetAPB2(RCC_APB2RSTR_USART1RST) /** * @brief Enables the USART2 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableUSART2(lp) rccEnableAPB1R1(RCC_APB1ENR1_USART2EN, lp) /** * @brief Disables the USART2 peripheral clock. * * @api */ #define rccDisableUSART2() rccDisableAPB1R1(RCC_APB1ENR1_USART2EN) /** * @brief Resets the USART2 peripheral. * * @api */ #define rccResetUSART2() rccResetAPB1R1(RCC_APB1RSTR1_USART2RST) /** * @brief Enables the USART3 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableUSART3(lp) rccEnableAPB1R1(RCC_APB1ENR1_USART3EN, lp) /** * @brief Disables the USART3 peripheral clock. * * @api */ #define rccDisableUSART3() rccDisableAPB1R1(RCC_APB1ENR1_USART3EN) /** * @brief Resets the USART3 peripheral. * * @api */ #define rccResetUSART3() rccResetAPB1R1(RCC_APB1RSTR1_USART3RST) /** * @brief Enables the UART4 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableUART4(lp) rccEnableAPB1R1(RCC_APB1ENR1_UART4EN, lp) /** * @brief Disables the UART4 peripheral clock. * * @api */ #define rccDisableUART4() rccDisableAPB1R1(RCC_APB1ENR1_UART4EN) /** * @brief Resets the UART4 peripheral. * * @api */ #define rccResetUART4() rccResetAPB1R1(RCC_APB1RSTR1_UART4RST) /** * @brief Enables the UART5 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableUART5(lp) rccEnableAPB1R1(RCC_APB1ENR1_UART5EN, lp) /** * @brief Disables the UART5 peripheral clock. * * @api */ #define rccDisableUART5() rccDisableAPB1R1(RCC_APB1ENR1_UART5EN) /** * @brief Resets the UART5 peripheral. * * @api */ #define rccResetUART5() rccResetAPB1R1(RCC_APB1RSTR1_UART5RST) /** * @brief Enables the LPUART1 peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableLPUART1(lp) rccEnableAPB1R2(RCC_APB1ENR2_LPUART1EN, lp) /** * @brief Disables the LPUART1 peripheral clock. * * @api */ #define rccDisableLPUART1() rccDisableAPB1R2(RCC_APB1ENR2_LPUART1EN) /** * @brief Resets the USART1 peripheral. * * @api */ #define rccResetLPUART1() rccResetAPB1R2(RCC_APB1RSTR2_LPUART1RST) /** @} */ /** * @name USB peripheral specific RCC operations * @{ */ /** * @brief Enables the USB peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableUSB(lp) rccEnableAPB1R1(RCC_APB1ENR1_USBFSEN, lp) /** * @brief Disables the USB peripheral clock. * * @api */ #define rccDisableUSB() rccDisableAPB1R1(RCC_APB1ENR1_USBFSEN) /** * @brief Resets the USB peripheral. * * @api */ #define rccResetUSB() rccResetAPB1R1(RCC_APB1RSTR1_USBFSRST) /** @} */ /** * @name CRC peripheral specific RCC operations * @{ */ /** * @brief Enables the CRC peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableCRC(lp) rccEnableAHB1(RCC_AHB1ENR_CRCEN, lp) /** * @brief Disables the CRC peripheral clock. * * @api */ #define rccDisableCRC() rccDisableAHB1(RCC_AHB1ENR_CRCEN) /** * @brief Resets the CRC peripheral. * * @api */ #define rccResetCRC() rccResetAHB1(RCC_AHB1RSTR_CRCRST) /** @} */ /** * @name FSMC peripherals specific RCC operations * @{ */ /** * @brief Enables the FSMC peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableFSMC(lp) rccEnableAHB3(RCC_AHB3ENR_FMCEN, lp) /** * @brief Disables the FSMC peripheral clock. * * @api */ #define rccDisableFSMC() rccDisableAHB3(RCC_AHB3ENR_FMCEN) /** * @brief Resets the FSMC peripheral. * * @api */ #define rccResetFSMC() rccResetAHB3(RCC_AHB3RSTR_FMCRST) /** @} */ /** * @name DCMI peripheral specific RCC operations * @{ */ /** * @brief Enables the DCMI peripheral clock. * * @param[in] lp low power enable flag * * @api */ #define rccEnableDCMI(lp) rccEnableAHB2(RCC_AHB2ENR_DCMIEN, lp) /** * @brief Disables the DCMI peripheral clock. + * + * @api */ #define rccDisableDCMI() rccDisableAHB2(RCC_AHB2ENR_DCMIEN) /** * @brief Resets the DCMI peripheral. * * @api */ #define rccResetDCMI() rccResetAHB2(RCC_AHB2RSTR_DCMIRST) /** @} */ /*===========================================================================*/ /* External declarations. */ /*===========================================================================*/ #ifdef __cplusplus extern "C" { #endif #ifdef __cplusplus } #endif #endif /* STM32_RCC_H */ /** @} */