/* ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio Licensed under the Apache License, Version 2.0 (the "License"); you may not use this file except in compliance with the License. You may obtain a copy of the License at http://www.apache.org/licenses/LICENSE-2.0 Unless required by applicable law or agreed to in writing, software distributed under the License is distributed on an "AS IS" BASIS, WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. See the License for the specific language governing permissions and limitations under the License. */ /** * @file GPIOv3/hal_pal_lld.h * @brief STM32 PAL low level driver header. * * @addtogroup PAL * @{ */ #ifndef HAL_PAL_LLD_H #define HAL_PAL_LLD_H #include "stm32_gpio.h" #if HAL_USE_PAL || defined(__DOXYGEN__) /*===========================================================================*/ /* Unsupported modes and specific modes */ /*===========================================================================*/ /* Specifies palInit() without parameter, required until all platforms will be updated to the new style.*/ #define PAL_NEW_INIT #undef PAL_MODE_RESET #undef PAL_MODE_UNCONNECTED #undef PAL_MODE_INPUT #undef PAL_MODE_INPUT_PULLUP #undef PAL_MODE_INPUT_PULLDOWN #undef PAL_MODE_INPUT_ANALOG #undef PAL_MODE_OUTPUT_PUSHPULL #undef PAL_MODE_OUTPUT_OPENDRAIN /** * @name STM32-specific I/O mode flags * @{ */ #define PAL_STM32_MODE_MASK (3U << 0U) #define PAL_STM32_MODE_INPUT (0U << 0U) #define PAL_STM32_MODE_OUTPUT (1U << 0U) #define PAL_STM32_MODE_ALTERNATE (2U << 0U) #define PAL_STM32_MODE_ANALOG (3U << 0U) #define PAL_STM32_OTYPE_MASK (1U << 2U) #define PAL_STM32_OTYPE_PUSHPULL (0U << 2U) #define PAL_STM32_OTYPE_OPENDRAIN (1U << 2U) #define PAL_STM32_OSPEED_MASK (3U << 3U) #define PAL_STM32_OSPEED_LOW (0U << 3U) #define PAL_STM32_OSPEED_MEDIUM (1U << 3U) #define PAL_STM32_OSPEED_FAST (2U << 3U) #define PAL_STM32_OSPEED_HIGH (3U << 3U) #define PAL_STM32_PUPDR_MASK (3U << 5U) #define PAL_STM32_PUPDR_FLOATING (0U << 5U) #define PAL_STM32_PUPDR_PULLUP (1U << 5U) #define PAL_STM32_PUPDR_PULLDOWN (2U << 5U) #define PAL_STM32_ALTERNATE_MASK (15U << 7U) #define PAL_STM32_ALTERNATE(n) ((n) << 7U) #define PAL_STM32_ASCR_MASK (1U << 11U) #define PAL_STM32_ASCR_OFF (0U << 11U) #define PAL_STM32_ASCR_ON (1U << 11U) #define PAL_STM32_LOCKR_MASK (1U << 12U) #define PAL_STM32_LOCKR_OFF (0U << 12U) #define PAL_STM32_LOCKR_ON (1U << 12U) /** * @brief Alternate function. * * @param[in] n alternate function selector */ #define PAL_MODE_ALTERNATE(n) (PAL_STM32_MODE_ALTERNATE | \ PAL_STM32_ALTERNATE(n)) /** @} */ /** * @name Standard I/O mode flags * @{ */ /** * @brief Implemented as input. */ #define PAL_MODE_RESET PAL_STM32_MODE_INPUT /** * @brief Implemented as analog with analog switch disabled and lock. */ #define PAL_MODE_UNCONNECTED (PAL_STM32_MODE_ANALOG | \ PAL_STM32_ASCR_OFF | \ PAL_STM32_LOCKR_ON) /** * @brief Regular input high-Z pad. */ #define PAL_MODE_INPUT PAL_STM32_MODE_INPUT /** * @brief Input pad with weak pull up resistor. */ #define PAL_MODE_INPUT_PULLUP (PAL_STM32_MODE_INPUT | \ PAL_STM32_PUPDR_PULLUP) /** * @brief Input pad with weak pull down resistor. */ #define PAL_MODE_INPUT_PULLDOWN (PAL_STM32_MODE_INPUT | \ PAL_STM32_PUPDR_PULLDOWN) /** * @brief Analog input mode. */ #define PAL_MODE_INPUT_ANALOG (PAL_STM32_MODE_ANALOG | \ PAL_STM32_ASCR_ON) /** * @brief Push-pull output pad. */ #define PAL_MODE_OUTPUT_PUSHPULL (PAL_STM32_MODE_OUTPUT | \ PAL_STM32_OTYPE_PUSHPULL) /** * @brief Open-drain output pad. */ #define PAL_MODE_OUTPUT_OPENDRAIN (PAL_STM32_MODE_OUTPUT | \ PAL_STM32_OTYPE_OPENDRAIN) /** @} */ /* Discarded definitions from the ST headers, the PAL driver uses its own definitions in order to have an unified handling for all devices. Unfortunately the ST headers have no uniform definitions for the same objects across the various sub-families.*/ #undef GPIOA #undef GPIOB #undef GPIOC #undef GPIOD #undef GPIOE #undef GPIOF #undef GPIOG #undef GPIOH #undef GPIOI #undef GPIOJ #undef GPIOK /** * @name GPIO ports definitions * @{ */ #define GPIOA ((stm32_gpio_t *)GPIOA_BASE) #define GPIOB ((stm32_gpio_t *)GPIOB_BASE) #define GPIOC ((stm32_gpio_t *)GPIOC_BASE) #define GPIOD ((stm32_gpio_t *)GPIOD_BASE) #define GPIOE ((stm32_gpio_t *)GPIOE_BASE) #define GPIOF ((stm32_gpio_t *)GPIOF_BASE) #define GPIOG ((stm32_gpio_t *)GPIOG_BASE) #define GPIOH ((stm32_gpio_t *)GPIOH_BASE) #define GPIOI ((stm32_gpio_t *)GPIOI_BASE) #define GPIOJ ((stm32_gpio_t *)GPIOJ_BASE) #define GPIOK ((stm32_gpio_t *)GPIOK_BASE) /** @} */ /*===========================================================================*/ /* I/O Ports Types and constants. */ /*===========================================================================*/ /** * @name Port related definitions * @{ */ /** * @brief Width, in bits, of an I/O port. */ #define PAL_IOPORTS_WIDTH 16 /** * @brief Whole port mask. * @details This macro specifies all the valid bits into a port. */ #define PAL_WHOLE_PORT ((ioportmask_t)0xFFFF) /** @} */ /** * @name Line handling macros * @{ */ /** * @brief Forms a line identifier. * @details A port/pad pair are encoded into an @p ioline_t type. The encoding * of this type is platform-dependent. * @note In this driver the pad number is encoded in the lower 4 bits of * the GPIO address which are guaranteed to be zero. */ #define PAL_LINE(port, pad) \ ((ioline_t)((uint32_t)(port)) | ((uint32_t)(pad))) /** * @brief Decodes a port identifier from a line identifier. */ #define PAL_PORT(line) \ ((stm32_gpio_t *)(((uint32_t)(line)) & 0xFFFFFFF0U)) /** * @brief Decodes a pad identifier from a line identifier. */ #define PAL_PAD(line) \ ((uint32_t)((uint32_t)(line) & 0x0000000FU)) /** * @brief Value identifying an invalid line. */ #define PAL_NOLINE 0U /** @} */ /** * @brief Type of digital I/O port sized unsigned integer. */ typedef uint32_t ioportmask_t; /** * @brief Type of digital I/O modes. */ typedef uint32_t iomode_t; /** * @brief Type of an I/O line. */ typedef uint32_t ioline_t; /** * @brief Type of an event mode. */ typedef uint32_t ioeventmode_t; /** * @brief Type of a port Identifier. * @details This type can be a scalar or some kind of pointer, do not make * any assumption about it, use the provided macros when populating * variables of this type. */ typedef stm32_gpio_t * ioportid_t; /** * @brief Type of an pad identifier. */ typedef uint32_t iopadid_t; /*===========================================================================*/ /* I/O Ports Identifiers. */ /* The low level driver wraps the definitions already present in the STM32 */ /* firmware library. */ /*===========================================================================*/ /** * @brief GPIO port A identifier. */ #if STM32_HAS_GPIOA || defined(__DOXYGEN__) #define IOPORT1 GPIOA #endif /** * @brief GPIO port B identifier. */ #if STM32_HAS_GPIOB || defined(__DOXYGEN__) #define IOPORT2 GPIOB #endif /** * @brief GPIO port C identifier. */ #if STM32_HAS_GPIOC || defined(__DOXYGEN__) #define IOPORT3 GPIOC #endif /** * @brief GPIO port D identifier. */ #if STM32_HAS_GPIOD || defined(__DOXYGEN__) #define IOPORT4 GPIOD #endif /** * @brief GPIO port E identifier. */ #if STM32_HAS_GPIOE || defined(__DOXYGEN__) #define IOPORT5 GPIOE #endif /** * @brief GPIO port F identifier. */ #if STM32_HAS_GPIOF || defined(__DOXYGEN__) #define IOPORT6 GPIOF #endif /** * @brief GPIO port G identifier. */ #if STM32_HAS_GPIOG || defined(__DOXYGEN__) #define IOPORT7 GPIOG #endif /** * @brief GPIO port H identifier. */ #if STM32_HAS_GPIOH || defined(__DOXYGEN__) #define IOPORT8 GPIOH #endif /** * @brief GPIO port I identifier. */ #if STM32_HAS_GPIOI || defined(__DOXYGEN__) #define IOPORT9 GPIOI #endif /** * @brief GPIO port J identifier. */ #if STM32_HAS_GPIOJ || defined(__DOXYGEN__) #define IOPORT10 GPIOJ #endif /** * @brief GPIO port K identifier. */ #if STM32_HAS_GPIOK || defined(__DOXYGEN__) #define IOPORT11 GPIOK #endif /*===========================================================================*/ /* Implementation, some of the following macros could be implemented as */ /* functions, if so please put them in pal_lld.c. */ /*===========================================================================*/ /** * @brief GPIO ports subsystem initialization. * * @notapi */ #define pal_lld_init() _pal_lld_init() /** * @brief Reads an I/O port. * @details This function is implemented by reading the GPIO IDR register, the * implementation has no side effects. * @note This function is not meant to be invoked directly by the application * code. * * @param[in] port port identifier * @return The port bits. * * @notapi */ #define pal_lld_readport(port) ((ioportmask_t)((port)->IDR)) /** * @brief Reads the output latch. * @details This function is implemented by reading the GPIO ODR register, the * implementation has no side effects. * @note This function is not meant to be invoked directly by the application * code. * * @param[in] port port identifier * @return The latched logical states. * * @notapi */ #define pal_lld_readlatch(port) ((ioportmask_t)((port)->ODR)) /** * @brief Writes on a I/O port. * @details This function is implemented by writing the GPIO ODR register, the * implementation has no side effects. * * @param[in] port port identifier * @param[in] bits bits to be written on the specified port * * @notapi */ #define pal_lld_writeport(port, bits) ((port)->ODR = (uint32_t)(bits)) /** * @brief Sets a bits mask on a I/O port. * @details This function is implemented by writing the GPIO BSRR register, the * implementation has no side effects. * * @param[in] port port identifier * @param[in] bits bits to be ORed on the specified port * * @notapi */ #define pal_lld_setport(port, bits) ((port)->BSRR.H.set = (uint16_t)(bits)) /** * @brief Clears a bits mask on a I/O port. * @details This function is implemented by writing the GPIO BSRR register, the * implementation has no side effects. * * @param[in] port port identifier * @param[in] bits bits to be cleared on the specified port * * @notapi */ #define pal_lld_clearport(port, bits) ((port)->BSRR.H.clear = (uint16_t)(bits)) /** * @brief Writes a group of bits. * @details This function is implemented by writing the GPIO BSRR register, the * implementation has no side effects. * * @param[in] port port identifier * @param[in] mask group mask * @param[in] offset the group bit offset within the port * @param[in] bits bits to be written. Values exceeding the group * width are masked. * * @notapi */ #define pal_lld_writegroup(port, mask, offset, bits) { \ uint32_t w = ((~(uint32_t)(bits) & (uint32_t)(mask)) << (16U + (offset))) | \ ((uint32_t)(bits) & (uint32_t)(mask)) << (offset); \ (port)->BSRR.W = w; \ } /** * @brief Pads group mode setup. * @details This function programs a pads group belonging to the same port * with the specified mode. * * @param[in] port port identifier * @param[in] mask group mask * @param[in] offset group bit offset within the port * @param[in] mode group mode * * @notapi */ #define pal_lld_setgroupmode(port, mask, offset, mode) \ _pal_lld_setgroupmode(port, mask << offset, mode) /** * @brief Writes a logical state on an output pad. * * @param[in] port port identifier * @param[in] pad pad number within the port * @param[in] bit logical value, the value must be @p PAL_LOW or * @p PAL_HIGH * * @notapi */ #define pal_lld_writepad(port, pad, bit) pal_lld_writegroup(port, 1, pad, bit) /** * @brief Pad event enable. * @note Programming an unknown or unsupported mode is silently ignored. * * @param[in] port port identifier * @param[in] pad pad number within the port * @param[in] mode pad event mode * * @notapi */ #define pal_lld_enablepadevent(port, pad, mode) \ _pal_lld_enablepadevent(port, pad, mode) /** * @brief Pad event disable. * @details This function disables previously programmed event callbacks. * * @param[in] port port identifier * @param[in] pad pad number within the port * * @notapi */ #define pal_lld_disablepadevent(port, pad) \ _pal_lld_disablepadevent(port, pad) /** * @brief Returns a PAL event structure associated to a pad. * * @param[in] port port identifier * @param[in] pad pad number within the port * * @notapi */ #define pal_lld_get_pad_event(port, pad) \ &_pal_events[pad]; (void)(port) /** * @brief Returns a PAL event structure associated to a line. * * @param[in] line line identifier * * @notapi */ #define pal_lld_get_line_event(line) \ &_pal_events[PAL_PAD(line)] #if !defined(__DOXYGEN__) extern palevent_t _pal_events[16]; #endif #ifdef __cplusplus extern "C" { #endif void _pal_lld_init(void); void _pal_lld_setgroupmode(ioportid_t port, ioportmask_t mask, iomode_t mode); void _pal_lld_enablepadevent(ioportid_t port, iopadid_t pad, ioeventmode_t mode); void _pal_lld_disablepadevent(ioportid_t port, iopadid_t pad); #ifdef __cplusplus } #endif #endif /* HAL_USE_PAL */ #endif /* HAL_PAL_LLD_H */ /** @} */