diff options
| -rw-r--r-- | testhal/STM32/USB_CDC/Makefile | 204 | ||||
| -rw-r--r-- | testhal/STM32/USB_CDC/ch.ld | 113 | ||||
| -rw-r--r-- | testhal/STM32/USB_CDC/chconf.h | 507 | ||||
| -rw-r--r-- | testhal/STM32/USB_CDC/halconf.h | 274 | ||||
| -rw-r--r-- | testhal/STM32/USB_CDC/main.c | 403 | ||||
| -rw-r--r-- | testhal/STM32/USB_CDC/mcuconf.h | 120 | 
6 files changed, 1621 insertions, 0 deletions
diff --git a/testhal/STM32/USB_CDC/Makefile b/testhal/STM32/USB_CDC/Makefile new file mode 100644 index 000000000..9ae1a088e --- /dev/null +++ b/testhal/STM32/USB_CDC/Makefile @@ -0,0 +1,204 @@ +##############################################################################
 +# Build global options
 +# NOTE: Can be overridden externally.
 +#
 +
 +# Compiler options here.
 +ifeq ($(USE_OPT),)
 +  USE_OPT = -O2 -ggdb -fomit-frame-pointer -falign-functions=16
 +endif
 +
 +# C++ specific options here (added to USE_OPT).
 +ifeq ($(USE_CPPOPT),)
 +  USE_CPPOPT = -fno-rtti
 +endif
 +
 +# Enable this if you want the linker to remove unused code and data
 +ifeq ($(USE_LINK_GC),)
 +  USE_LINK_GC = yes
 +endif
 +
 +# If enabled, this option allows to compile the application in THUMB mode.
 +ifeq ($(USE_THUMB),)
 +  USE_THUMB = yes
 +endif
 +
 +# Enable register caching optimization (read documentation).
 +ifeq ($(USE_CURRP_CACHING),)
 +  USE_CURRP_CACHING = no
 +endif
 +
 +#
 +# Build global options
 +##############################################################################
 +
 +##############################################################################
 +# Architecture or project specific options
 +#
 +
 +# Enable this if you really want to use the STM FWLib.
 +ifeq ($(USE_FWLIB),)
 +  USE_FWLIB = no
 +endif
 +
 +#
 +# Architecture or project specific options
 +##############################################################################
 +
 +##############################################################################
 +# Project, sources and paths
 +#
 +
 +# Define project name here
 +PROJECT = ch
 +
 +# Define linker script file here
 +LDSCRIPT= ch.ld
 +
 +# Imported source files
 +CHIBIOS = ../../..
 +include $(CHIBIOS)/boards/OLIMEX_STM32_P103/board.mk
 +include $(CHIBIOS)/os/hal/platforms/STM32/platform.mk
 +include $(CHIBIOS)/os/hal/hal.mk
 +include $(CHIBIOS)/os/ports/GCC/ARMCMx/STM32/port.mk
 +include $(CHIBIOS)/os/kernel/kernel.mk
 +include $(CHIBIOS)/test/test.mk
 +
 +# C sources that can be compiled in ARM or THUMB mode depending on the global
 +# setting.
 +CSRC = $(PORTSRC) \
 +       $(KERNSRC) \
 +       $(TESTSRC) \
 +       $(HALSRC) \
 +       $(PLATFORMSRC) \
 +       $(BOARDSRC) \
 +       $(CHIBIOS)/os/various/evtimer.c \
 +       $(CHIBIOS)/os/various/syscalls.c \
 +       main.c +
 +# C++ sources that can be compiled in ARM or THUMB mode depending on the global
 +# setting.
 +CPPSRC =
 +
 +# C sources to be compiled in ARM mode regardless of the global setting.
 +# NOTE: Mixing ARM and THUMB mode enables the -mthumb-interwork compiler
 +#       option that results in lower performance and larger code size.
 +ACSRC =
 +
 +# C++ sources to be compiled in ARM mode regardless of the global setting.
 +# NOTE: Mixing ARM and THUMB mode enables the -mthumb-interwork compiler
 +#       option that results in lower performance and larger code size.
 +ACPPSRC =
 +
 +# C sources to be compiled in THUMB mode regardless of the global setting.
 +# NOTE: Mixing ARM and THUMB mode enables the -mthumb-interwork compiler
 +#       option that results in lower performance and larger code size.
 +TCSRC =
 +
 +# C sources to be compiled in THUMB mode regardless of the global setting.
 +# NOTE: Mixing ARM and THUMB mode enables the -mthumb-interwork compiler
 +#       option that results in lower performance and larger code size.
 +TCPPSRC =
 +
 +# List ASM source files here
 +ASMSRC = $(PORTASM)
 +
 +INCDIR = $(PORTINC) $(KERNINC) $(TESTINC) \
 +         $(HALINC) $(PLATFORMINC) $(BOARDINC) \
 +         $(CHIBIOS)/os/various
 +
 +#
 +# Project, sources and paths
 +##############################################################################
 +
 +##############################################################################
 +# Compiler settings
 +#
 +
 +MCU  = cortex-m3
 +
 +#TRGT = arm-elf-
 +TRGT = arm-none-eabi-
 +CC   = $(TRGT)gcc
 +CPPC = $(TRGT)g++
 +# Enable loading with g++ only if you need C++ runtime support.
 +# NOTE: You can use C++ even without C++ support if you are careful. C++
 +#       runtime support makes code size explode.
 +LD   = $(TRGT)gcc
 +#LD   = $(TRGT)g++
 +CP   = $(TRGT)objcopy
 +AS   = $(TRGT)gcc -x assembler-with-cpp
 +OD   = $(TRGT)objdump
 +HEX  = $(CP) -O ihex
 +BIN  = $(CP) -O binary
 +
 +# ARM-specific options here
 +AOPT =
 +
 +# THUMB-specific options here
 +TOPT = -mthumb -DTHUMB
 +
 +# Define C warning options here
 +CWARN = -Wall -Wextra -Wstrict-prototypes
 +
 +# Define C++ warning options here
 +CPPWARN = -Wall -Wextra
 +
 +#
 +# Compiler settings
 +##############################################################################
 +
 +##############################################################################
 +# Start of default section
 +#
 +
 +# List all default C defines here, like -D_DEBUG=1
 +DDEFS =
 +
 +# List all default ASM defines here, like -D_DEBUG=1
 +DADEFS =
 +
 +# List all default directories to look for include files here
 +DINCDIR =
 +
 +# List the default directory to look for the libraries here
 +DLIBDIR =
 +
 +# List all default libraries here
 +DLIBS =
 +
 +#
 +# End of default section
 +##############################################################################
 +
 +##############################################################################
 +# Start of user section
 +#
 +
 +# List all user C define here, like -D_DEBUG=1
 +UDEFS =
 +
 +# Define ASM defines here
 +UADEFS =
 +
 +# List all user directories here
 +UINCDIR =
 +
 +# List the user directory to look for the libraries here
 +ULIBDIR =
 +
 +# List all user libraries here
 +ULIBS =
 +
 +#
 +# End of user defines
 +##############################################################################
 +
 +ifeq ($(USE_FWLIB),yes)
 +  include $(CHIBIOS)/ext/stm32lib/stm32lib.mk
 +  CSRC += $(STM32SRC)
 +  INCDIR += $(STM32INC)
 +  USE_OPT += -DUSE_STDPERIPH_DRIVER
 +endif
 +
 +include $(CHIBIOS)/os/ports/GCC/ARMCMx/rules.mk
 diff --git a/testhal/STM32/USB_CDC/ch.ld b/testhal/STM32/USB_CDC/ch.ld new file mode 100644 index 000000000..44f494121 --- /dev/null +++ b/testhal/STM32/USB_CDC/ch.ld @@ -0,0 +1,113 @@ +/*
 +    ChibiOS/RT - Copyright (C) 2006,2007,2008,2009,2010 Giovanni Di Sirio.
 +
 +    This file is part of ChibiOS/RT.
 +
 +    ChibiOS/RT is free software; you can redistribute it and/or modify
 +    it under the terms of the GNU General Public License as published by
 +    the Free Software Foundation; either version 3 of the License, or
 +    (at your option) any later version.
 +
 +    ChibiOS/RT is distributed in the hope that it will be useful,
 +    but WITHOUT ANY WARRANTY; without even the implied warranty of
 +    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 +    GNU General Public License for more details.
 +
 +    You should have received a copy of the GNU General Public License
 +    along with this program.  If not, see <http://www.gnu.org/licenses/>.
 +*/
 +
 +/*
 + * ST32F103 memory setup.
 + */
 +__main_stack_size__     = 0x0400;
 +__process_stack_size__  = 0x0400;
 +__stacks_total_size__   = __main_stack_size__ + __process_stack_size__;
 +
 +MEMORY
 +{
 +    flash : org = 0x08000000, len = 128k
 +    ram : org = 0x20000000, len = 20k
 +}
 +
 +__ram_start__           = ORIGIN(ram);
 +__ram_size__            = LENGTH(ram);
 +__ram_end__             = __ram_start__ + __ram_size__;
 +
 +SECTIONS
 +{
 +    . = 0;
 +
 +    .text : ALIGN(16) SUBALIGN(16)
 +    {
 +        _text = .;
 +        KEEP(*(vectors))
 +        *(.text)
 +        *(.text.*)
 +        *(.rodata)
 +        *(.rodata.*)
 +        *(.glue_7t)
 +        *(.glue_7)
 +        *(.gcc*)
 +    } > flash
 +
 +    .ctors :
 +    {
 +        PROVIDE(_ctors_start_ = .);
 +        KEEP(*(SORT(.ctors.*)))
 +        KEEP(*(.ctors))
 +        PROVIDE(_ctors_end_ = .);
 +    } > flash
 +
 +    .dtors :
 +    {
 +        PROVIDE(_dtors_start_ = .);
 +        KEEP(*(SORT(.dtors.*)))
 +        KEEP(*(.dtors))
 +        PROVIDE(_dtors_end_ = .);
 +    } > flash
 +
 +    .ARM.extab : {*(.ARM.extab* .gnu.linkonce.armextab.*)}
 +
 +    __exidx_start = .;
 +    .ARM.exidx : {*(.ARM.exidx* .gnu.linkonce.armexidx.*)} > flash
 +    __exidx_end = .;
 +
 +    .eh_frame_hdr : {*(.eh_frame_hdr)}
 +
 +    .eh_frame : ONLY_IF_RO {*(.eh_frame)}
 +
 +    . = ALIGN(4);
 +    _etext = .;
 +    _textdata = _etext;
 +
 +    .data :
 +    {
 +        _data = .;
 +        *(.data)
 +        . = ALIGN(4);
 +        *(.data.*)
 +        . = ALIGN(4);
 +        *(.ramtext)
 +        . = ALIGN(4);
 +        _edata = .;
 +    } > ram AT > flash
 +
 +    .bss :
 +    {
 +        _bss_start = .;
 +        *(.bss)
 +        . = ALIGN(4);
 +        *(.bss.*)
 +        . = ALIGN(4);
 +        *(COMMON)
 +        . = ALIGN(4);
 +        _bss_end = .;
 +    } > ram    
 +}
 +
 +PROVIDE(end = .);
 +_end            = .;
 +
 +__heap_base__   = _end;
 +__heap_end__    = __ram_end__ - __stacks_total_size__;
 diff --git a/testhal/STM32/USB_CDC/chconf.h b/testhal/STM32/USB_CDC/chconf.h new file mode 100644 index 000000000..3353391ca --- /dev/null +++ b/testhal/STM32/USB_CDC/chconf.h @@ -0,0 +1,507 @@ +/*
 +    ChibiOS/RT - Copyright (C) 2006,2007,2008,2009,2010 Giovanni Di Sirio.
 +
 +    This file is part of ChibiOS/RT.
 +
 +    ChibiOS/RT is free software; you can redistribute it and/or modify
 +    it under the terms of the GNU General Public License as published by
 +    the Free Software Foundation; either version 3 of the License, or
 +    (at your option) any later version.
 +
 +    ChibiOS/RT is distributed in the hope that it will be useful,
 +    but WITHOUT ANY WARRANTY; without even the implied warranty of
 +    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 +    GNU General Public License for more details.
 +
 +    You should have received a copy of the GNU General Public License
 +    along with this program.  If not, see <http://www.gnu.org/licenses/>.
 +*/
 +
 +/**
 + * @file    templates/chconf.h
 + * @brief   Configuration file template.
 + * @details A copy of this file must be placed in each project directory, it
 + *          contains the application specific kernel settings.
 + *
 + * @addtogroup config
 + * @details Kernel related settings and hooks.
 + * @{
 + */
 +
 +#ifndef _CHCONF_H_
 +#define _CHCONF_H_
 +
 +/*===========================================================================*/
 +/* Kernel parameters.                                                        */
 +/*===========================================================================*/
 +
 +/**
 + * @brief   System tick frequency.
 + * @details Frequency of the system timer that drives the system ticks. This
 + *          setting also defines the system tick time unit.
 + */
 +#if !defined(CH_FREQUENCY) || defined(__DOXYGEN__)
 +#define CH_FREQUENCY                    1000
 +#endif
 +
 +/**
 + * @brief   Round robin interval.
 + * @details This constant is the number of system ticks allowed for the
 + *          threads before preemption occurs. Setting this value to zero
 + *          disables the preemption for threads with equal priority and the
 + *          round robin becomes cooperative. Note that higher priority
 + *          threads can still preempt, the kernel is always preemptive.
 + *
 + * @note    Disabling the round robin preemption makes the kernel more compact
 + *          and generally faster.
 + */
 +#if !defined(CH_TIME_QUANTUM) || defined(__DOXYGEN__)
 +#define CH_TIME_QUANTUM                 20
 +#endif
 +
 +/**
 + * @brief   Nested locks.
 + * @details If enabled then the use of nested @p chSysLock() / @p chSysUnlock()
 + *          operations is allowed.<br>
 + *          For performance and code size reasons the recommended setting
 + *          is to leave this option disabled.<br>
 + *          You may use this option if you need to merge ChibiOS/RT with
 + *          external libraries that require nested lock/unlock operations.
 + *
 + * @note    The default is @p FALSE.
 + */
 +#if !defined(CH_USE_NESTED_LOCKS) || defined(__DOXYGEN__)
 +#define CH_USE_NESTED_LOCKS             FALSE
 +#endif
 +
 +/**
 + * @brief   Managed RAM size.
 + * @details Size of the RAM area to be managed by the OS. If set to zero
 + *          then the whole available RAM is used. The core memory is made
 + *          available to the heap allocator and/or can be used directly through
 + *          the simplified core memory allocator.
 + *
 + * @note    In order to let the OS manage the whole RAM the linker script must
 + *          provide the @p __heap_base__ and @p __heap_end__ symbols.
 + * @note    Requires @p CH_USE_COREMEM.
 + */
 +#if !defined(CH_MEMCORE_SIZE) || defined(__DOXYGEN__)
 +#define CH_MEMCORE_SIZE                 0
 +#endif
 +
 +/*===========================================================================*/
 +/* Performance options.                                                      */
 +/*===========================================================================*/
 +
 +/**
 + * @brief   OS optimization.
 + * @details If enabled then time efficient rather than space efficient code
 + *          is used when two possible implementations exist.
 + *
 + * @note    This is not related to the compiler optimization options.
 + * @note    The default is @p TRUE.
 + */
 +#if !defined(CH_OPTIMIZE_SPEED) || defined(__DOXYGEN__)
 +#define CH_OPTIMIZE_SPEED               TRUE
 +#endif
 +
 +/**
 + * @brief   Exotic optimization.
 + * @details If defined then a CPU register is used as storage for the global
 + *          @p currp variable. Caching this variable in a register greatly
 + *          improves both space and time OS efficiency. A side effect is that
 + *          one less register has to be saved during the context switch
 + *          resulting in lower RAM usage and faster context switch.
 + *
 + * @note    This option is only usable with the GCC compiler and is only useful
 + *          on processors with many registers like ARM cores.
 + * @note    If this option is enabled then ALL the libraries linked to the
 + *          ChibiOS/RT code <b>must</b> be recompiled with the GCC option @p
 + *          -ffixed-@<reg@>.
 + * @note    This option must be enabled in the Makefile, it is listed here for
 + *          documentation only.
 + */
 +#if defined(__DOXYGEN__)
 +#define CH_CURRP_REGISTER_CACHE         "reg"
 +#endif
 +
 +/*===========================================================================*/
 +/* Subsystem options.                                                        */
 +/*===========================================================================*/
 +
 +/**
 + * @brief   Threads registry APIs.
 + * @details If enabled then the registry APIs are included in the kernel.
 + *
 + * @note    The default is @p TRUE.
 + */
 +#if !defined(CH_USE_REGISTRY) || defined(__DOXYGEN__)
 +#define CH_USE_REGISTRY                 TRUE
 +#endif
 +
 +/**
 + * @brief   Threads synchronization APIs.
 + * @details If enabled then the @p chThdWait() function is included in
 + *          the kernel.
 + *
 + * @note    The default is @p TRUE.
 + */
 +#if !defined(CH_USE_WAITEXIT) || defined(__DOXYGEN__)
 +#define CH_USE_WAITEXIT                 TRUE
 +#endif
 +
 +/**
 + * @brief   Semaphores APIs.
 + * @details If enabled then the Semaphores APIs are included in the kernel.
 + *
 + * @note    The default is @p TRUE.
 + */
 +#if !defined(CH_USE_SEMAPHORES) || defined(__DOXYGEN__)
 +#define CH_USE_SEMAPHORES               TRUE
 +#endif
 +
 +/**
 + * @brief   Semaphores queuing mode.
 + * @details If enabled then the threads are enqueued on semaphores by
 + *          priority rather than in FIFO order.
 + *
 + * @note    The default is @p FALSE. Enable this if you have special requirements.
 + * @note    Requires @p CH_USE_SEMAPHORES.
 + */
 +#if !defined(CH_USE_SEMAPHORES_PRIORITY) || defined(__DOXYGEN__)
 +#define CH_USE_SEMAPHORES_PRIORITY      FALSE
 +#endif
 +
 +/**
 + * @brief   Atomic semaphore API.
 + * @details If enabled then the semaphores the @p chSemSignalWait() API
 + *          is included in the kernel.
 + *
 + * @note    The default is @p TRUE.
 + * @note    Requires @p CH_USE_SEMAPHORES.
 + */
 +#if !defined(CH_USE_SEMSW) || defined(__DOXYGEN__)
 +#define CH_USE_SEMSW                    TRUE
 +#endif
 +
 +/**
 + * @brief   Mutexes APIs.
 + * @details If enabled then the mutexes APIs are included in the kernel.
 + *
 + * @note    The default is @p TRUE.
 + */
 +#if !defined(CH_USE_MUTEXES) || defined(__DOXYGEN__)
 +#define CH_USE_MUTEXES                  TRUE
 +#endif
 +
 +/**
 + * @brief   Conditional Variables APIs.
 + * @details If enabled then the conditional variables APIs are included
 + *          in the kernel.
 + *
 + * @note    The default is @p TRUE.
 + * @note    Requires @p CH_USE_MUTEXES.
 + */
 +#if !defined(CH_USE_CONDVARS) || defined(__DOXYGEN__)
 +#define CH_USE_CONDVARS                 TRUE
 +#endif
 +
 +/**
 + * @brief   Conditional Variables APIs with timeout.
 + * @details If enabled then the conditional variables APIs with timeout
 + *          specification are included in the kernel.
 + *
 + * @note    The default is @p TRUE.
 + * @note    Requires @p CH_USE_CONDVARS.
 + */
 +#if !defined(CH_USE_CONDVARS_TIMEOUT) || defined(__DOXYGEN__)
 +#define CH_USE_CONDVARS_TIMEOUT         TRUE
 +#endif
 +
 +/**
 + * @brief   Events Flags APIs.
 + * @details If enabled then the event flags APIs are included in the kernel.
 + *
 + * @note    The default is @p TRUE.
 + */
 +#if !defined(CH_USE_EVENTS) || defined(__DOXYGEN__)
 +#define CH_USE_EVENTS                   TRUE
 +#endif
 +
 +/**
 + * @brief   Events Flags APIs with timeout.
 + * @details If enabled then the events APIs with timeout specification
 + *          are included in the kernel.
 + *
 + * @note    The default is @p TRUE.
 + * @note    Requires @p CH_USE_EVENTS.
 + */
 +#if !defined(CH_USE_EVENTS_TIMEOUT) || defined(__DOXYGEN__)
 +#define CH_USE_EVENTS_TIMEOUT           TRUE
 +#endif
 +
 +/**
 + * @brief   Synchronous Messages APIs.
 + * @details If enabled then the synchronous messages APIs are included
 + *          in the kernel.
 + *
 + * @note    The default is @p TRUE.
 + */
 +#if !defined(CH_USE_MESSAGES) || defined(__DOXYGEN__)
 +#define CH_USE_MESSAGES                 TRUE
 +#endif
 +
 +/**
 + * @brief   Synchronous Messages queuing mode.
 + * @details If enabled then messages are served by priority rather than in
 + *          FIFO order.
 + *
 + * @note    The default is @p FALSE. Enable this if you have special requirements.
 + * @note    Requires @p CH_USE_MESSAGES.
 + */
 +#if !defined(CH_USE_MESSAGES_PRIORITY) || defined(__DOXYGEN__)
 +#define CH_USE_MESSAGES_PRIORITY        FALSE
 +#endif
 +
 +/**
 + * @brief   Mailboxes APIs.
 + * @details If enabled then the asynchronous messages (mailboxes) APIs are
 + *          included in the kernel.
 + *
 + * @note    The default is @p TRUE.
 + * @note    Requires @p CH_USE_SEMAPHORES.
 + */
 +#if !defined(CH_USE_MAILBOXES) || defined(__DOXYGEN__)
 +#define CH_USE_MAILBOXES                TRUE
 +#endif
 +
 +/**
 + * @brief   I/O Queues APIs.
 + * @details If enabled then the I/O queues APIs are included in the kernel.
 + *
 + * @note    The default is @p TRUE.
 + * @note    Requires @p CH_USE_SEMAPHORES.
 + */
 +#if !defined(CH_USE_QUEUES) || defined(__DOXYGEN__)
 +#define CH_USE_QUEUES                   TRUE
 +#endif
 +
 +/**
 + * @brief   Core Memory Manager APIs.
 + * @details If enabled then the core memory manager APIs are included
 + *          in the kernel.
 + *
 + * @note    The default is @p TRUE.
 + */
 +#if !defined(CH_USE_MEMCORE) || defined(__DOXYGEN__)
 +#define CH_USE_MEMCORE                  TRUE
 +#endif
 +
 +/**
 + * @brief   Heap Allocator APIs.
 + * @details If enabled then the memory heap allocator APIs are included
 + *          in the kernel.
 + *
 + * @note    The default is @p TRUE.
 + * @note    Requires @p CH_USE_COREMEM and either @p CH_USE_MUTEXES or
 + *          @p CH_USE_SEMAPHORES.
 + * @note    Mutexes are recommended.
 + */
 +#if !defined(CH_USE_HEAP) || defined(__DOXYGEN__)
 +#define CH_USE_HEAP                     TRUE
 +#endif
 +
 +/**
 + * @brief   C-runtime allocator.
 + * @details If enabled the the heap allocator APIs just wrap the C-runtime
 + *          @p malloc() and @p free() functions.
 + *
 + * @note    The default is @p FALSE.
 + * @note    Requires @p CH_USE_HEAP.
 + * @note    The C-runtime may or may not require @p CH_USE_COREMEM, see the
 + *          appropriate documentation.
 + */
 +#if !defined(CH_USE_MALLOC_HEAP) || defined(__DOXYGEN__)
 +#define CH_USE_MALLOC_HEAP              FALSE
 +#endif
 +
 +/**
 + * @brief   Memory Pools Allocator APIs.
 + * @details If enabled then the memory pools allocator APIs are included
 + *          in the kernel.
 + *
 + * @note    The default is @p TRUE.
 + */
 +#if !defined(CH_USE_MEMPOOLS) || defined(__DOXYGEN__)
 +#define CH_USE_MEMPOOLS                 TRUE
 +#endif
 +
 +/**
 + * @brief   Dynamic Threads APIs.
 + * @details If enabled then the dynamic threads creation APIs are included
 + *          in the kernel.
 + *
 + * @note    The default is @p TRUE.
 + * @note    Requires @p CH_USE_WAITEXIT.
 + * @note    Requires @p CH_USE_HEAP and/or @p CH_USE_MEMPOOLS.
 + */
 +#if !defined(CH_USE_DYNAMIC) || defined(__DOXYGEN__)
 +#define CH_USE_DYNAMIC                  TRUE
 +#endif
 +
 +/*===========================================================================*/
 +/* Debug options.                                                            */
 +/*===========================================================================*/
 +
 +/**
 + * @brief   Debug option, parameters checks.
 + * @details If enabled then the checks on the API functions input
 + *          parameters are activated.
 + *
 + * @note    The default is @p FALSE.
 + */
 +#if !defined(CH_DBG_ENABLE_CHECKS) || defined(__DOXYGEN__)
 +#define CH_DBG_ENABLE_CHECKS            FALSE
 +#endif
 +
 +/**
 + * @brief   Debug option, consistency checks.
 + * @details If enabled then all the assertions in the kernel code are
 + *          activated. This includes consistency checks inside the kernel,
 + *          runtime anomalies and port-defined checks.
 + *
 + * @note    The default is @p FALSE.
 + */
 +#if !defined(CH_DBG_ENABLE_ASSERTS) || defined(__DOXYGEN__)
 +#define CH_DBG_ENABLE_ASSERTS           FALSE
 +#endif
 +
 +/**
 + * @brief   Debug option, trace buffer.
 + * @details If enabled then the context switch circular trace buffer is
 + *          activated.
 + *
 + * @note    The default is @p FALSE.
 + */
 +#if !defined(CH_DBG_ENABLE_TRACE) || defined(__DOXYGEN__)
 +#define CH_DBG_ENABLE_TRACE             FALSE
 +#endif
 +
 +/**
 + * @brief   Debug option, stack checks.
 + * @details If enabled then a runtime stack check is performed.
 + *
 + * @note    The default is @p FALSE.
 + * @note    The stack check is performed in a architecture/port dependent way.
 + *          It may not be implemented or some ports.
 + * @note    The default failure mode is to halt the system with the global
 + *          @p panic_msg variable set to @p NULL.
 + */
 +#if !defined(CH_DBG_ENABLE_STACK_CHECK) || defined(__DOXYGEN__)
 +#define CH_DBG_ENABLE_STACK_CHECK       FALSE
 +#endif
 +
 +/**
 + * @brief   Debug option, stacks initialization.
 + * @details If enabled then the threads working area is filled with a byte
 + *          value when a thread is created. This can be useful for the
 + *          runtime measurement of the used stack.
 + *
 + * @note    The default is @p FALSE.
 + */
 +#if !defined(CH_DBG_FILL_THREADS) || defined(__DOXYGEN__)
 +#define CH_DBG_FILL_THREADS             FALSE
 +#endif
 +
 +/**
 + * @brief   Debug option, threads profiling.
 + * @details If enabled then a field is added to the @p Thread structure that
 + *          counts the system ticks occurred while executing the thread.
 + *
 + * @note    The default is @p TRUE.
 + * @note    This debug option is defaulted to TRUE because it is required by
 + *          some test cases into the test suite.
 + */
 +#if !defined(CH_DBG_THREADS_PROFILING) || defined(__DOXYGEN__)
 +#define CH_DBG_THREADS_PROFILING        TRUE
 +#endif
 +
 +/*===========================================================================*/
 +/* Kernel hooks.                                                             */
 +/*===========================================================================*/
 +
 +/**
 + * @brief   Threads descriptor structure extension.
 + * @details User fields added to the end of the @p Thread structure.
 + */
 +#if !defined(THREAD_EXT_FIELDS) || defined(__DOXYGEN__)
 +#define THREAD_EXT_FIELDS                                                   \
 +  /* Add threads custom fields here.*/
 +#endif
 +
 +/**
 + * @brief   Threads initialization hook.
 + * @details User initialization code added to the @p chThdInit() API.
 + *
 + * @note    It is invoked from within @p chThdInit() and implicitily from all
 + *          the threads creation APIs.
 + */
 +#if !defined(THREAD_EXT_INIT_HOOK) || defined(__DOXYGEN__)
 +#define THREAD_EXT_INIT_HOOK(tp) {                                          \
 +  /* Add threads initialization code here.*/                                \
 +}
 +#endif
 +
 +/**
 + * @brief   Threads finalization hook.
 + * @details User finalization code added to the @p chThdExit() API.
 + *
 + * @note    It is inserted into lock zone.
 + * @note    It is also invoked when the threads simply return in order to
 + *          terminate.
 + */
 +#if !defined(THREAD_EXT_EXIT_HOOK) || defined(__DOXYGEN__)
 +#define THREAD_EXT_EXIT_HOOK(tp) {                                          \
 +  /* Add threads finalization code here.*/                                  \
 +}
 +#endif
 +
 +/**
 + * @brief   Idle Loop hook.
 + * @details This hook is continuously invoked by the idle thread loop.
 + */
 +#if !defined(IDLE_LOOP_HOOK) || defined(__DOXYGEN__)
 +#define IDLE_LOOP_HOOK() {                                                  \
 +  /* Idle loop code here.*/                                                 \
 +}
 +#endif
 +
 +/**
 + * @brief   System tick event hook.
 + * @details This hook is invoked in the system tick handler immediately
 + *          after processing the virtual timers queue.
 + */
 +#if !defined(SYSTEM_TICK_EVENT_HOOK) || defined(__DOXYGEN__)
 +#define SYSTEM_TICK_EVENT_HOOK() {                                          \
 +  /* System tick event code here.*/                                         \
 +}
 +#endif
 +
 +/**
 + * @brief   System halt hook.
 + * @details This hook is invoked in case to a system halting error before
 + *          the system is halted.
 + */
 +#if !defined(SYSTEM_HALT_HOOK) || defined(__DOXYGEN__)
 +#define SYSTEM_HALT_HOOK() {                                                \
 +  /* System halt code here.*/                                               \
 +}
 +#endif
 +
 +/*===========================================================================*/
 +/* Port-specific settings (override port settings defaulted in chcore.h).    */
 +/*===========================================================================*/
 +
 +#endif  /* _CHCONF_H_ */
 +
 +/** @} */
 diff --git a/testhal/STM32/USB_CDC/halconf.h b/testhal/STM32/USB_CDC/halconf.h new file mode 100644 index 000000000..0a957f0b9 --- /dev/null +++ b/testhal/STM32/USB_CDC/halconf.h @@ -0,0 +1,274 @@ +/*
 +    ChibiOS/RT - Copyright (C) 2006,2007,2008,2009,2010 Giovanni Di Sirio.
 +
 +    This file is part of ChibiOS/RT.
 +
 +    ChibiOS/RT is free software; you can redistribute it and/or modify
 +    it under the terms of the GNU General Public License as published by
 +    the Free Software Foundation; either version 3 of the License, or
 +    (at your option) any later version.
 +
 +    ChibiOS/RT is distributed in the hope that it will be useful,
 +    but WITHOUT ANY WARRANTY; without even the implied warranty of
 +    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 +    GNU General Public License for more details.
 +
 +    You should have received a copy of the GNU General Public License
 +    along with this program.  If not, see <http://www.gnu.org/licenses/>.
 +*/
 +
 +/**
 + * @file    templates/halconf.h
 + * @brief   HAL configuration header.
 + * @details HAL configuration file, this file allows to enable or disable the
 + *          various device drivers from your application. You may also use
 + *          this file in order to override the device drivers default settings.
 + *
 + * @addtogroup HAL_CONF
 + * @{
 + */
 +
 +#ifndef _HALCONF_H_
 +#define _HALCONF_H_
 +
 +#include "mcuconf.h"
 +
 +/**
 + * @brief   Enables the PAL subsystem.
 + */
 +#if !defined(HAL_USE_PAL) || defined(__DOXYGEN__)
 +#define HAL_USE_PAL                 TRUE
 +#endif
 +
 +/**
 + * @brief   Enables the ADC subsystem.
 + */
 +#if !defined(HAL_USE_ADC) || defined(__DOXYGEN__)
 +#define HAL_USE_ADC                 FALSE
 +#endif
 +
 +/**
 + * @brief   Enables the CAN subsystem.
 + */
 +#if !defined(HAL_USE_CAN) || defined(__DOXYGEN__)
 +#define HAL_USE_CAN                 FALSE
 +#endif
 +
 +/**
 + * @brief   Enables the I2C subsystem.
 + */
 +#if !defined(HAL_USE_I2C) || defined(__DOXYGEN__)
 +#define HAL_USE_I2C                 FALSE
 +#endif
 +
 +/**
 + * @brief   Enables the MAC subsystem.
 + */
 +#if !defined(HAL_USE_MAC) || defined(__DOXYGEN__)
 +#define HAL_USE_MAC                 FALSE
 +#endif
 +
 +/**
 + * @brief   Enables the MMC_SPI subsystem.
 + */
 +#if !defined(HAL_USE_MMC_SPI) || defined(__DOXYGEN__)
 +#define HAL_USE_MMC_SPI             FALSE
 +#endif
 +
 +/**
 + * @brief   Enables the PWM subsystem.
 + */
 +#if !defined(HAL_USE_PWM) || defined(__DOXYGEN__)
 +#define HAL_USE_PWM                 FALSE
 +#endif
 +
 +/**
 + * @brief   Enables the SERIAL subsystem.
 + */
 +#if !defined(HAL_USE_SERIAL) || defined(__DOXYGEN__)
 +#define HAL_USE_SERIAL              TRUE
 +#endif
 +
 +/**
 + * @brief   Enables the SERIAL over USB subsystem.
 + */
 +#if !defined(HAL_USE_SERIAL_USB) || defined(__DOXYGEN__)
 +#define HAL_USE_SERIAL_USB          TRUE
 +#endif
 +
 +/**
 + * @brief   Enables the SPI subsystem.
 + */
 +#if !defined(HAL_USE_SPI) || defined(__DOXYGEN__)
 +#define HAL_USE_SPI                 FALSE
 +#endif
 +
 +/**
 + * @brief   Enables the UART subsystem.
 + */
 +#if !defined(HAL_USE_UART) || defined(__DOXYGEN__)
 +#define HAL_USE_UART                FALSE
 +#endif
 +
 +
 +/**
 + * @brief   Enables the USB subsystem.
 + */
 +#if !defined(HAL_USE_USB) || defined(__DOXYGEN__)
 +#define HAL_USE_USB                 TRUE
 +#endif
 +
 +/*===========================================================================*/
 +/* ADC driver related settings.                                              */
 +/*===========================================================================*/
 +
 +/**
 + * @brief   Enables synchronous APIs.
 + * @note    Disabling this option saves both code and data space.
 + */
 +#if !defined(ADC_USE_WAIT) || defined(__DOXYGEN__)
 +#define ADC_USE_WAIT                TRUE
 +#endif
 +
 +/**
 + * @brief   Enables the @p adcAcquireBus() and @p adcReleaseBus() APIs.
 + * @note    Disabling this option saves both code and data space.
 + */
 +#if !defined(ADC_USE_MUTUAL_EXCLUSION) || defined(__DOXYGEN__)
 +#define ADC_USE_MUTUAL_EXCLUSION    TRUE
 +#endif
 +
 +/*===========================================================================*/
 +/* CAN driver related settings.                                              */
 +/*===========================================================================*/
 +
 +/**
 + * @brief   Sleep mode related APIs inclusion switch.
 + */
 +#if !defined(CAN_USE_SLEEP_MODE) || defined(__DOXYGEN__)
 +#define CAN_USE_SLEEP_MODE          TRUE
 +#endif
 +
 +/*===========================================================================*/
 +/* I2C driver related settings.                                              */
 +/*===========================================================================*/
 +
 +/**
 + * @brief   Enables the mutual exclusion APIs on the I2C bus.
 + */
 +#if !defined(I2C_USE_MUTUAL_EXCLUSION) || defined(__DOXYGEN__)
 +#define I2C_USE_MUTUAL_EXCLUSION    TRUE
 +#endif
 +
 +/*===========================================================================*/
 +/* MAC driver related settings.                                              */
 +/*===========================================================================*/
 +
 +/*===========================================================================*/
 +/* MMC_SPI driver related settings.                                          */
 +/*===========================================================================*/
 +
 +/**
 + * @brief   Block size for MMC transfers.
 + */
 +#if !defined(MMC_SECTOR_SIZE) || defined(__DOXYGEN__)
 +#define MMC_SECTOR_SIZE             512
 +#endif
 +
 +/**
 + * @brief   Delays insertions.
 + * @details If enabled this options inserts delays into the MMC waiting
 + *          routines releasing some extra CPU time for the threads with
 + *          lower priority, this may slow down the driver a bit however.
 + *          This option is recommended also if the SPI driver does not
 + *          use a DMA channel and heavily loads the CPU.
 + */
 +#if !defined(MMC_NICE_WAITING) || defined(__DOXYGEN__)
 +#define MMC_NICE_WAITING            TRUE
 +#endif
 +
 +/**
 + * @brief   Number of positive insertion queries before generating the
 + *          insertion event.
 + */
 +#if !defined(MMC_POLLING_INTERVAL) || defined(__DOXYGEN__)
 +#define MMC_POLLING_INTERVAL        10
 +#endif
 +
 +/**
 + * @brief   Interval, in milliseconds, between insertion queries.
 + */
 +#if !defined(MMC_POLLING_DELAY) || defined(__DOXYGEN__)
 +#define MMC_POLLING_DELAY           10
 +#endif
 +
 +/**
 + * @brief   Uses the SPI polled API for small data transfers.
 + * @details Polled transfers usually improve performance because it
 + *          saves two context switches and interrupt servicing. Note
 + *          that this option has no effect on large transfers which
 + *          are always performed using DMAs/IRQs.
 + */
 +#if !defined(MMC_USE_SPI_POLLING) || defined(__DOXYGEN__)
 +#define MMC_USE_SPI_POLLING         TRUE
 +#endif
 +
 +/*===========================================================================*/
 +/* PAL driver related settings.                                              */
 +/*===========================================================================*/
 +
 +/*===========================================================================*/
 +/* PWM driver related settings.                                              */
 +/*===========================================================================*/
 +
 +/*===========================================================================*/
 +/* SERIAL driver related settings.                                           */
 +/*===========================================================================*/
 +
 +/**
 + * @brief   Default bit rate.
 + * @details Configuration parameter, this is the baud rate selected for the
 + *          default configuration.
 + */
 +#if !defined(SERIAL_DEFAULT_BITRATE) || defined(__DOXYGEN__)
 +#define SERIAL_DEFAULT_BITRATE      38400
 +#endif
 +
 +/**
 + * @brief   Serial buffers size.
 + * @details Configuration parameter, you can change the depth of the queue
 + *          buffers depending on the requirements of your application.
 + * @note    The default is 64 bytes for both the transmission and receive
 + *          buffers.
 + */
 +#if !defined(SERIAL_BUFFERS_SIZE) || defined(__DOXYGEN__)
 +#define SERIAL_BUFFERS_SIZE         16
 +#endif
 +
 +/*===========================================================================*/
 +/* SPI driver related settings.                                              */
 +/*===========================================================================*/
 +
 +/**
 + * @brief   Enables synchronous APIs.
 + * @note    Disabling this option saves both code and data space.
 + */
 +#if !defined(SPI_USE_WAIT) || defined(__DOXYGEN__)
 +#define SPI_USE_WAIT                TRUE
 +#endif
 +
 +/**
 + * @brief   Enables the @p spiAcquireBus() and @p spiReleaseBus() APIs.
 + * @note    Disabling this option saves both code and data space.
 + */
 +#if !defined(SPI_USE_MUTUAL_EXCLUSION) || defined(__DOXYGEN__)
 +#define SPI_USE_MUTUAL_EXCLUSION    TRUE
 +#endif
 +
 +/*===========================================================================*/
 +/* UART driver related settings.                                             */
 +/*===========================================================================*/
 +
 +#endif /* _HALCONF_H_ */
 +
 +/** @} */
 diff --git a/testhal/STM32/USB_CDC/main.c b/testhal/STM32/USB_CDC/main.c new file mode 100644 index 000000000..943edbb05 --- /dev/null +++ b/testhal/STM32/USB_CDC/main.c @@ -0,0 +1,403 @@ +/*
 +    ChibiOS/RT - Copyright (C) 2006,2007,2008,2009,2010 Giovanni Di Sirio.
 +
 +    This file is part of ChibiOS/RT.
 +
 +    ChibiOS/RT is free software; you can redistribute it and/or modify
 +    it under the terms of the GNU General Public License as published by
 +    the Free Software Foundation; either version 3 of the License, or
 +    (at your option) any later version.
 +
 +    ChibiOS/RT is distributed in the hope that it will be useful,
 +    but WITHOUT ANY WARRANTY; without even the implied warranty of
 +    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 +    GNU General Public License for more details.
 +
 +    You should have received a copy of the GNU General Public License
 +    along with this program.  If not, see <http://www.gnu.org/licenses/>.
 +*/
 +
 +#include "ch.h"
 +#include "hal.h"
 +#include "test.h"
 +
 +/*===========================================================================*/
 +/* USB related stuff.                                                        */
 +/*===========================================================================*/
 +
 +#define DATA_REQUEST_EP         1
 +#define INTERRUPT_REQUEST_EP    2
 +#define DATA_AVAILABLE_EP       3
 +
 +/*
 + * USB driver structure.
 + */
 +static SerialUSBDriver SDU1;
 +
 +/*
 + * USB Device Descriptor.
 + */
 +static const uint8_t vcom_device_descriptor_data[] = {
 +  18,                               /* bLength.                             */
 +  USB_DESCRIPTOR_DEVICE,            /* bDescriptorType.                     */
 +  0x10, 0x01,                       /* bcdUSB (1.1).                        */
 +  0x02,                             /* bDeviceClass (CDC).                  */
 +  0x00,                             /* bDeviceSubClass.                     */
 +  0x00,                             /* bDeviceProtocol.                     */
 +  0x40,                             /* bMaxPacketSize.                      */
 +  0x83, 0x04,                       /* idVendor (0x0483).                   */
 +  0x40, 0x57,                       /* idProduct (0x7540).                  */
 +  0x00, 0x02,                       /* bcdDevice (2.00).                    */
 +  1,                                /* iManufacturer.                       */
 +  2,                                /* iProduct.                            */
 +  3,                                /* IiSerialNumber.                      */
 +  1                                 /* bNumConfigurations.                  */
 +};
 +
 +/*
 + * Device descriptor wrapper.
 + */
 +static const USBDescriptor vcom_device_descriptor = {
 +  sizeof (vcom_device_descriptor_data),
 +  vcom_device_descriptor_data
 +};
 +
 +/* Configuration Descriptor tree for a VCOM.*/
 +static const uint8_t vcom_configuration_descriptor_data[] = {
 +  /* Configuration descriptor.*/
 +  9,                                /* bLength.                             */
 +  USB_DESCRIPTOR_CONFIGURATION,     /* bDescriptorType.                     */
 +  67,  0,                           /* wTotalLength.                        */
 +  0x02,                             /* bNumInterfaces.                      */
 +  0x01,                             /* bConfigurationValue.                 */
 +  0,                                /* iConfiguration.                      */
 +  0xC0,                             /* bmAttributes (self powered).         */
 +  50,                               /* MaxPower (100mA).                    */
 +  /* Interface Descriptor.*/
 +  9,                                /* bLength.                             */
 +  USB_DESCRIPTOR_INTERFACE,         /* bDescriptorType.                     */
 +  0x00,                             /* bInterfaceNumber.                    */
 +  0x00,                             /* bAlternateSetting.                   */
 +  0x01,                             /* bNumEndpoints.                       */
 +  0x02,                             /* bInterfaceClass (Communications
 +                                       Interface Class, CDC section 4.2).   */
 +  0x02,                             /* bInterfaceSubClass (Abstract Control
 +                                       Model, CDC section 4.3).             */
 +  0x01,                             /* bInterfaceProtocol (AT commands, CDC
 +                                       section 4.4).                        */
 +  0,                                /* iInterface.                          */
 +  /* Header Functional Descriptor (CDC section 5.2.3).*/
 +  5,                                /* bLength.                             */
 +  0x24,                             /* bDescriptorType (CS_INTERFACE).      */
 +  0x00,                             /* bDescriptorSubtype (Header Functional
 +                                       Descriptor.                          */
 +  0x10, 0x01,                       /* bcdCDC (1.10).                       */
 +  /* Call Managment Functional Descriptor. */
 +  5,                                /* bFunctionLength.                     */
 +  0x24,                             /* bDescriptorType (CS_INTERFACE).      */
 +  0x01,                             /* bDescriptorSubtype (Call Management
 +                                       Functional Descriptor).              */
 +  0x00,                             /* bmCapabilities (D0+D1).              */
 +  0x01,                             /* bDataInterface.                      */
 +  /* ACM Functional Descriptor.*/
 +  4,                                /* bFunctionLength.                     */
 +  0x24,                             /* bDescriptorType (CS_INTERFACE).      */
 +  0x02,                             /* bDescriptorSubtype (Abstract Control
 +                                       Management Descriptor).              */
 +  0x02,                             /* bmCapabilities.                      */
 +  /* Union Functional Descriptor.*/
 +  5,                                /* bFunctionLength.                     */
 +  0x24,                             /* bDescriptorType (CS_INTERFACE).      */
 +  0x06,                             /* bDescriptorSubtype (Union Functional
 +                                       Descriptor).                         */
 +  0x00,                             /* bMasterInterface (Communication Class
 +                                       Interface).                          */
 +  0x01,                             /* bSlaveInterface0 (Data Class
 +                                       Interface).                          */
 +  /* Endpoint 2 Descriptor.*/
 +  7,                                /* bLength.                             */
 +  USB_DESCRIPTOR_ENDPOINT,          /* bDescriptorType.                     */
 +  INTERRUPT_REQUEST_EP | 0x80,      /* bEndpointAddress (IN).               */
 +  0x03,                             /* bmAttributes (Interrupt).            */
 +  0x08, 0x00,                       /* wMaxPacketSize.                      */
 +  0xFF,                             /* bInterval.                           */
 +  /* Interface Descriptor.*/
 +  9,                                /* bLength.                             */
 +  USB_DESCRIPTOR_INTERFACE,         /* bDescriptorType.                     */
 +  0x01,                             /* bInterfaceNumber.                    */
 +  0x00,                             /* bAlternateSetting.                   */
 +  0x02,                             /* bNumEndpoints.                       */
 +  0x0A,                             /* bInterfaceClass (Data Class
 +                                       Interface, CDC section 4.5).         */
 +  0x00,                             /* bInterfaceSubClass (CDC section 4.6).*/
 +  0x00,                             /* bInterfaceProtocol (CDC section 4.7).*/
 +  0x00,                             /* iInterface.                          */
 +  /* Endpoint 3 Descriptor.*/
 +  7,                                /* bLength.                             */
 +  USB_DESCRIPTOR_ENDPOINT,          /* bDescriptorType.                     */
 +  DATA_AVAILABLE_EP,                /* bEndpointAddress (OUT).              */
 +  0x02,                             /* bmAttributes (Bulk).                 */
 +  0x40, 0x00,                       /* wMaxPacketSize.                      */
 +  0x00,                             /* bInterval (ignored for bulk.         */
 +  /* Endpoint 1 Descriptor.*/
 +  7,                                /* bLength.                             */
 +  USB_DESCRIPTOR_ENDPOINT,          /* bDescriptorType.                     */
 +  DATA_REQUEST_EP | 0x80,           /* bEndpointAddress (IN).               */
 +  0x02,                             /* bmAttributes (Bulk).                 */
 +  0x40, 0x00,                       /* wMaxPacketSize.                      */
 +  0x00                              /* bInterval (ignored for bulk.         */
 +};
 +
 +/*
 + * Configuration descriptor wrapper.
 + */
 +static const USBDescriptor vcom_configuration_descriptor = {
 +  sizeof (vcom_configuration_descriptor_data),
 +  vcom_configuration_descriptor_data
 +};
 +
 +/*
 + * U.S. English language identifier.
 + */
 +static const uint8_t vcom_string0[] = {
 +  4,                                /* bLength.                             */
 +  USB_DESCRIPTOR_STRING,            /* bDescriptorType.                     */
 +  0x09, 0x04                        /* wLANGID (0x0409, U.S. English).      */
 +};
 +
 +/*
 + * Vendor string.
 + */
 +static const uint8_t vcom_string1[] = {
 +  38,                               /* bLength.                             */
 +  USB_DESCRIPTOR_STRING,            /* bDescriptorType.                     */
 +  'S', 0, 'T', 0, 'M', 0, 'i', 0, 'c', 0, 'r', 0, 'o', 0, 'e', 0,
 +  'l', 0, 'e', 0, 'c', 0, 't', 0, 'r', 0, 'o', 0, 'n', 0, 'i', 0,
 +  'c', 0, 's', 0
 +};
 +
 +/*
 + * Device description string.
 + */
 +static const uint8_t vcom_string2[] = {
 +  56,                               /* bLength.                             */
 +  USB_DESCRIPTOR_STRING,            /* bDescriptorType.                     */
 +  'C', 0, 'h', 0, 'i', 0, 'b', 0, 'i', 0, 'O', 0, 'S', 0, '/', 0,
 +  'R', 0, 'T', 0, ' ', 0, 'V', 0, 'i', 0, 'r', 0, 't', 0, 'u', 0,
 +  'a', 0, 'l', 0, ' ', 0, 'C', 0, 'O', 0, 'M', 0, ' ', 0, 'P', 0,
 +  'o', 0, 'r', 0, 't', 0
 +};
 +
 +/*
 + * Serial number string.
 + */
 +static const uint8_t vcom_string3[] = {
 +  8,                                /* bLength.                             */
 +  USB_DESCRIPTOR_STRING,            /* bDescriptorType.                     */
 +  '0' + CH_KERNEL_MAJOR, 0,
 +  '0' + CH_KERNEL_MINOR, 0,
 +  '0' + CH_KERNEL_PATCH, 0
 +};
 +
 +/*
 + * Strings wrappers array.
 + */
 +static const USBDescriptor vcom_strings[] = {
 +  {sizeof(vcom_string0), vcom_string0},
 +  {sizeof(vcom_string1), vcom_string1},
 +  {sizeof(vcom_string2), vcom_string2},
 +  {sizeof(vcom_string3), vcom_string3}
 +};
 +
 +/*
 + * Handles the GET_DESCRIPTOR callback. All required descriptors must be
 + * handled here.
 + */
 +static const USBDescriptor *get_descriptor(USBDriver *usbp,
 +                                           uint8_t dtype,
 +                                           uint8_t dindex,
 +                                           uint16_t lang) {
 +
 +  (void)usbp;
 +  (void)lang;
 +  switch (dtype) {
 +  case USB_DESCRIPTOR_DEVICE:
 +    return &vcom_device_descriptor;
 +  case USB_DESCRIPTOR_CONFIGURATION:
 +    return &vcom_configuration_descriptor;
 +  case USB_DESCRIPTOR_STRING:
 +    if (dindex < 4)
 +      return &vcom_strings[dindex];
 +  }
 +  return NULL;
 +}
 +
 +/**
 + * @brief   EP1 initialization structure (IN only).
 + */
 +static const USBEndpointConfig ep1config = {
 +  sduDataRequest,
 +  NULL,
 +  0x0040,
 +  0x0000,
 +  EPR_EP_TYPE_BULK | EPR_STAT_TX_NAK | EPR_STAT_RX_DIS,
 +  0x00C0,
 +  0x0000
 +};
 +
 +/**
 + * @brief   EP2 initialization structure (IN only).
 + */
 +static const USBEndpointConfig ep2config = {
 +  sduInterruptRequest,
 +  NULL,
 +  0x0010,
 +  0x0000,
 +  EPR_EP_TYPE_INTERRUPT | EPR_STAT_TX_NAK | EPR_STAT_RX_DIS,
 +  0x0100,
 +  0x0000
 +};
 +
 +/**
 + * @brief   EP3 initialization structure (OUT only).
 + */
 +static const USBEndpointConfig ep3config = {
 +  NULL,
 +  sduDataAvailable,
 +  0x0000,
 +  0x0040,
 +  EPR_EP_TYPE_BULK | EPR_STAT_TX_DIS | EPR_STAT_RX_VALID,
 +  0x0000,
 +  0x0110
 +};
 +
 +/*
 + * Handles the USB driver global events.
 + */
 +static void usb_event(USBDriver *usbp, usbevent_t event) {
 +
 +  switch (event) {
 +  case USB_EVENT_RESET:
 +    return;
 +  case USB_EVENT_ADDRESS:
 +    return;
 +  case USB_EVENT_CONFIGURED:
 +    /* Enables the endpoints specified into the configuration.*/
 +    chSysLock();
 +    usbEnableEndpointI(usbp, DATA_REQUEST_EP, &ep1config);
 +    usbEnableEndpointI(usbp, INTERRUPT_REQUEST_EP, &ep2config);
 +    usbEnableEndpointI(usbp, DATA_AVAILABLE_EP, &ep3config);
 +    chSysUnlock();
 +    return;
 +  case USB_EVENT_SUSPEND:
 +    return;
 +  case USB_EVENT_RESUME:
 +    return;
 +  case USB_EVENT_STALLED:
 +    return;
 +  }
 +  return;
 +}
 +
 +/*
 + * Serial over USB driver configuration.
 + */
 +static const SerialUSBConfig serusbcfg = {
 +  &USBD1,
 +  {
 +    usb_event,
 +    get_descriptor,
 +    sduRequestsHook,
 +    NULL
 +  },
 +  DATA_REQUEST_EP,
 +  DATA_AVAILABLE_EP,
 +  INTERRUPT_REQUEST_EP
 +};
 +
 +/*===========================================================================*/
 +/* Generic code.                                                             */
 +/*===========================================================================*/
 +
 +/*
 + * Red LED blinker thread, times are in milliseconds.
 + */
 +static WORKING_AREA(waThread1, 128);
 +static msg_t Thread1(void *arg) {
 +
 +  (void)arg;
 +  while (TRUE) {
 +    palClearPad(IOPORT3, GPIOC_LED);
 +    chThdSleepMilliseconds(500);
 +    palSetPad(IOPORT3, GPIOC_LED);
 +    chThdSleepMilliseconds(500);
 +  }
 +}
 +
 +/*
 + * USB CDC loopback thread.
 + */
 +static WORKING_AREA(waThread2, 256);
 +static msg_t Thread2(void *arg) {
 +  SerialUSBDriver *sdup = arg;
 +  EventListener el;
 +
 +  chEvtRegisterMask(chIOGetEventSource(&SDU1), &el, 1);
 +  while (TRUE) {
 +    chEvtWaitAny(ALL_EVENTS);
 +    if (chOQIsEmptyI(&SDU1.oqueue)) {
 +      uint8_t buffer[0x40];
 +      size_t n = chIQReadTimeout(&sdup->iqueue, buffer,
 +                                 sizeof(buffer), TIME_IMMEDIATE);
 +      chOQWriteTimeout(&sdup->oqueue, buffer, n, TIME_IMMEDIATE);
 +    }
 +  }
 +}
 +
 +/*
 + * Application entry point.
 + */
 +int main(void) {
 +
 +  /*
 +   * System initializations.
 +   * - HAL initialization, this also initializes the configured device drivers
 +   *   and performs the board-specific initializations.
 +   * - Kernel initialization, the main() function becomes a thread and the
 +   *   RTOS is active.
 +   */
 +  halInit();
 +  chSysInit();
 +
 +  /*
 +   * Activates the USB bus and then the USB driver.
 +   */
 +  palClearPad(GPIOC, GPIOC_USB_DISC);
 +  sduObjectInit(&SDU1);
 +  sduStart(&SDU1, &serusbcfg);
 +
 +  /*
 +   * Activates the serial driver 2 using the driver default configuration.
 +   */
 +  sdStart(&SD2, NULL);
 +
 +  /*
 +   * Creates the blinker thread.
 +   */
 +  chThdCreateStatic(waThread1, sizeof(waThread1), NORMALPRIO, Thread1, NULL);
 +
 +  /*
 +   * Creates the USB CDC loopback thread.
 +   */
 +  chThdCreateStatic(waThread2, sizeof(waThread2), NORMALPRIO, Thread2, &SDU1);
 +
 +  /*
 +   * Normal main() thread activity, in this demo it does nothing except
 +   * sleeping in a loop and check the button state.
 +   */
 +  while (TRUE) {
 +    if (palReadPad(IOPORT1, GPIOA_BUTTON))
 +      TestThread(&SD2);
 +    chThdSleepMilliseconds(1000);
 +  }
 +}
 diff --git a/testhal/STM32/USB_CDC/mcuconf.h b/testhal/STM32/USB_CDC/mcuconf.h new file mode 100644 index 000000000..4e640b93f --- /dev/null +++ b/testhal/STM32/USB_CDC/mcuconf.h @@ -0,0 +1,120 @@ +/*
 +    ChibiOS/RT - Copyright (C) 2006,2007,2008,2009,2010 Giovanni Di Sirio.
 +
 +    This file is part of ChibiOS/RT.
 +
 +    ChibiOS/RT is free software; you can redistribute it and/or modify
 +    it under the terms of the GNU General Public License as published by
 +    the Free Software Foundation; either version 3 of the License, or
 +    (at your option) any later version.
 +
 +    ChibiOS/RT is distributed in the hope that it will be useful,
 +    but WITHOUT ANY WARRANTY; without even the implied warranty of
 +    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 +    GNU General Public License for more details.
 +
 +    You should have received a copy of the GNU General Public License
 +    along with this program.  If not, see <http://www.gnu.org/licenses/>.
 +*/
 +
 +/*
 + * STM32 drivers configuration.
 + * The following settings override the default settings present in
 + * the various device driver implementation headers.
 + * Note that the settings for each driver only have effect if the whole
 + * driver is enabled in halconf.h.
 + *
 + * IRQ priorities:
 + * 15...0       Lowest...Highest.
 + *
 + * DMA priorities:
 + * 0...3        Lowest...Highest.
 + */
 +
 +/*
 + * HAL driver system settings.
 + */
 +#define STM32_SW                            STM32_SW_PLL
 +#define STM32_PLLSRC                        STM32_PLLSRC_HSE
 +#define STM32_PLLXTPRE                      STM32_PLLXTPRE_DIV1
 +#define STM32_PLLMUL_VALUE                  9
 +#define STM32_HPRE                          STM32_HPRE_DIV1
 +#define STM32_PPRE1                         STM32_PPRE1_DIV2
 +#define STM32_PPRE2                         STM32_PPRE2_DIV2
 +#define STM32_ADCPRE                        STM32_ADCPRE_DIV4
 +#define STM32_USBPRE                        STM32_USBPRE_DIV1P5
 +#define STM32_MCO                           STM32_MCO_NOCLOCK
 +
 +/*
 + * ADC driver system settings.
 + */
 +#define STM32_ADC_USE_ADC1                  TRUE
 +#define STM32_ADC_ADC1_DMA_PRIORITY         3
 +#define STM32_ADC_ADC1_IRQ_PRIORITY         5
 +#define STM32_ADC_ADC1_DMA_ERROR_HOOK()     chSysHalt()
 +
 +/*
 + * CAN driver system settings.
 + */
 +#define STM32_CAN_USE_CAN1                  TRUE
 +#define STM32_CAN_CAN1_IRQ_PRIORITY         11
 +
 +/*
 + * PWM driver system settings.
 + */
 +#define STM32_PWM_USE_TIM1                  TRUE
 +#define STM32_PWM_USE_TIM2                  FALSE
 +#define STM32_PWM_USE_TIM3                  FALSE
 +#define STM32_PWM_USE_TIM4                  FALSE
 +#define STM32_PWM_USE_TIM5                  FALSE
 +#define STM32_PWM_TIM1_IRQ_PRIORITY         7
 +#define STM32_PWM_TIM2_IRQ_PRIORITY         7
 +#define STM32_PWM_TIM3_IRQ_PRIORITY         7
 +#define STM32_PWM_TIM4_IRQ_PRIORITY         7
 +#define STM32_PWM_TIM5_IRQ_PRIORITY         7
 +
 +/*
 + * SERIAL driver system settings.
 + */
 +#define STM32_SERIAL_USE_USART1             FALSE
 +#define STM32_SERIAL_USE_USART2             TRUE
 +#define STM32_SERIAL_USE_USART3             FALSE
 +#define STM32_SERIAL_USE_UART4              FALSE
 +#define STM32_SERIAL_USE_UART5              FALSE
 +#define STM32_SERIAL_USART1_PRIORITY        12
 +#define STM32_SERIAL_USART2_PRIORITY        12
 +#define STM32_SERIAL_USART3_PRIORITY        12
 +#define STM32_SERIAL_UART4_PRIORITY         12
 +#define STM32_SERIAL_UART5_PRIORITY         12
 +
 +/*
 + * SPI driver system settings.
 + */
 +#define STM32_SPI_USE_SPI1                  TRUE
 +#define STM32_SPI_USE_SPI2                  TRUE
 +#define STM32_SPI_USE_SPI3                  FALSE
 +#define STM32_SPI_SPI1_DMA_PRIORITY         2
 +#define STM32_SPI_SPI2_DMA_PRIORITY         2
 +#define STM32_SPI_SPI3_DMA_PRIORITY         2
 +#define STM32_SPI_SPI1_IRQ_PRIORITY         10
 +#define STM32_SPI_SPI2_IRQ_PRIORITY         10
 +#define STM32_SPI_SPI3_IRQ_PRIORITY         10
 +#define STM32_SPI_SPI1_DMA_ERROR_HOOK()     chSysHalt()
 +#define STM32_SPI_SPI2_DMA_ERROR_HOOK()     chSysHalt()
 +#define STM32_SPI_SPI3_DMA_ERROR_HOOK()     chSysHalt()
 +
 +/*
 + * UART driver system settings.
 + */
 +#define STM32_UART_USE_USART1               FALSE
 +#define STM32_UART_USE_USART2               TRUE
 +#define STM32_UART_USE_USART3               FALSE
 +#define STM32_UART_USART1_IRQ_PRIORITY      12
 +#define STM32_UART_USART2_IRQ_PRIORITY      12
 +#define STM32_UART_USART3_IRQ_PRIORITY      12
 +#define STM32_UART_USART1_DMA_PRIORITY      0
 +#define STM32_UART_USART2_DMA_PRIORITY      0
 +#define STM32_UART_USART3_DMA_PRIORITY      0
 +#define STM32_UART_USART1_DMA_ERROR_HOOK()  chSysHalt()
 +#define STM32_UART_USART2_DMA_ERROR_HOOK()  chSysHalt()
 +#define STM32_UART_USART3_DMA_ERROR_HOOK()  chSysHalt()
  | 
