blob: e07b946d9fd1bf6b786798bf578add9a15d4a01e (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
|
/*
ChibiOS - Copyright (C) 2006..2016 Martino Migliavacca
Licensed under the Apache License, Version 2.0 (the "License");
you may not use this file except in compliance with the License.
You may obtain a copy of the License at
http://www.apache.org/licenses/LICENSE-2.0
Unless required by applicable law or agreed to in writing, software
distributed under the License is distributed on an "AS IS" BASIS,
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
See the License for the specific language governing permissions and
limitations under the License.
*/
/**
* @file TIMv1/hal_qei_lld.c
* @brief STM32 QEI subsystem low level driver header.
*
* @addtogroup QEI
* @{
*/
#include "hal.h"
#if (HAL_USE_QEI == TRUE) || defined(__DOXYGEN__)
/*===========================================================================*/
/* Driver local definitions. */
/*===========================================================================*/
/*===========================================================================*/
/* Driver exported variables. */
/*===========================================================================*/
/**
* @brief QEID1 driver identifier.
* @note The driver QEID1 allocates the complex timer TIM1 when enabled.
*/
#if STM32_QEI_USE_TIM1 || defined(__DOXYGEN__)
QEIDriver QEID1;
#endif
/**
* @brief QEID2 driver identifier.
* @note The driver QEID1 allocates the timer TIM2 when enabled.
*/
#if STM32_QEI_USE_TIM2 || defined(__DOXYGEN__)
QEIDriver QEID2;
#endif
/**
* @brief QEID3 driver identifier.
* @note The driver QEID1 allocates the timer TIM3 when enabled.
*/
#if STM32_QEI_USE_TIM3 || defined(__DOXYGEN__)
QEIDriver QEID3;
#endif
/**
* @brief QEID4 driver identifier.
* @note The driver QEID4 allocates the timer TIM4 when enabled.
*/
#if STM32_QEI_USE_TIM4 || defined(__DOXYGEN__)
QEIDriver QEID4;
#endif
/**
* @brief QEID5 driver identifier.
* @note The driver QEID5 allocates the timer TIM5 when enabled.
*/
#if STM32_QEI_USE_TIM5 || defined(__DOXYGEN__)
QEIDriver QEID5;
#endif
/**
* @brief QEID8 driver identifier.
* @note The driver QEID8 allocates the timer TIM8 when enabled.
*/
#if STM32_QEI_USE_TIM8 || defined(__DOXYGEN__)
QEIDriver QEID8;
#endif
/*===========================================================================*/
/* Driver local variables and types. */
/*===========================================================================*/
/*===========================================================================*/
/* Driver local functions. */
/*===========================================================================*/
/*===========================================================================*/
/* Driver interrupt handlers. */
/*===========================================================================*/
/*===========================================================================*/
/* Driver exported functions. */
/*===========================================================================*/
/**
* @brief Low level QEI driver initialization.
*
* @notapi
*/
void qei_lld_init(void) {
#if STM32_QEI_USE_TIM1
/* Driver initialization.*/
qeiObjectInit(&QEID1);
QEID1.tim = STM32_TIM1;
#endif
#if STM32_QEI_USE_TIM2
/* Driver initialization.*/
qeiObjectInit(&QEID2);
QEID2.tim = STM32_TIM2;
#endif
#if STM32_QEI_USE_TIM3
/* Driver initialization.*/
qeiObjectInit(&QEID3);
QEID3.tim = STM32_TIM3;
#endif
#if STM32_QEI_USE_TIM4
/* Driver initialization.*/
qeiObjectInit(&QEID4);
QEID4.tim = STM32_TIM4;
#endif
#if STM32_QEI_USE_TIM5
/* Driver initialization.*/
qeiObjectInit(&QEID5);
QEID5.tim = STM32_TIM5;
#endif
#if STM32_QEI_USE_TIM8
/* Driver initialization.*/
qeiObjectInit(&QEID8);
QEID8.tim = STM32_TIM8;
#endif
}
/**
* @brief Configures and activates the QEI peripheral.
*
* @param[in] qeip pointer to the @p QEIDriver object
*
* @notapi
*/
void qei_lld_start(QEIDriver *qeip) {
osalDbgAssert((qeip->config->min == 0) || (qeip->config->max == 0),
"only min/max set to 0 is supported");
if (qeip->state == QEI_STOP) {
/* Clock activation and timer reset.*/
#if STM32_QEI_USE_TIM1
if (&QEID1 == qeip) {
rccEnableTIM1(FALSE);
rccResetTIM1();
}
#endif
#if STM32_QEI_USE_TIM2
if (&QEID2 == qeip) {
rccEnableTIM2(FALSE);
rccResetTIM2();
}
#endif
#if STM32_QEI_USE_TIM3
if (&QEID3 == qeip) {
rccEnableTIM3(FALSE);
rccResetTIM3();
}
#endif
#if STM32_QEI_USE_TIM4
if (&QEID4 == qeip) {
rccEnableTIM4(FALSE);
rccResetTIM4();
}
#endif
#if STM32_QEI_USE_TIM5
if (&QEID5 == qeip) {
rccEnableTIM5(FALSE);
rccResetTIM5();
}
#endif
#if STM32_QEI_USE_TIM8
if (&QEID8 == qeip) {
rccEnableTIM8(FALSE);
rccResetTIM8();
}
#endif
}
/* Timer configuration.*/
qeip->tim->CR1 = 0; /* Initially stopped. */
qeip->tim->CR2 = 0;
qeip->tim->PSC = 0;
qeip->tim->DIER = 0;
qeip->tim->ARR = 0xFFFF;
/* Set Capture Compare 1 and Capture Compare 2 as input. */
qeip->tim->CCMR1 |= TIM_CCMR1_CC1S_0 | TIM_CCMR1_CC2S_0;
if (qeip->config->mode == QEI_MODE_QUADRATURE) {
if (qeip->config->resolution == QEI_BOTH_EDGES)
qeip->tim->SMCR = TIM_SMCR_SMS_1 | TIM_SMCR_SMS_0;
else
qeip->tim->SMCR = TIM_SMCR_SMS_0;
} else {
/* Direction/Clock mode.
* Direction input on TI1, Clock input on TI2. */
qeip->tim->SMCR = TIM_SMCR_SMS_0;
}
if (qeip->config->dirinv == QEI_DIRINV_TRUE)
qeip->tim->CCER = TIM_CCER_CC1E | TIM_CCER_CC1P | TIM_CCER_CC2E;
else
qeip->tim->CCER = TIM_CCER_CC1E | TIM_CCER_CC2E;
}
/**
* @brief Deactivates the QEI peripheral.
*
* @param[in] qeip pointer to the @p QEIDriver object
*
* @notapi
*/
void qei_lld_stop(QEIDriver *qeip) {
if (qeip->state == QEI_READY) {
qeip->tim->CR1 = 0; /* Timer disabled. */
/* Clock deactivation.*/
#if STM32_QEI_USE_TIM1
if (&QEID1 == qeip) {
rccDisableTIM1();
}
#endif
#if STM32_QEI_USE_TIM2
if (&QEID2 == qeip) {
rccDisableTIM2();
}
#endif
#if STM32_QEI_USE_TIM3
if (&QEID3 == qeip) {
rccDisableTIM3();
}
#endif
#if STM32_QEI_USE_TIM4
if (&QEID4 == qeip) {
rccDisableTIM4();
}
#endif
#if STM32_QEI_USE_TIM5
if (&QEID5 == qeip) {
rccDisableTIM5();
}
#endif
}
#if STM32_QEI_USE_TIM8
if (&QEID8 == qeip) {
rccDisableTIM8();
}
#endif
}
/**
* @brief Enables the input capture.
*
* @param[in] qeip pointer to the @p QEIDriver object
*
* @notapi
*/
void qei_lld_enable(QEIDriver *qeip) {
qeip->tim->CR1 = TIM_CR1_CEN; /* Timer enabled. */
}
/**
* @brief Disables the input capture.
*
* @param[in] qeip pointer to the @p QEIDriver object
*
* @notapi
*/
void qei_lld_disable(QEIDriver *qeip) {
qeip->tim->CR1 = 0; /* Timer disabled. */
}
#endif /* HAL_USE_QEI */
/** @} */
|